cik.c 233 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  43. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  44. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  45. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  46. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  47. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  48. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  49. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  50. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  51. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  52. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  53. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  54. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  58. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  60. extern void sumo_rlc_fini(struct radeon_device *rdev);
  61. extern int sumo_rlc_init(struct radeon_device *rdev);
  62. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  63. extern void si_rlc_reset(struct radeon_device *rdev);
  64. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  65. extern int cik_sdma_resume(struct radeon_device *rdev);
  66. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  67. extern void cik_sdma_fini(struct radeon_device *rdev);
  68. extern void cik_sdma_vm_set_page(struct radeon_device *rdev,
  69. struct radeon_ib *ib,
  70. uint64_t pe,
  71. uint64_t addr, unsigned count,
  72. uint32_t incr, uint32_t flags);
  73. static void cik_rlc_stop(struct radeon_device *rdev);
  74. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  75. static void cik_program_aspm(struct radeon_device *rdev);
  76. static void cik_init_pg(struct radeon_device *rdev);
  77. static void cik_init_cg(struct radeon_device *rdev);
  78. static void cik_fini_pg(struct radeon_device *rdev);
  79. static void cik_fini_cg(struct radeon_device *rdev);
  80. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  81. bool enable);
  82. /* get temperature in millidegrees */
  83. int ci_get_temp(struct radeon_device *rdev)
  84. {
  85. u32 temp;
  86. int actual_temp = 0;
  87. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  88. CTF_TEMP_SHIFT;
  89. if (temp & 0x200)
  90. actual_temp = 255;
  91. else
  92. actual_temp = temp & 0x1ff;
  93. actual_temp = actual_temp * 1000;
  94. return actual_temp;
  95. }
  96. /* get temperature in millidegrees */
  97. int kv_get_temp(struct radeon_device *rdev)
  98. {
  99. u32 temp;
  100. int actual_temp = 0;
  101. temp = RREG32_SMC(0xC0300E0C);
  102. if (temp)
  103. actual_temp = (temp / 8) - 49;
  104. else
  105. actual_temp = 0;
  106. actual_temp = actual_temp * 1000;
  107. return actual_temp;
  108. }
  109. /*
  110. * Indirect registers accessor
  111. */
  112. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  113. {
  114. unsigned long flags;
  115. u32 r;
  116. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  117. WREG32(PCIE_INDEX, reg);
  118. (void)RREG32(PCIE_INDEX);
  119. r = RREG32(PCIE_DATA);
  120. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  121. return r;
  122. }
  123. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  124. {
  125. unsigned long flags;
  126. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  127. WREG32(PCIE_INDEX, reg);
  128. (void)RREG32(PCIE_INDEX);
  129. WREG32(PCIE_DATA, v);
  130. (void)RREG32(PCIE_DATA);
  131. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  132. }
  133. static const u32 spectre_rlc_save_restore_register_list[] =
  134. {
  135. (0x0e00 << 16) | (0xc12c >> 2),
  136. 0x00000000,
  137. (0x0e00 << 16) | (0xc140 >> 2),
  138. 0x00000000,
  139. (0x0e00 << 16) | (0xc150 >> 2),
  140. 0x00000000,
  141. (0x0e00 << 16) | (0xc15c >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0xc168 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xc170 >> 2),
  146. 0x00000000,
  147. (0x0e00 << 16) | (0xc178 >> 2),
  148. 0x00000000,
  149. (0x0e00 << 16) | (0xc204 >> 2),
  150. 0x00000000,
  151. (0x0e00 << 16) | (0xc2b4 >> 2),
  152. 0x00000000,
  153. (0x0e00 << 16) | (0xc2b8 >> 2),
  154. 0x00000000,
  155. (0x0e00 << 16) | (0xc2bc >> 2),
  156. 0x00000000,
  157. (0x0e00 << 16) | (0xc2c0 >> 2),
  158. 0x00000000,
  159. (0x0e00 << 16) | (0x8228 >> 2),
  160. 0x00000000,
  161. (0x0e00 << 16) | (0x829c >> 2),
  162. 0x00000000,
  163. (0x0e00 << 16) | (0x869c >> 2),
  164. 0x00000000,
  165. (0x0600 << 16) | (0x98f4 >> 2),
  166. 0x00000000,
  167. (0x0e00 << 16) | (0x98f8 >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0x9900 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc260 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0x90e8 >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0x3c000 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0x3c00c >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0x8c1c >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0x9700 >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xcd20 >> 2),
  184. 0x00000000,
  185. (0x4e00 << 16) | (0xcd20 >> 2),
  186. 0x00000000,
  187. (0x5e00 << 16) | (0xcd20 >> 2),
  188. 0x00000000,
  189. (0x6e00 << 16) | (0xcd20 >> 2),
  190. 0x00000000,
  191. (0x7e00 << 16) | (0xcd20 >> 2),
  192. 0x00000000,
  193. (0x8e00 << 16) | (0xcd20 >> 2),
  194. 0x00000000,
  195. (0x9e00 << 16) | (0xcd20 >> 2),
  196. 0x00000000,
  197. (0xae00 << 16) | (0xcd20 >> 2),
  198. 0x00000000,
  199. (0xbe00 << 16) | (0xcd20 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0x89bc >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0x8900 >> 2),
  204. 0x00000000,
  205. 0x3,
  206. (0x0e00 << 16) | (0xc130 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0xc134 >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0xc1fc >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0xc208 >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc264 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0xc268 >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0xc26c >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0xc270 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0xc274 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0xc278 >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0xc27c >> 2),
  227. 0x00000000,
  228. (0x0e00 << 16) | (0xc280 >> 2),
  229. 0x00000000,
  230. (0x0e00 << 16) | (0xc284 >> 2),
  231. 0x00000000,
  232. (0x0e00 << 16) | (0xc288 >> 2),
  233. 0x00000000,
  234. (0x0e00 << 16) | (0xc28c >> 2),
  235. 0x00000000,
  236. (0x0e00 << 16) | (0xc290 >> 2),
  237. 0x00000000,
  238. (0x0e00 << 16) | (0xc294 >> 2),
  239. 0x00000000,
  240. (0x0e00 << 16) | (0xc298 >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc29c >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0xc2a0 >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0xc2a4 >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0xc2a8 >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0xc2ac >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0xc2b0 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0x301d0 >> 2),
  255. 0x00000000,
  256. (0x0e00 << 16) | (0x30238 >> 2),
  257. 0x00000000,
  258. (0x0e00 << 16) | (0x30250 >> 2),
  259. 0x00000000,
  260. (0x0e00 << 16) | (0x30254 >> 2),
  261. 0x00000000,
  262. (0x0e00 << 16) | (0x30258 >> 2),
  263. 0x00000000,
  264. (0x0e00 << 16) | (0x3025c >> 2),
  265. 0x00000000,
  266. (0x4e00 << 16) | (0xc900 >> 2),
  267. 0x00000000,
  268. (0x5e00 << 16) | (0xc900 >> 2),
  269. 0x00000000,
  270. (0x6e00 << 16) | (0xc900 >> 2),
  271. 0x00000000,
  272. (0x7e00 << 16) | (0xc900 >> 2),
  273. 0x00000000,
  274. (0x8e00 << 16) | (0xc900 >> 2),
  275. 0x00000000,
  276. (0x9e00 << 16) | (0xc900 >> 2),
  277. 0x00000000,
  278. (0xae00 << 16) | (0xc900 >> 2),
  279. 0x00000000,
  280. (0xbe00 << 16) | (0xc900 >> 2),
  281. 0x00000000,
  282. (0x4e00 << 16) | (0xc904 >> 2),
  283. 0x00000000,
  284. (0x5e00 << 16) | (0xc904 >> 2),
  285. 0x00000000,
  286. (0x6e00 << 16) | (0xc904 >> 2),
  287. 0x00000000,
  288. (0x7e00 << 16) | (0xc904 >> 2),
  289. 0x00000000,
  290. (0x8e00 << 16) | (0xc904 >> 2),
  291. 0x00000000,
  292. (0x9e00 << 16) | (0xc904 >> 2),
  293. 0x00000000,
  294. (0xae00 << 16) | (0xc904 >> 2),
  295. 0x00000000,
  296. (0xbe00 << 16) | (0xc904 >> 2),
  297. 0x00000000,
  298. (0x4e00 << 16) | (0xc908 >> 2),
  299. 0x00000000,
  300. (0x5e00 << 16) | (0xc908 >> 2),
  301. 0x00000000,
  302. (0x6e00 << 16) | (0xc908 >> 2),
  303. 0x00000000,
  304. (0x7e00 << 16) | (0xc908 >> 2),
  305. 0x00000000,
  306. (0x8e00 << 16) | (0xc908 >> 2),
  307. 0x00000000,
  308. (0x9e00 << 16) | (0xc908 >> 2),
  309. 0x00000000,
  310. (0xae00 << 16) | (0xc908 >> 2),
  311. 0x00000000,
  312. (0xbe00 << 16) | (0xc908 >> 2),
  313. 0x00000000,
  314. (0x4e00 << 16) | (0xc90c >> 2),
  315. 0x00000000,
  316. (0x5e00 << 16) | (0xc90c >> 2),
  317. 0x00000000,
  318. (0x6e00 << 16) | (0xc90c >> 2),
  319. 0x00000000,
  320. (0x7e00 << 16) | (0xc90c >> 2),
  321. 0x00000000,
  322. (0x8e00 << 16) | (0xc90c >> 2),
  323. 0x00000000,
  324. (0x9e00 << 16) | (0xc90c >> 2),
  325. 0x00000000,
  326. (0xae00 << 16) | (0xc90c >> 2),
  327. 0x00000000,
  328. (0xbe00 << 16) | (0xc90c >> 2),
  329. 0x00000000,
  330. (0x4e00 << 16) | (0xc910 >> 2),
  331. 0x00000000,
  332. (0x5e00 << 16) | (0xc910 >> 2),
  333. 0x00000000,
  334. (0x6e00 << 16) | (0xc910 >> 2),
  335. 0x00000000,
  336. (0x7e00 << 16) | (0xc910 >> 2),
  337. 0x00000000,
  338. (0x8e00 << 16) | (0xc910 >> 2),
  339. 0x00000000,
  340. (0x9e00 << 16) | (0xc910 >> 2),
  341. 0x00000000,
  342. (0xae00 << 16) | (0xc910 >> 2),
  343. 0x00000000,
  344. (0xbe00 << 16) | (0xc910 >> 2),
  345. 0x00000000,
  346. (0x0e00 << 16) | (0xc99c >> 2),
  347. 0x00000000,
  348. (0x0e00 << 16) | (0x9834 >> 2),
  349. 0x00000000,
  350. (0x0000 << 16) | (0x30f00 >> 2),
  351. 0x00000000,
  352. (0x0001 << 16) | (0x30f00 >> 2),
  353. 0x00000000,
  354. (0x0000 << 16) | (0x30f04 >> 2),
  355. 0x00000000,
  356. (0x0001 << 16) | (0x30f04 >> 2),
  357. 0x00000000,
  358. (0x0000 << 16) | (0x30f08 >> 2),
  359. 0x00000000,
  360. (0x0001 << 16) | (0x30f08 >> 2),
  361. 0x00000000,
  362. (0x0000 << 16) | (0x30f0c >> 2),
  363. 0x00000000,
  364. (0x0001 << 16) | (0x30f0c >> 2),
  365. 0x00000000,
  366. (0x0600 << 16) | (0x9b7c >> 2),
  367. 0x00000000,
  368. (0x0e00 << 16) | (0x8a14 >> 2),
  369. 0x00000000,
  370. (0x0e00 << 16) | (0x8a18 >> 2),
  371. 0x00000000,
  372. (0x0600 << 16) | (0x30a00 >> 2),
  373. 0x00000000,
  374. (0x0e00 << 16) | (0x8bf0 >> 2),
  375. 0x00000000,
  376. (0x0e00 << 16) | (0x8bcc >> 2),
  377. 0x00000000,
  378. (0x0e00 << 16) | (0x8b24 >> 2),
  379. 0x00000000,
  380. (0x0e00 << 16) | (0x30a04 >> 2),
  381. 0x00000000,
  382. (0x0600 << 16) | (0x30a10 >> 2),
  383. 0x00000000,
  384. (0x0600 << 16) | (0x30a14 >> 2),
  385. 0x00000000,
  386. (0x0600 << 16) | (0x30a18 >> 2),
  387. 0x00000000,
  388. (0x0600 << 16) | (0x30a2c >> 2),
  389. 0x00000000,
  390. (0x0e00 << 16) | (0xc700 >> 2),
  391. 0x00000000,
  392. (0x0e00 << 16) | (0xc704 >> 2),
  393. 0x00000000,
  394. (0x0e00 << 16) | (0xc708 >> 2),
  395. 0x00000000,
  396. (0x0e00 << 16) | (0xc768 >> 2),
  397. 0x00000000,
  398. (0x0400 << 16) | (0xc770 >> 2),
  399. 0x00000000,
  400. (0x0400 << 16) | (0xc774 >> 2),
  401. 0x00000000,
  402. (0x0400 << 16) | (0xc778 >> 2),
  403. 0x00000000,
  404. (0x0400 << 16) | (0xc77c >> 2),
  405. 0x00000000,
  406. (0x0400 << 16) | (0xc780 >> 2),
  407. 0x00000000,
  408. (0x0400 << 16) | (0xc784 >> 2),
  409. 0x00000000,
  410. (0x0400 << 16) | (0xc788 >> 2),
  411. 0x00000000,
  412. (0x0400 << 16) | (0xc78c >> 2),
  413. 0x00000000,
  414. (0x0400 << 16) | (0xc798 >> 2),
  415. 0x00000000,
  416. (0x0400 << 16) | (0xc79c >> 2),
  417. 0x00000000,
  418. (0x0400 << 16) | (0xc7a0 >> 2),
  419. 0x00000000,
  420. (0x0400 << 16) | (0xc7a4 >> 2),
  421. 0x00000000,
  422. (0x0400 << 16) | (0xc7a8 >> 2),
  423. 0x00000000,
  424. (0x0400 << 16) | (0xc7ac >> 2),
  425. 0x00000000,
  426. (0x0400 << 16) | (0xc7b0 >> 2),
  427. 0x00000000,
  428. (0x0400 << 16) | (0xc7b4 >> 2),
  429. 0x00000000,
  430. (0x0e00 << 16) | (0x9100 >> 2),
  431. 0x00000000,
  432. (0x0e00 << 16) | (0x3c010 >> 2),
  433. 0x00000000,
  434. (0x0e00 << 16) | (0x92a8 >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0x92ac >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0x92b4 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0x92b8 >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0x92bc >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0x92c0 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0x92c4 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0x92c8 >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0x92cc >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0x92d0 >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0x8c00 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0x8c04 >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0x8c20 >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0x8c38 >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0x8c3c >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0xae00 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0x9604 >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0xac08 >> 2),
  469. 0x00000000,
  470. (0x0e00 << 16) | (0xac0c >> 2),
  471. 0x00000000,
  472. (0x0e00 << 16) | (0xac10 >> 2),
  473. 0x00000000,
  474. (0x0e00 << 16) | (0xac14 >> 2),
  475. 0x00000000,
  476. (0x0e00 << 16) | (0xac58 >> 2),
  477. 0x00000000,
  478. (0x0e00 << 16) | (0xac68 >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0xac6c >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0xac70 >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0xac74 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xac78 >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0xac7c >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0xac80 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0xac84 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0xac88 >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0xac8c >> 2),
  497. 0x00000000,
  498. (0x0e00 << 16) | (0x970c >> 2),
  499. 0x00000000,
  500. (0x0e00 << 16) | (0x9714 >> 2),
  501. 0x00000000,
  502. (0x0e00 << 16) | (0x9718 >> 2),
  503. 0x00000000,
  504. (0x0e00 << 16) | (0x971c >> 2),
  505. 0x00000000,
  506. (0x0e00 << 16) | (0x31068 >> 2),
  507. 0x00000000,
  508. (0x4e00 << 16) | (0x31068 >> 2),
  509. 0x00000000,
  510. (0x5e00 << 16) | (0x31068 >> 2),
  511. 0x00000000,
  512. (0x6e00 << 16) | (0x31068 >> 2),
  513. 0x00000000,
  514. (0x7e00 << 16) | (0x31068 >> 2),
  515. 0x00000000,
  516. (0x8e00 << 16) | (0x31068 >> 2),
  517. 0x00000000,
  518. (0x9e00 << 16) | (0x31068 >> 2),
  519. 0x00000000,
  520. (0xae00 << 16) | (0x31068 >> 2),
  521. 0x00000000,
  522. (0xbe00 << 16) | (0x31068 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0xcd10 >> 2),
  525. 0x00000000,
  526. (0x0e00 << 16) | (0xcd14 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0x88b0 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0x88b4 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0x88b8 >> 2),
  533. 0x00000000,
  534. (0x0e00 << 16) | (0x88bc >> 2),
  535. 0x00000000,
  536. (0x0400 << 16) | (0x89c0 >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0x88c4 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0x88c8 >> 2),
  541. 0x00000000,
  542. (0x0e00 << 16) | (0x88d0 >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0x88d4 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x88d8 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x8980 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x30938 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x3093c >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x30940 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0x89a0 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0x30900 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0x30904 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0x89b4 >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0x3c210 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x3c214 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x3c218 >> 2),
  569. 0x00000000,
  570. (0x0e00 << 16) | (0x8904 >> 2),
  571. 0x00000000,
  572. 0x5,
  573. (0x0e00 << 16) | (0x8c28 >> 2),
  574. (0x0e00 << 16) | (0x8c2c >> 2),
  575. (0x0e00 << 16) | (0x8c30 >> 2),
  576. (0x0e00 << 16) | (0x8c34 >> 2),
  577. (0x0e00 << 16) | (0x9600 >> 2),
  578. };
  579. static const u32 kalindi_rlc_save_restore_register_list[] =
  580. {
  581. (0x0e00 << 16) | (0xc12c >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0xc140 >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0xc150 >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0xc15c >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xc168 >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xc170 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0xc204 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0xc2b4 >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0xc2b8 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0xc2bc >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0xc2c0 >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x8228 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0x829c >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0x869c >> 2),
  608. 0x00000000,
  609. (0x0600 << 16) | (0x98f4 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x98f8 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0x9900 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc260 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0x90e8 >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0x3c000 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0x3c00c >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0x8c1c >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0x9700 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xcd20 >> 2),
  628. 0x00000000,
  629. (0x4e00 << 16) | (0xcd20 >> 2),
  630. 0x00000000,
  631. (0x5e00 << 16) | (0xcd20 >> 2),
  632. 0x00000000,
  633. (0x6e00 << 16) | (0xcd20 >> 2),
  634. 0x00000000,
  635. (0x7e00 << 16) | (0xcd20 >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0x89bc >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x8900 >> 2),
  640. 0x00000000,
  641. 0x3,
  642. (0x0e00 << 16) | (0xc130 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0xc134 >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0xc1fc >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0xc208 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0xc264 >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0xc268 >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0xc26c >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0xc270 >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0xc274 >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0xc28c >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0xc290 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0xc294 >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0xc298 >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0xc2a0 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0xc2a4 >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0xc2a8 >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0xc2ac >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0x301d0 >> 2),
  677. 0x00000000,
  678. (0x0e00 << 16) | (0x30238 >> 2),
  679. 0x00000000,
  680. (0x0e00 << 16) | (0x30250 >> 2),
  681. 0x00000000,
  682. (0x0e00 << 16) | (0x30254 >> 2),
  683. 0x00000000,
  684. (0x0e00 << 16) | (0x30258 >> 2),
  685. 0x00000000,
  686. (0x0e00 << 16) | (0x3025c >> 2),
  687. 0x00000000,
  688. (0x4e00 << 16) | (0xc900 >> 2),
  689. 0x00000000,
  690. (0x5e00 << 16) | (0xc900 >> 2),
  691. 0x00000000,
  692. (0x6e00 << 16) | (0xc900 >> 2),
  693. 0x00000000,
  694. (0x7e00 << 16) | (0xc900 >> 2),
  695. 0x00000000,
  696. (0x4e00 << 16) | (0xc904 >> 2),
  697. 0x00000000,
  698. (0x5e00 << 16) | (0xc904 >> 2),
  699. 0x00000000,
  700. (0x6e00 << 16) | (0xc904 >> 2),
  701. 0x00000000,
  702. (0x7e00 << 16) | (0xc904 >> 2),
  703. 0x00000000,
  704. (0x4e00 << 16) | (0xc908 >> 2),
  705. 0x00000000,
  706. (0x5e00 << 16) | (0xc908 >> 2),
  707. 0x00000000,
  708. (0x6e00 << 16) | (0xc908 >> 2),
  709. 0x00000000,
  710. (0x7e00 << 16) | (0xc908 >> 2),
  711. 0x00000000,
  712. (0x4e00 << 16) | (0xc90c >> 2),
  713. 0x00000000,
  714. (0x5e00 << 16) | (0xc90c >> 2),
  715. 0x00000000,
  716. (0x6e00 << 16) | (0xc90c >> 2),
  717. 0x00000000,
  718. (0x7e00 << 16) | (0xc90c >> 2),
  719. 0x00000000,
  720. (0x4e00 << 16) | (0xc910 >> 2),
  721. 0x00000000,
  722. (0x5e00 << 16) | (0xc910 >> 2),
  723. 0x00000000,
  724. (0x6e00 << 16) | (0xc910 >> 2),
  725. 0x00000000,
  726. (0x7e00 << 16) | (0xc910 >> 2),
  727. 0x00000000,
  728. (0x0e00 << 16) | (0xc99c >> 2),
  729. 0x00000000,
  730. (0x0e00 << 16) | (0x9834 >> 2),
  731. 0x00000000,
  732. (0x0000 << 16) | (0x30f00 >> 2),
  733. 0x00000000,
  734. (0x0000 << 16) | (0x30f04 >> 2),
  735. 0x00000000,
  736. (0x0000 << 16) | (0x30f08 >> 2),
  737. 0x00000000,
  738. (0x0000 << 16) | (0x30f0c >> 2),
  739. 0x00000000,
  740. (0x0600 << 16) | (0x9b7c >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x8a14 >> 2),
  743. 0x00000000,
  744. (0x0e00 << 16) | (0x8a18 >> 2),
  745. 0x00000000,
  746. (0x0600 << 16) | (0x30a00 >> 2),
  747. 0x00000000,
  748. (0x0e00 << 16) | (0x8bf0 >> 2),
  749. 0x00000000,
  750. (0x0e00 << 16) | (0x8bcc >> 2),
  751. 0x00000000,
  752. (0x0e00 << 16) | (0x8b24 >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0x30a04 >> 2),
  755. 0x00000000,
  756. (0x0600 << 16) | (0x30a10 >> 2),
  757. 0x00000000,
  758. (0x0600 << 16) | (0x30a14 >> 2),
  759. 0x00000000,
  760. (0x0600 << 16) | (0x30a18 >> 2),
  761. 0x00000000,
  762. (0x0600 << 16) | (0x30a2c >> 2),
  763. 0x00000000,
  764. (0x0e00 << 16) | (0xc700 >> 2),
  765. 0x00000000,
  766. (0x0e00 << 16) | (0xc704 >> 2),
  767. 0x00000000,
  768. (0x0e00 << 16) | (0xc708 >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0xc768 >> 2),
  771. 0x00000000,
  772. (0x0400 << 16) | (0xc770 >> 2),
  773. 0x00000000,
  774. (0x0400 << 16) | (0xc774 >> 2),
  775. 0x00000000,
  776. (0x0400 << 16) | (0xc798 >> 2),
  777. 0x00000000,
  778. (0x0400 << 16) | (0xc79c >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0x9100 >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0x3c010 >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0x8c00 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0x8c04 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0x8c20 >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0x8c38 >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0x8c3c >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0xae00 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0x9604 >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0xac08 >> 2),
  799. 0x00000000,
  800. (0x0e00 << 16) | (0xac0c >> 2),
  801. 0x00000000,
  802. (0x0e00 << 16) | (0xac10 >> 2),
  803. 0x00000000,
  804. (0x0e00 << 16) | (0xac14 >> 2),
  805. 0x00000000,
  806. (0x0e00 << 16) | (0xac58 >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xac68 >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xac6c >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0xac70 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0xac74 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0xac78 >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0xac7c >> 2),
  819. 0x00000000,
  820. (0x0e00 << 16) | (0xac80 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0xac84 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0xac88 >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0xac8c >> 2),
  827. 0x00000000,
  828. (0x0e00 << 16) | (0x970c >> 2),
  829. 0x00000000,
  830. (0x0e00 << 16) | (0x9714 >> 2),
  831. 0x00000000,
  832. (0x0e00 << 16) | (0x9718 >> 2),
  833. 0x00000000,
  834. (0x0e00 << 16) | (0x971c >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0x31068 >> 2),
  837. 0x00000000,
  838. (0x4e00 << 16) | (0x31068 >> 2),
  839. 0x00000000,
  840. (0x5e00 << 16) | (0x31068 >> 2),
  841. 0x00000000,
  842. (0x6e00 << 16) | (0x31068 >> 2),
  843. 0x00000000,
  844. (0x7e00 << 16) | (0x31068 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0xcd10 >> 2),
  847. 0x00000000,
  848. (0x0e00 << 16) | (0xcd14 >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x88b0 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0x88b4 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x88b8 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x88bc >> 2),
  857. 0x00000000,
  858. (0x0400 << 16) | (0x89c0 >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0x88c4 >> 2),
  861. 0x00000000,
  862. (0x0e00 << 16) | (0x88c8 >> 2),
  863. 0x00000000,
  864. (0x0e00 << 16) | (0x88d0 >> 2),
  865. 0x00000000,
  866. (0x0e00 << 16) | (0x88d4 >> 2),
  867. 0x00000000,
  868. (0x0e00 << 16) | (0x88d8 >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0x8980 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0x30938 >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0x3093c >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0x30940 >> 2),
  877. 0x00000000,
  878. (0x0e00 << 16) | (0x89a0 >> 2),
  879. 0x00000000,
  880. (0x0e00 << 16) | (0x30900 >> 2),
  881. 0x00000000,
  882. (0x0e00 << 16) | (0x30904 >> 2),
  883. 0x00000000,
  884. (0x0e00 << 16) | (0x89b4 >> 2),
  885. 0x00000000,
  886. (0x0e00 << 16) | (0x3e1fc >> 2),
  887. 0x00000000,
  888. (0x0e00 << 16) | (0x3c210 >> 2),
  889. 0x00000000,
  890. (0x0e00 << 16) | (0x3c214 >> 2),
  891. 0x00000000,
  892. (0x0e00 << 16) | (0x3c218 >> 2),
  893. 0x00000000,
  894. (0x0e00 << 16) | (0x8904 >> 2),
  895. 0x00000000,
  896. 0x5,
  897. (0x0e00 << 16) | (0x8c28 >> 2),
  898. (0x0e00 << 16) | (0x8c2c >> 2),
  899. (0x0e00 << 16) | (0x8c30 >> 2),
  900. (0x0e00 << 16) | (0x8c34 >> 2),
  901. (0x0e00 << 16) | (0x9600 >> 2),
  902. };
  903. static const u32 bonaire_golden_spm_registers[] =
  904. {
  905. 0x30800, 0xe0ffffff, 0xe0000000
  906. };
  907. static const u32 bonaire_golden_common_registers[] =
  908. {
  909. 0xc770, 0xffffffff, 0x00000800,
  910. 0xc774, 0xffffffff, 0x00000800,
  911. 0xc798, 0xffffffff, 0x00007fbf,
  912. 0xc79c, 0xffffffff, 0x00007faf
  913. };
  914. static const u32 bonaire_golden_registers[] =
  915. {
  916. 0x3354, 0x00000333, 0x00000333,
  917. 0x3350, 0x000c0fc0, 0x00040200,
  918. 0x9a10, 0x00010000, 0x00058208,
  919. 0x3c000, 0xffff1fff, 0x00140000,
  920. 0x3c200, 0xfdfc0fff, 0x00000100,
  921. 0x3c234, 0x40000000, 0x40000200,
  922. 0x9830, 0xffffffff, 0x00000000,
  923. 0x9834, 0xf00fffff, 0x00000400,
  924. 0x9838, 0x0002021c, 0x00020200,
  925. 0xc78, 0x00000080, 0x00000000,
  926. 0x5bb0, 0x000000f0, 0x00000070,
  927. 0x5bc0, 0xf0311fff, 0x80300000,
  928. 0x98f8, 0x73773777, 0x12010001,
  929. 0x350c, 0x00810000, 0x408af000,
  930. 0x7030, 0x31000111, 0x00000011,
  931. 0x2f48, 0x73773777, 0x12010001,
  932. 0x220c, 0x00007fb6, 0x0021a1b1,
  933. 0x2210, 0x00007fb6, 0x002021b1,
  934. 0x2180, 0x00007fb6, 0x00002191,
  935. 0x2218, 0x00007fb6, 0x002121b1,
  936. 0x221c, 0x00007fb6, 0x002021b1,
  937. 0x21dc, 0x00007fb6, 0x00002191,
  938. 0x21e0, 0x00007fb6, 0x00002191,
  939. 0x3628, 0x0000003f, 0x0000000a,
  940. 0x362c, 0x0000003f, 0x0000000a,
  941. 0x2ae4, 0x00073ffe, 0x000022a2,
  942. 0x240c, 0x000007ff, 0x00000000,
  943. 0x8a14, 0xf000003f, 0x00000007,
  944. 0x8bf0, 0x00002001, 0x00000001,
  945. 0x8b24, 0xffffffff, 0x00ffffff,
  946. 0x30a04, 0x0000ff0f, 0x00000000,
  947. 0x28a4c, 0x07ffffff, 0x06000000,
  948. 0x4d8, 0x00000fff, 0x00000100,
  949. 0x3e78, 0x00000001, 0x00000002,
  950. 0x9100, 0x03000000, 0x0362c688,
  951. 0x8c00, 0x000000ff, 0x00000001,
  952. 0xe40, 0x00001fff, 0x00001fff,
  953. 0x9060, 0x0000007f, 0x00000020,
  954. 0x9508, 0x00010000, 0x00010000,
  955. 0xac14, 0x000003ff, 0x000000f3,
  956. 0xac0c, 0xffffffff, 0x00001032
  957. };
  958. static const u32 bonaire_mgcg_cgcg_init[] =
  959. {
  960. 0xc420, 0xffffffff, 0xfffffffc,
  961. 0x30800, 0xffffffff, 0xe0000000,
  962. 0x3c2a0, 0xffffffff, 0x00000100,
  963. 0x3c208, 0xffffffff, 0x00000100,
  964. 0x3c2c0, 0xffffffff, 0xc0000100,
  965. 0x3c2c8, 0xffffffff, 0xc0000100,
  966. 0x3c2c4, 0xffffffff, 0xc0000100,
  967. 0x55e4, 0xffffffff, 0x00600100,
  968. 0x3c280, 0xffffffff, 0x00000100,
  969. 0x3c214, 0xffffffff, 0x06000100,
  970. 0x3c220, 0xffffffff, 0x00000100,
  971. 0x3c218, 0xffffffff, 0x06000100,
  972. 0x3c204, 0xffffffff, 0x00000100,
  973. 0x3c2e0, 0xffffffff, 0x00000100,
  974. 0x3c224, 0xffffffff, 0x00000100,
  975. 0x3c200, 0xffffffff, 0x00000100,
  976. 0x3c230, 0xffffffff, 0x00000100,
  977. 0x3c234, 0xffffffff, 0x00000100,
  978. 0x3c250, 0xffffffff, 0x00000100,
  979. 0x3c254, 0xffffffff, 0x00000100,
  980. 0x3c258, 0xffffffff, 0x00000100,
  981. 0x3c25c, 0xffffffff, 0x00000100,
  982. 0x3c260, 0xffffffff, 0x00000100,
  983. 0x3c27c, 0xffffffff, 0x00000100,
  984. 0x3c278, 0xffffffff, 0x00000100,
  985. 0x3c210, 0xffffffff, 0x06000100,
  986. 0x3c290, 0xffffffff, 0x00000100,
  987. 0x3c274, 0xffffffff, 0x00000100,
  988. 0x3c2b4, 0xffffffff, 0x00000100,
  989. 0x3c2b0, 0xffffffff, 0x00000100,
  990. 0x3c270, 0xffffffff, 0x00000100,
  991. 0x30800, 0xffffffff, 0xe0000000,
  992. 0x3c020, 0xffffffff, 0x00010000,
  993. 0x3c024, 0xffffffff, 0x00030002,
  994. 0x3c028, 0xffffffff, 0x00040007,
  995. 0x3c02c, 0xffffffff, 0x00060005,
  996. 0x3c030, 0xffffffff, 0x00090008,
  997. 0x3c034, 0xffffffff, 0x00010000,
  998. 0x3c038, 0xffffffff, 0x00030002,
  999. 0x3c03c, 0xffffffff, 0x00040007,
  1000. 0x3c040, 0xffffffff, 0x00060005,
  1001. 0x3c044, 0xffffffff, 0x00090008,
  1002. 0x3c048, 0xffffffff, 0x00010000,
  1003. 0x3c04c, 0xffffffff, 0x00030002,
  1004. 0x3c050, 0xffffffff, 0x00040007,
  1005. 0x3c054, 0xffffffff, 0x00060005,
  1006. 0x3c058, 0xffffffff, 0x00090008,
  1007. 0x3c05c, 0xffffffff, 0x00010000,
  1008. 0x3c060, 0xffffffff, 0x00030002,
  1009. 0x3c064, 0xffffffff, 0x00040007,
  1010. 0x3c068, 0xffffffff, 0x00060005,
  1011. 0x3c06c, 0xffffffff, 0x00090008,
  1012. 0x3c070, 0xffffffff, 0x00010000,
  1013. 0x3c074, 0xffffffff, 0x00030002,
  1014. 0x3c078, 0xffffffff, 0x00040007,
  1015. 0x3c07c, 0xffffffff, 0x00060005,
  1016. 0x3c080, 0xffffffff, 0x00090008,
  1017. 0x3c084, 0xffffffff, 0x00010000,
  1018. 0x3c088, 0xffffffff, 0x00030002,
  1019. 0x3c08c, 0xffffffff, 0x00040007,
  1020. 0x3c090, 0xffffffff, 0x00060005,
  1021. 0x3c094, 0xffffffff, 0x00090008,
  1022. 0x3c098, 0xffffffff, 0x00010000,
  1023. 0x3c09c, 0xffffffff, 0x00030002,
  1024. 0x3c0a0, 0xffffffff, 0x00040007,
  1025. 0x3c0a4, 0xffffffff, 0x00060005,
  1026. 0x3c0a8, 0xffffffff, 0x00090008,
  1027. 0x3c000, 0xffffffff, 0x96e00200,
  1028. 0x8708, 0xffffffff, 0x00900100,
  1029. 0xc424, 0xffffffff, 0x0020003f,
  1030. 0x38, 0xffffffff, 0x0140001c,
  1031. 0x3c, 0x000f0000, 0x000f0000,
  1032. 0x220, 0xffffffff, 0xC060000C,
  1033. 0x224, 0xc0000fff, 0x00000100,
  1034. 0xf90, 0xffffffff, 0x00000100,
  1035. 0xf98, 0x00000101, 0x00000000,
  1036. 0x20a8, 0xffffffff, 0x00000104,
  1037. 0x55e4, 0xff000fff, 0x00000100,
  1038. 0x30cc, 0xc0000fff, 0x00000104,
  1039. 0xc1e4, 0x00000001, 0x00000001,
  1040. 0xd00c, 0xff000ff0, 0x00000100,
  1041. 0xd80c, 0xff000ff0, 0x00000100
  1042. };
  1043. static const u32 spectre_golden_spm_registers[] =
  1044. {
  1045. 0x30800, 0xe0ffffff, 0xe0000000
  1046. };
  1047. static const u32 spectre_golden_common_registers[] =
  1048. {
  1049. 0xc770, 0xffffffff, 0x00000800,
  1050. 0xc774, 0xffffffff, 0x00000800,
  1051. 0xc798, 0xffffffff, 0x00007fbf,
  1052. 0xc79c, 0xffffffff, 0x00007faf
  1053. };
  1054. static const u32 spectre_golden_registers[] =
  1055. {
  1056. 0x3c000, 0xffff1fff, 0x96940200,
  1057. 0x3c00c, 0xffff0001, 0xff000000,
  1058. 0x3c200, 0xfffc0fff, 0x00000100,
  1059. 0x6ed8, 0x00010101, 0x00010000,
  1060. 0x9834, 0xf00fffff, 0x00000400,
  1061. 0x9838, 0xfffffffc, 0x00020200,
  1062. 0x5bb0, 0x000000f0, 0x00000070,
  1063. 0x5bc0, 0xf0311fff, 0x80300000,
  1064. 0x98f8, 0x73773777, 0x12010001,
  1065. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1066. 0x2f48, 0x73773777, 0x12010001,
  1067. 0x8a14, 0xf000003f, 0x00000007,
  1068. 0x8b24, 0xffffffff, 0x00ffffff,
  1069. 0x28350, 0x3f3f3fff, 0x00000082,
  1070. 0x28355, 0x0000003f, 0x00000000,
  1071. 0x3e78, 0x00000001, 0x00000002,
  1072. 0x913c, 0xffff03df, 0x00000004,
  1073. 0xc768, 0x00000008, 0x00000008,
  1074. 0x8c00, 0x000008ff, 0x00000800,
  1075. 0x9508, 0x00010000, 0x00010000,
  1076. 0xac0c, 0xffffffff, 0x54763210,
  1077. 0x214f8, 0x01ff01ff, 0x00000002,
  1078. 0x21498, 0x007ff800, 0x00200000,
  1079. 0x2015c, 0xffffffff, 0x00000f40,
  1080. 0x30934, 0xffffffff, 0x00000001
  1081. };
  1082. static const u32 spectre_mgcg_cgcg_init[] =
  1083. {
  1084. 0xc420, 0xffffffff, 0xfffffffc,
  1085. 0x30800, 0xffffffff, 0xe0000000,
  1086. 0x3c2a0, 0xffffffff, 0x00000100,
  1087. 0x3c208, 0xffffffff, 0x00000100,
  1088. 0x3c2c0, 0xffffffff, 0x00000100,
  1089. 0x3c2c8, 0xffffffff, 0x00000100,
  1090. 0x3c2c4, 0xffffffff, 0x00000100,
  1091. 0x55e4, 0xffffffff, 0x00600100,
  1092. 0x3c280, 0xffffffff, 0x00000100,
  1093. 0x3c214, 0xffffffff, 0x06000100,
  1094. 0x3c220, 0xffffffff, 0x00000100,
  1095. 0x3c218, 0xffffffff, 0x06000100,
  1096. 0x3c204, 0xffffffff, 0x00000100,
  1097. 0x3c2e0, 0xffffffff, 0x00000100,
  1098. 0x3c224, 0xffffffff, 0x00000100,
  1099. 0x3c200, 0xffffffff, 0x00000100,
  1100. 0x3c230, 0xffffffff, 0x00000100,
  1101. 0x3c234, 0xffffffff, 0x00000100,
  1102. 0x3c250, 0xffffffff, 0x00000100,
  1103. 0x3c254, 0xffffffff, 0x00000100,
  1104. 0x3c258, 0xffffffff, 0x00000100,
  1105. 0x3c25c, 0xffffffff, 0x00000100,
  1106. 0x3c260, 0xffffffff, 0x00000100,
  1107. 0x3c27c, 0xffffffff, 0x00000100,
  1108. 0x3c278, 0xffffffff, 0x00000100,
  1109. 0x3c210, 0xffffffff, 0x06000100,
  1110. 0x3c290, 0xffffffff, 0x00000100,
  1111. 0x3c274, 0xffffffff, 0x00000100,
  1112. 0x3c2b4, 0xffffffff, 0x00000100,
  1113. 0x3c2b0, 0xffffffff, 0x00000100,
  1114. 0x3c270, 0xffffffff, 0x00000100,
  1115. 0x30800, 0xffffffff, 0xe0000000,
  1116. 0x3c020, 0xffffffff, 0x00010000,
  1117. 0x3c024, 0xffffffff, 0x00030002,
  1118. 0x3c028, 0xffffffff, 0x00040007,
  1119. 0x3c02c, 0xffffffff, 0x00060005,
  1120. 0x3c030, 0xffffffff, 0x00090008,
  1121. 0x3c034, 0xffffffff, 0x00010000,
  1122. 0x3c038, 0xffffffff, 0x00030002,
  1123. 0x3c03c, 0xffffffff, 0x00040007,
  1124. 0x3c040, 0xffffffff, 0x00060005,
  1125. 0x3c044, 0xffffffff, 0x00090008,
  1126. 0x3c048, 0xffffffff, 0x00010000,
  1127. 0x3c04c, 0xffffffff, 0x00030002,
  1128. 0x3c050, 0xffffffff, 0x00040007,
  1129. 0x3c054, 0xffffffff, 0x00060005,
  1130. 0x3c058, 0xffffffff, 0x00090008,
  1131. 0x3c05c, 0xffffffff, 0x00010000,
  1132. 0x3c060, 0xffffffff, 0x00030002,
  1133. 0x3c064, 0xffffffff, 0x00040007,
  1134. 0x3c068, 0xffffffff, 0x00060005,
  1135. 0x3c06c, 0xffffffff, 0x00090008,
  1136. 0x3c070, 0xffffffff, 0x00010000,
  1137. 0x3c074, 0xffffffff, 0x00030002,
  1138. 0x3c078, 0xffffffff, 0x00040007,
  1139. 0x3c07c, 0xffffffff, 0x00060005,
  1140. 0x3c080, 0xffffffff, 0x00090008,
  1141. 0x3c084, 0xffffffff, 0x00010000,
  1142. 0x3c088, 0xffffffff, 0x00030002,
  1143. 0x3c08c, 0xffffffff, 0x00040007,
  1144. 0x3c090, 0xffffffff, 0x00060005,
  1145. 0x3c094, 0xffffffff, 0x00090008,
  1146. 0x3c098, 0xffffffff, 0x00010000,
  1147. 0x3c09c, 0xffffffff, 0x00030002,
  1148. 0x3c0a0, 0xffffffff, 0x00040007,
  1149. 0x3c0a4, 0xffffffff, 0x00060005,
  1150. 0x3c0a8, 0xffffffff, 0x00090008,
  1151. 0x3c0ac, 0xffffffff, 0x00010000,
  1152. 0x3c0b0, 0xffffffff, 0x00030002,
  1153. 0x3c0b4, 0xffffffff, 0x00040007,
  1154. 0x3c0b8, 0xffffffff, 0x00060005,
  1155. 0x3c0bc, 0xffffffff, 0x00090008,
  1156. 0x3c000, 0xffffffff, 0x96e00200,
  1157. 0x8708, 0xffffffff, 0x00900100,
  1158. 0xc424, 0xffffffff, 0x0020003f,
  1159. 0x38, 0xffffffff, 0x0140001c,
  1160. 0x3c, 0x000f0000, 0x000f0000,
  1161. 0x220, 0xffffffff, 0xC060000C,
  1162. 0x224, 0xc0000fff, 0x00000100,
  1163. 0xf90, 0xffffffff, 0x00000100,
  1164. 0xf98, 0x00000101, 0x00000000,
  1165. 0x20a8, 0xffffffff, 0x00000104,
  1166. 0x55e4, 0xff000fff, 0x00000100,
  1167. 0x30cc, 0xc0000fff, 0x00000104,
  1168. 0xc1e4, 0x00000001, 0x00000001,
  1169. 0xd00c, 0xff000ff0, 0x00000100,
  1170. 0xd80c, 0xff000ff0, 0x00000100
  1171. };
  1172. static const u32 kalindi_golden_spm_registers[] =
  1173. {
  1174. 0x30800, 0xe0ffffff, 0xe0000000
  1175. };
  1176. static const u32 kalindi_golden_common_registers[] =
  1177. {
  1178. 0xc770, 0xffffffff, 0x00000800,
  1179. 0xc774, 0xffffffff, 0x00000800,
  1180. 0xc798, 0xffffffff, 0x00007fbf,
  1181. 0xc79c, 0xffffffff, 0x00007faf
  1182. };
  1183. static const u32 kalindi_golden_registers[] =
  1184. {
  1185. 0x3c000, 0xffffdfff, 0x6e944040,
  1186. 0x55e4, 0xff607fff, 0xfc000100,
  1187. 0x3c220, 0xff000fff, 0x00000100,
  1188. 0x3c224, 0xff000fff, 0x00000100,
  1189. 0x3c200, 0xfffc0fff, 0x00000100,
  1190. 0x6ed8, 0x00010101, 0x00010000,
  1191. 0x9830, 0xffffffff, 0x00000000,
  1192. 0x9834, 0xf00fffff, 0x00000400,
  1193. 0x5bb0, 0x000000f0, 0x00000070,
  1194. 0x5bc0, 0xf0311fff, 0x80300000,
  1195. 0x98f8, 0x73773777, 0x12010001,
  1196. 0x98fc, 0xffffffff, 0x00000010,
  1197. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1198. 0x8030, 0x00001f0f, 0x0000100a,
  1199. 0x2f48, 0x73773777, 0x12010001,
  1200. 0x2408, 0x000fffff, 0x000c007f,
  1201. 0x8a14, 0xf000003f, 0x00000007,
  1202. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1203. 0x30a04, 0x0000ff0f, 0x00000000,
  1204. 0x28a4c, 0x07ffffff, 0x06000000,
  1205. 0x4d8, 0x00000fff, 0x00000100,
  1206. 0x3e78, 0x00000001, 0x00000002,
  1207. 0xc768, 0x00000008, 0x00000008,
  1208. 0x8c00, 0x000000ff, 0x00000003,
  1209. 0x214f8, 0x01ff01ff, 0x00000002,
  1210. 0x21498, 0x007ff800, 0x00200000,
  1211. 0x2015c, 0xffffffff, 0x00000f40,
  1212. 0x88c4, 0x001f3ae3, 0x00000082,
  1213. 0x88d4, 0x0000001f, 0x00000010,
  1214. 0x30934, 0xffffffff, 0x00000000
  1215. };
  1216. static const u32 kalindi_mgcg_cgcg_init[] =
  1217. {
  1218. 0xc420, 0xffffffff, 0xfffffffc,
  1219. 0x30800, 0xffffffff, 0xe0000000,
  1220. 0x3c2a0, 0xffffffff, 0x00000100,
  1221. 0x3c208, 0xffffffff, 0x00000100,
  1222. 0x3c2c0, 0xffffffff, 0x00000100,
  1223. 0x3c2c8, 0xffffffff, 0x00000100,
  1224. 0x3c2c4, 0xffffffff, 0x00000100,
  1225. 0x55e4, 0xffffffff, 0x00600100,
  1226. 0x3c280, 0xffffffff, 0x00000100,
  1227. 0x3c214, 0xffffffff, 0x06000100,
  1228. 0x3c220, 0xffffffff, 0x00000100,
  1229. 0x3c218, 0xffffffff, 0x06000100,
  1230. 0x3c204, 0xffffffff, 0x00000100,
  1231. 0x3c2e0, 0xffffffff, 0x00000100,
  1232. 0x3c224, 0xffffffff, 0x00000100,
  1233. 0x3c200, 0xffffffff, 0x00000100,
  1234. 0x3c230, 0xffffffff, 0x00000100,
  1235. 0x3c234, 0xffffffff, 0x00000100,
  1236. 0x3c250, 0xffffffff, 0x00000100,
  1237. 0x3c254, 0xffffffff, 0x00000100,
  1238. 0x3c258, 0xffffffff, 0x00000100,
  1239. 0x3c25c, 0xffffffff, 0x00000100,
  1240. 0x3c260, 0xffffffff, 0x00000100,
  1241. 0x3c27c, 0xffffffff, 0x00000100,
  1242. 0x3c278, 0xffffffff, 0x00000100,
  1243. 0x3c210, 0xffffffff, 0x06000100,
  1244. 0x3c290, 0xffffffff, 0x00000100,
  1245. 0x3c274, 0xffffffff, 0x00000100,
  1246. 0x3c2b4, 0xffffffff, 0x00000100,
  1247. 0x3c2b0, 0xffffffff, 0x00000100,
  1248. 0x3c270, 0xffffffff, 0x00000100,
  1249. 0x30800, 0xffffffff, 0xe0000000,
  1250. 0x3c020, 0xffffffff, 0x00010000,
  1251. 0x3c024, 0xffffffff, 0x00030002,
  1252. 0x3c028, 0xffffffff, 0x00040007,
  1253. 0x3c02c, 0xffffffff, 0x00060005,
  1254. 0x3c030, 0xffffffff, 0x00090008,
  1255. 0x3c034, 0xffffffff, 0x00010000,
  1256. 0x3c038, 0xffffffff, 0x00030002,
  1257. 0x3c03c, 0xffffffff, 0x00040007,
  1258. 0x3c040, 0xffffffff, 0x00060005,
  1259. 0x3c044, 0xffffffff, 0x00090008,
  1260. 0x3c000, 0xffffffff, 0x96e00200,
  1261. 0x8708, 0xffffffff, 0x00900100,
  1262. 0xc424, 0xffffffff, 0x0020003f,
  1263. 0x38, 0xffffffff, 0x0140001c,
  1264. 0x3c, 0x000f0000, 0x000f0000,
  1265. 0x220, 0xffffffff, 0xC060000C,
  1266. 0x224, 0xc0000fff, 0x00000100,
  1267. 0x20a8, 0xffffffff, 0x00000104,
  1268. 0x55e4, 0xff000fff, 0x00000100,
  1269. 0x30cc, 0xc0000fff, 0x00000104,
  1270. 0xc1e4, 0x00000001, 0x00000001,
  1271. 0xd00c, 0xff000ff0, 0x00000100,
  1272. 0xd80c, 0xff000ff0, 0x00000100
  1273. };
  1274. static void cik_init_golden_registers(struct radeon_device *rdev)
  1275. {
  1276. switch (rdev->family) {
  1277. case CHIP_BONAIRE:
  1278. radeon_program_register_sequence(rdev,
  1279. bonaire_mgcg_cgcg_init,
  1280. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1281. radeon_program_register_sequence(rdev,
  1282. bonaire_golden_registers,
  1283. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1284. radeon_program_register_sequence(rdev,
  1285. bonaire_golden_common_registers,
  1286. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1287. radeon_program_register_sequence(rdev,
  1288. bonaire_golden_spm_registers,
  1289. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1290. break;
  1291. case CHIP_KABINI:
  1292. radeon_program_register_sequence(rdev,
  1293. kalindi_mgcg_cgcg_init,
  1294. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1295. radeon_program_register_sequence(rdev,
  1296. kalindi_golden_registers,
  1297. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1298. radeon_program_register_sequence(rdev,
  1299. kalindi_golden_common_registers,
  1300. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1301. radeon_program_register_sequence(rdev,
  1302. kalindi_golden_spm_registers,
  1303. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1304. break;
  1305. case CHIP_KAVERI:
  1306. radeon_program_register_sequence(rdev,
  1307. spectre_mgcg_cgcg_init,
  1308. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1309. radeon_program_register_sequence(rdev,
  1310. spectre_golden_registers,
  1311. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1312. radeon_program_register_sequence(rdev,
  1313. spectre_golden_common_registers,
  1314. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1315. radeon_program_register_sequence(rdev,
  1316. spectre_golden_spm_registers,
  1317. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1318. break;
  1319. default:
  1320. break;
  1321. }
  1322. }
  1323. /**
  1324. * cik_get_xclk - get the xclk
  1325. *
  1326. * @rdev: radeon_device pointer
  1327. *
  1328. * Returns the reference clock used by the gfx engine
  1329. * (CIK).
  1330. */
  1331. u32 cik_get_xclk(struct radeon_device *rdev)
  1332. {
  1333. u32 reference_clock = rdev->clock.spll.reference_freq;
  1334. if (rdev->flags & RADEON_IS_IGP) {
  1335. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1336. return reference_clock / 2;
  1337. } else {
  1338. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1339. return reference_clock / 4;
  1340. }
  1341. return reference_clock;
  1342. }
  1343. /**
  1344. * cik_mm_rdoorbell - read a doorbell dword
  1345. *
  1346. * @rdev: radeon_device pointer
  1347. * @offset: byte offset into the aperture
  1348. *
  1349. * Returns the value in the doorbell aperture at the
  1350. * requested offset (CIK).
  1351. */
  1352. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  1353. {
  1354. if (offset < rdev->doorbell.size) {
  1355. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  1356. } else {
  1357. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  1358. return 0;
  1359. }
  1360. }
  1361. /**
  1362. * cik_mm_wdoorbell - write a doorbell dword
  1363. *
  1364. * @rdev: radeon_device pointer
  1365. * @offset: byte offset into the aperture
  1366. * @v: value to write
  1367. *
  1368. * Writes @v to the doorbell aperture at the
  1369. * requested offset (CIK).
  1370. */
  1371. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  1372. {
  1373. if (offset < rdev->doorbell.size) {
  1374. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  1375. } else {
  1376. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  1377. }
  1378. }
  1379. #define BONAIRE_IO_MC_REGS_SIZE 36
  1380. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1381. {
  1382. {0x00000070, 0x04400000},
  1383. {0x00000071, 0x80c01803},
  1384. {0x00000072, 0x00004004},
  1385. {0x00000073, 0x00000100},
  1386. {0x00000074, 0x00ff0000},
  1387. {0x00000075, 0x34000000},
  1388. {0x00000076, 0x08000014},
  1389. {0x00000077, 0x00cc08ec},
  1390. {0x00000078, 0x00000400},
  1391. {0x00000079, 0x00000000},
  1392. {0x0000007a, 0x04090000},
  1393. {0x0000007c, 0x00000000},
  1394. {0x0000007e, 0x4408a8e8},
  1395. {0x0000007f, 0x00000304},
  1396. {0x00000080, 0x00000000},
  1397. {0x00000082, 0x00000001},
  1398. {0x00000083, 0x00000002},
  1399. {0x00000084, 0xf3e4f400},
  1400. {0x00000085, 0x052024e3},
  1401. {0x00000087, 0x00000000},
  1402. {0x00000088, 0x01000000},
  1403. {0x0000008a, 0x1c0a0000},
  1404. {0x0000008b, 0xff010000},
  1405. {0x0000008d, 0xffffefff},
  1406. {0x0000008e, 0xfff3efff},
  1407. {0x0000008f, 0xfff3efbf},
  1408. {0x00000092, 0xf7ffffff},
  1409. {0x00000093, 0xffffff7f},
  1410. {0x00000095, 0x00101101},
  1411. {0x00000096, 0x00000fff},
  1412. {0x00000097, 0x00116fff},
  1413. {0x00000098, 0x60010000},
  1414. {0x00000099, 0x10010000},
  1415. {0x0000009a, 0x00006000},
  1416. {0x0000009b, 0x00001000},
  1417. {0x0000009f, 0x00b48000}
  1418. };
  1419. /**
  1420. * cik_srbm_select - select specific register instances
  1421. *
  1422. * @rdev: radeon_device pointer
  1423. * @me: selected ME (micro engine)
  1424. * @pipe: pipe
  1425. * @queue: queue
  1426. * @vmid: VMID
  1427. *
  1428. * Switches the currently active registers instances. Some
  1429. * registers are instanced per VMID, others are instanced per
  1430. * me/pipe/queue combination.
  1431. */
  1432. static void cik_srbm_select(struct radeon_device *rdev,
  1433. u32 me, u32 pipe, u32 queue, u32 vmid)
  1434. {
  1435. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1436. MEID(me & 0x3) |
  1437. VMID(vmid & 0xf) |
  1438. QUEUEID(queue & 0x7));
  1439. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1440. }
  1441. /* ucode loading */
  1442. /**
  1443. * ci_mc_load_microcode - load MC ucode into the hw
  1444. *
  1445. * @rdev: radeon_device pointer
  1446. *
  1447. * Load the GDDR MC ucode into the hw (CIK).
  1448. * Returns 0 on success, error on failure.
  1449. */
  1450. static int ci_mc_load_microcode(struct radeon_device *rdev)
  1451. {
  1452. const __be32 *fw_data;
  1453. u32 running, blackout = 0;
  1454. u32 *io_mc_regs;
  1455. int i, ucode_size, regs_size;
  1456. if (!rdev->mc_fw)
  1457. return -EINVAL;
  1458. switch (rdev->family) {
  1459. case CHIP_BONAIRE:
  1460. default:
  1461. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1462. ucode_size = CIK_MC_UCODE_SIZE;
  1463. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1464. break;
  1465. }
  1466. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1467. if (running == 0) {
  1468. if (running) {
  1469. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1470. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1471. }
  1472. /* reset the engine and set to writable */
  1473. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1474. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1475. /* load mc io regs */
  1476. for (i = 0; i < regs_size; i++) {
  1477. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1478. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1479. }
  1480. /* load the MC ucode */
  1481. fw_data = (const __be32 *)rdev->mc_fw->data;
  1482. for (i = 0; i < ucode_size; i++)
  1483. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1484. /* put the engine back into the active state */
  1485. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1486. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1487. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1488. /* wait for training to complete */
  1489. for (i = 0; i < rdev->usec_timeout; i++) {
  1490. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1491. break;
  1492. udelay(1);
  1493. }
  1494. for (i = 0; i < rdev->usec_timeout; i++) {
  1495. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1496. break;
  1497. udelay(1);
  1498. }
  1499. if (running)
  1500. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1501. }
  1502. return 0;
  1503. }
  1504. /**
  1505. * cik_init_microcode - load ucode images from disk
  1506. *
  1507. * @rdev: radeon_device pointer
  1508. *
  1509. * Use the firmware interface to load the ucode images into
  1510. * the driver (not loaded into hw).
  1511. * Returns 0 on success, error on failure.
  1512. */
  1513. static int cik_init_microcode(struct radeon_device *rdev)
  1514. {
  1515. const char *chip_name;
  1516. size_t pfp_req_size, me_req_size, ce_req_size,
  1517. mec_req_size, rlc_req_size, mc_req_size,
  1518. sdma_req_size, smc_req_size;
  1519. char fw_name[30];
  1520. int err;
  1521. DRM_DEBUG("\n");
  1522. switch (rdev->family) {
  1523. case CHIP_BONAIRE:
  1524. chip_name = "BONAIRE";
  1525. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1526. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1527. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1528. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1529. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1530. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  1531. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1532. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1533. break;
  1534. case CHIP_KAVERI:
  1535. chip_name = "KAVERI";
  1536. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1537. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1538. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1539. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1540. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1541. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1542. break;
  1543. case CHIP_KABINI:
  1544. chip_name = "KABINI";
  1545. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1546. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1547. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1548. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1549. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1550. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1551. break;
  1552. default: BUG();
  1553. }
  1554. DRM_INFO("Loading %s Microcode\n", chip_name);
  1555. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1556. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1557. if (err)
  1558. goto out;
  1559. if (rdev->pfp_fw->size != pfp_req_size) {
  1560. printk(KERN_ERR
  1561. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1562. rdev->pfp_fw->size, fw_name);
  1563. err = -EINVAL;
  1564. goto out;
  1565. }
  1566. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1567. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1568. if (err)
  1569. goto out;
  1570. if (rdev->me_fw->size != me_req_size) {
  1571. printk(KERN_ERR
  1572. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1573. rdev->me_fw->size, fw_name);
  1574. err = -EINVAL;
  1575. }
  1576. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1577. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1578. if (err)
  1579. goto out;
  1580. if (rdev->ce_fw->size != ce_req_size) {
  1581. printk(KERN_ERR
  1582. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1583. rdev->ce_fw->size, fw_name);
  1584. err = -EINVAL;
  1585. }
  1586. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1587. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1588. if (err)
  1589. goto out;
  1590. if (rdev->mec_fw->size != mec_req_size) {
  1591. printk(KERN_ERR
  1592. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1593. rdev->mec_fw->size, fw_name);
  1594. err = -EINVAL;
  1595. }
  1596. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1597. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1598. if (err)
  1599. goto out;
  1600. if (rdev->rlc_fw->size != rlc_req_size) {
  1601. printk(KERN_ERR
  1602. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1603. rdev->rlc_fw->size, fw_name);
  1604. err = -EINVAL;
  1605. }
  1606. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1607. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1608. if (err)
  1609. goto out;
  1610. if (rdev->sdma_fw->size != sdma_req_size) {
  1611. printk(KERN_ERR
  1612. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1613. rdev->sdma_fw->size, fw_name);
  1614. err = -EINVAL;
  1615. }
  1616. /* No SMC, MC ucode on APUs */
  1617. if (!(rdev->flags & RADEON_IS_IGP)) {
  1618. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1619. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1620. if (err)
  1621. goto out;
  1622. if (rdev->mc_fw->size != mc_req_size) {
  1623. printk(KERN_ERR
  1624. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1625. rdev->mc_fw->size, fw_name);
  1626. err = -EINVAL;
  1627. }
  1628. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1629. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1630. if (err) {
  1631. printk(KERN_ERR
  1632. "smc: error loading firmware \"%s\"\n",
  1633. fw_name);
  1634. release_firmware(rdev->smc_fw);
  1635. rdev->smc_fw = NULL;
  1636. err = 0;
  1637. } else if (rdev->smc_fw->size != smc_req_size) {
  1638. printk(KERN_ERR
  1639. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1640. rdev->smc_fw->size, fw_name);
  1641. err = -EINVAL;
  1642. }
  1643. }
  1644. out:
  1645. if (err) {
  1646. if (err != -EINVAL)
  1647. printk(KERN_ERR
  1648. "cik_cp: Failed to load firmware \"%s\"\n",
  1649. fw_name);
  1650. release_firmware(rdev->pfp_fw);
  1651. rdev->pfp_fw = NULL;
  1652. release_firmware(rdev->me_fw);
  1653. rdev->me_fw = NULL;
  1654. release_firmware(rdev->ce_fw);
  1655. rdev->ce_fw = NULL;
  1656. release_firmware(rdev->rlc_fw);
  1657. rdev->rlc_fw = NULL;
  1658. release_firmware(rdev->mc_fw);
  1659. rdev->mc_fw = NULL;
  1660. release_firmware(rdev->smc_fw);
  1661. rdev->smc_fw = NULL;
  1662. }
  1663. return err;
  1664. }
  1665. /*
  1666. * Core functions
  1667. */
  1668. /**
  1669. * cik_tiling_mode_table_init - init the hw tiling table
  1670. *
  1671. * @rdev: radeon_device pointer
  1672. *
  1673. * Starting with SI, the tiling setup is done globally in a
  1674. * set of 32 tiling modes. Rather than selecting each set of
  1675. * parameters per surface as on older asics, we just select
  1676. * which index in the tiling table we want to use, and the
  1677. * surface uses those parameters (CIK).
  1678. */
  1679. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1680. {
  1681. const u32 num_tile_mode_states = 32;
  1682. const u32 num_secondary_tile_mode_states = 16;
  1683. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1684. u32 num_pipe_configs;
  1685. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1686. rdev->config.cik.max_shader_engines;
  1687. switch (rdev->config.cik.mem_row_size_in_kb) {
  1688. case 1:
  1689. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1690. break;
  1691. case 2:
  1692. default:
  1693. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1694. break;
  1695. case 4:
  1696. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1697. break;
  1698. }
  1699. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1700. if (num_pipe_configs > 8)
  1701. num_pipe_configs = 8; /* ??? */
  1702. if (num_pipe_configs == 8) {
  1703. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1704. switch (reg_offset) {
  1705. case 0:
  1706. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1707. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1708. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1709. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1710. break;
  1711. case 1:
  1712. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1713. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1714. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1715. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1716. break;
  1717. case 2:
  1718. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1719. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1720. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1721. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1722. break;
  1723. case 3:
  1724. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1725. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1726. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1727. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1728. break;
  1729. case 4:
  1730. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1731. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1732. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1733. TILE_SPLIT(split_equal_to_row_size));
  1734. break;
  1735. case 5:
  1736. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1737. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1738. break;
  1739. case 6:
  1740. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1741. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1742. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1743. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1744. break;
  1745. case 7:
  1746. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1747. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1749. TILE_SPLIT(split_equal_to_row_size));
  1750. break;
  1751. case 8:
  1752. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1754. break;
  1755. case 9:
  1756. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1757. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1758. break;
  1759. case 10:
  1760. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1761. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1762. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1764. break;
  1765. case 11:
  1766. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1767. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1768. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1769. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1770. break;
  1771. case 12:
  1772. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1773. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1774. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1776. break;
  1777. case 13:
  1778. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1779. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1780. break;
  1781. case 14:
  1782. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1783. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1784. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1785. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1786. break;
  1787. case 16:
  1788. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1789. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1790. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1792. break;
  1793. case 17:
  1794. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1795. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1796. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1797. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1798. break;
  1799. case 27:
  1800. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1801. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1802. break;
  1803. case 28:
  1804. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1805. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1806. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1807. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1808. break;
  1809. case 29:
  1810. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1811. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1812. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1813. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1814. break;
  1815. case 30:
  1816. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1817. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1818. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1819. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1820. break;
  1821. default:
  1822. gb_tile_moden = 0;
  1823. break;
  1824. }
  1825. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1826. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1827. }
  1828. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1829. switch (reg_offset) {
  1830. case 0:
  1831. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1834. NUM_BANKS(ADDR_SURF_16_BANK));
  1835. break;
  1836. case 1:
  1837. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1838. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1839. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1840. NUM_BANKS(ADDR_SURF_16_BANK));
  1841. break;
  1842. case 2:
  1843. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1844. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1845. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1846. NUM_BANKS(ADDR_SURF_16_BANK));
  1847. break;
  1848. case 3:
  1849. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1850. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1851. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1852. NUM_BANKS(ADDR_SURF_16_BANK));
  1853. break;
  1854. case 4:
  1855. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1858. NUM_BANKS(ADDR_SURF_8_BANK));
  1859. break;
  1860. case 5:
  1861. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1862. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1863. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1864. NUM_BANKS(ADDR_SURF_4_BANK));
  1865. break;
  1866. case 6:
  1867. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1868. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1869. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1870. NUM_BANKS(ADDR_SURF_2_BANK));
  1871. break;
  1872. case 8:
  1873. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1874. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1875. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1876. NUM_BANKS(ADDR_SURF_16_BANK));
  1877. break;
  1878. case 9:
  1879. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1880. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1881. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1882. NUM_BANKS(ADDR_SURF_16_BANK));
  1883. break;
  1884. case 10:
  1885. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1886. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1887. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1888. NUM_BANKS(ADDR_SURF_16_BANK));
  1889. break;
  1890. case 11:
  1891. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1892. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1893. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1894. NUM_BANKS(ADDR_SURF_16_BANK));
  1895. break;
  1896. case 12:
  1897. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1900. NUM_BANKS(ADDR_SURF_8_BANK));
  1901. break;
  1902. case 13:
  1903. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1904. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1905. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1906. NUM_BANKS(ADDR_SURF_4_BANK));
  1907. break;
  1908. case 14:
  1909. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1912. NUM_BANKS(ADDR_SURF_2_BANK));
  1913. break;
  1914. default:
  1915. gb_tile_moden = 0;
  1916. break;
  1917. }
  1918. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1919. }
  1920. } else if (num_pipe_configs == 4) {
  1921. if (num_rbs == 4) {
  1922. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1923. switch (reg_offset) {
  1924. case 0:
  1925. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1926. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1927. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1928. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1929. break;
  1930. case 1:
  1931. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1932. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1933. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1934. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1935. break;
  1936. case 2:
  1937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1938. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1939. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1941. break;
  1942. case 3:
  1943. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1945. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1946. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1947. break;
  1948. case 4:
  1949. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1950. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1951. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1952. TILE_SPLIT(split_equal_to_row_size));
  1953. break;
  1954. case 5:
  1955. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1957. break;
  1958. case 6:
  1959. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1960. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1961. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1963. break;
  1964. case 7:
  1965. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1966. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1967. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1968. TILE_SPLIT(split_equal_to_row_size));
  1969. break;
  1970. case 8:
  1971. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1972. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1973. break;
  1974. case 9:
  1975. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1976. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1977. break;
  1978. case 10:
  1979. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1981. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1983. break;
  1984. case 11:
  1985. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1986. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1987. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1989. break;
  1990. case 12:
  1991. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1993. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1995. break;
  1996. case 13:
  1997. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1998. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1999. break;
  2000. case 14:
  2001. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2003. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2005. break;
  2006. case 16:
  2007. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2009. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2011. break;
  2012. case 17:
  2013. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2015. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2017. break;
  2018. case 27:
  2019. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2021. break;
  2022. case 28:
  2023. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2025. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2027. break;
  2028. case 29:
  2029. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2031. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2033. break;
  2034. case 30:
  2035. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2037. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2039. break;
  2040. default:
  2041. gb_tile_moden = 0;
  2042. break;
  2043. }
  2044. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2045. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2046. }
  2047. } else if (num_rbs < 4) {
  2048. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2049. switch (reg_offset) {
  2050. case 0:
  2051. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2053. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2054. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2055. break;
  2056. case 1:
  2057. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2058. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2059. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2061. break;
  2062. case 2:
  2063. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2064. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2065. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2067. break;
  2068. case 3:
  2069. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2071. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2072. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2073. break;
  2074. case 4:
  2075. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2077. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2078. TILE_SPLIT(split_equal_to_row_size));
  2079. break;
  2080. case 5:
  2081. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2083. break;
  2084. case 6:
  2085. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2087. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2088. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2089. break;
  2090. case 7:
  2091. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2093. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2094. TILE_SPLIT(split_equal_to_row_size));
  2095. break;
  2096. case 8:
  2097. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2098. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2099. break;
  2100. case 9:
  2101. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2102. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2103. break;
  2104. case 10:
  2105. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2106. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2107. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2109. break;
  2110. case 11:
  2111. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2113. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2115. break;
  2116. case 12:
  2117. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2119. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2120. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2121. break;
  2122. case 13:
  2123. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2125. break;
  2126. case 14:
  2127. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2129. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2131. break;
  2132. case 16:
  2133. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2135. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2137. break;
  2138. case 17:
  2139. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2141. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2143. break;
  2144. case 27:
  2145. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2147. break;
  2148. case 28:
  2149. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2151. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2153. break;
  2154. case 29:
  2155. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2156. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2157. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2159. break;
  2160. case 30:
  2161. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2162. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2163. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2165. break;
  2166. default:
  2167. gb_tile_moden = 0;
  2168. break;
  2169. }
  2170. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2171. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2172. }
  2173. }
  2174. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2175. switch (reg_offset) {
  2176. case 0:
  2177. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2178. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2179. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2180. NUM_BANKS(ADDR_SURF_16_BANK));
  2181. break;
  2182. case 1:
  2183. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2186. NUM_BANKS(ADDR_SURF_16_BANK));
  2187. break;
  2188. case 2:
  2189. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2192. NUM_BANKS(ADDR_SURF_16_BANK));
  2193. break;
  2194. case 3:
  2195. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2196. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2197. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2198. NUM_BANKS(ADDR_SURF_16_BANK));
  2199. break;
  2200. case 4:
  2201. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2202. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2203. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2204. NUM_BANKS(ADDR_SURF_16_BANK));
  2205. break;
  2206. case 5:
  2207. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2208. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2209. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2210. NUM_BANKS(ADDR_SURF_8_BANK));
  2211. break;
  2212. case 6:
  2213. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2214. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2215. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2216. NUM_BANKS(ADDR_SURF_4_BANK));
  2217. break;
  2218. case 8:
  2219. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2220. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2221. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2222. NUM_BANKS(ADDR_SURF_16_BANK));
  2223. break;
  2224. case 9:
  2225. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2226. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2227. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2228. NUM_BANKS(ADDR_SURF_16_BANK));
  2229. break;
  2230. case 10:
  2231. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2232. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2233. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2234. NUM_BANKS(ADDR_SURF_16_BANK));
  2235. break;
  2236. case 11:
  2237. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2240. NUM_BANKS(ADDR_SURF_16_BANK));
  2241. break;
  2242. case 12:
  2243. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2246. NUM_BANKS(ADDR_SURF_16_BANK));
  2247. break;
  2248. case 13:
  2249. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2252. NUM_BANKS(ADDR_SURF_8_BANK));
  2253. break;
  2254. case 14:
  2255. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2258. NUM_BANKS(ADDR_SURF_4_BANK));
  2259. break;
  2260. default:
  2261. gb_tile_moden = 0;
  2262. break;
  2263. }
  2264. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2265. }
  2266. } else if (num_pipe_configs == 2) {
  2267. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2268. switch (reg_offset) {
  2269. case 0:
  2270. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2272. PIPE_CONFIG(ADDR_SURF_P2) |
  2273. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2274. break;
  2275. case 1:
  2276. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2278. PIPE_CONFIG(ADDR_SURF_P2) |
  2279. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2280. break;
  2281. case 2:
  2282. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2284. PIPE_CONFIG(ADDR_SURF_P2) |
  2285. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2286. break;
  2287. case 3:
  2288. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2290. PIPE_CONFIG(ADDR_SURF_P2) |
  2291. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2292. break;
  2293. case 4:
  2294. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2296. PIPE_CONFIG(ADDR_SURF_P2) |
  2297. TILE_SPLIT(split_equal_to_row_size));
  2298. break;
  2299. case 5:
  2300. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2302. break;
  2303. case 6:
  2304. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2306. PIPE_CONFIG(ADDR_SURF_P2) |
  2307. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2308. break;
  2309. case 7:
  2310. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2312. PIPE_CONFIG(ADDR_SURF_P2) |
  2313. TILE_SPLIT(split_equal_to_row_size));
  2314. break;
  2315. case 8:
  2316. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  2317. break;
  2318. case 9:
  2319. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2321. break;
  2322. case 10:
  2323. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2325. PIPE_CONFIG(ADDR_SURF_P2) |
  2326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2327. break;
  2328. case 11:
  2329. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2331. PIPE_CONFIG(ADDR_SURF_P2) |
  2332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2333. break;
  2334. case 12:
  2335. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2337. PIPE_CONFIG(ADDR_SURF_P2) |
  2338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2339. break;
  2340. case 13:
  2341. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2343. break;
  2344. case 14:
  2345. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2347. PIPE_CONFIG(ADDR_SURF_P2) |
  2348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2349. break;
  2350. case 16:
  2351. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2353. PIPE_CONFIG(ADDR_SURF_P2) |
  2354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2355. break;
  2356. case 17:
  2357. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2359. PIPE_CONFIG(ADDR_SURF_P2) |
  2360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2361. break;
  2362. case 27:
  2363. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2365. break;
  2366. case 28:
  2367. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2369. PIPE_CONFIG(ADDR_SURF_P2) |
  2370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2371. break;
  2372. case 29:
  2373. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2375. PIPE_CONFIG(ADDR_SURF_P2) |
  2376. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2377. break;
  2378. case 30:
  2379. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2381. PIPE_CONFIG(ADDR_SURF_P2) |
  2382. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2383. break;
  2384. default:
  2385. gb_tile_moden = 0;
  2386. break;
  2387. }
  2388. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2389. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2390. }
  2391. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2392. switch (reg_offset) {
  2393. case 0:
  2394. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2395. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2396. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2397. NUM_BANKS(ADDR_SURF_16_BANK));
  2398. break;
  2399. case 1:
  2400. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2401. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2402. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2403. NUM_BANKS(ADDR_SURF_16_BANK));
  2404. break;
  2405. case 2:
  2406. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2407. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2408. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2409. NUM_BANKS(ADDR_SURF_16_BANK));
  2410. break;
  2411. case 3:
  2412. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2413. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2414. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2415. NUM_BANKS(ADDR_SURF_16_BANK));
  2416. break;
  2417. case 4:
  2418. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2419. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2420. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2421. NUM_BANKS(ADDR_SURF_16_BANK));
  2422. break;
  2423. case 5:
  2424. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2425. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2426. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2427. NUM_BANKS(ADDR_SURF_16_BANK));
  2428. break;
  2429. case 6:
  2430. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2433. NUM_BANKS(ADDR_SURF_8_BANK));
  2434. break;
  2435. case 8:
  2436. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. break;
  2441. case 9:
  2442. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2445. NUM_BANKS(ADDR_SURF_16_BANK));
  2446. break;
  2447. case 10:
  2448. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. break;
  2453. case 11:
  2454. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2457. NUM_BANKS(ADDR_SURF_16_BANK));
  2458. break;
  2459. case 12:
  2460. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2463. NUM_BANKS(ADDR_SURF_16_BANK));
  2464. break;
  2465. case 13:
  2466. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2467. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2468. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2469. NUM_BANKS(ADDR_SURF_16_BANK));
  2470. break;
  2471. case 14:
  2472. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2475. NUM_BANKS(ADDR_SURF_8_BANK));
  2476. break;
  2477. default:
  2478. gb_tile_moden = 0;
  2479. break;
  2480. }
  2481. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2482. }
  2483. } else
  2484. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2485. }
  2486. /**
  2487. * cik_select_se_sh - select which SE, SH to address
  2488. *
  2489. * @rdev: radeon_device pointer
  2490. * @se_num: shader engine to address
  2491. * @sh_num: sh block to address
  2492. *
  2493. * Select which SE, SH combinations to address. Certain
  2494. * registers are instanced per SE or SH. 0xffffffff means
  2495. * broadcast to all SEs or SHs (CIK).
  2496. */
  2497. static void cik_select_se_sh(struct radeon_device *rdev,
  2498. u32 se_num, u32 sh_num)
  2499. {
  2500. u32 data = INSTANCE_BROADCAST_WRITES;
  2501. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2502. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2503. else if (se_num == 0xffffffff)
  2504. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2505. else if (sh_num == 0xffffffff)
  2506. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2507. else
  2508. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2509. WREG32(GRBM_GFX_INDEX, data);
  2510. }
  2511. /**
  2512. * cik_create_bitmask - create a bitmask
  2513. *
  2514. * @bit_width: length of the mask
  2515. *
  2516. * create a variable length bit mask (CIK).
  2517. * Returns the bitmask.
  2518. */
  2519. static u32 cik_create_bitmask(u32 bit_width)
  2520. {
  2521. u32 i, mask = 0;
  2522. for (i = 0; i < bit_width; i++) {
  2523. mask <<= 1;
  2524. mask |= 1;
  2525. }
  2526. return mask;
  2527. }
  2528. /**
  2529. * cik_select_se_sh - select which SE, SH to address
  2530. *
  2531. * @rdev: radeon_device pointer
  2532. * @max_rb_num: max RBs (render backends) for the asic
  2533. * @se_num: number of SEs (shader engines) for the asic
  2534. * @sh_per_se: number of SH blocks per SE for the asic
  2535. *
  2536. * Calculates the bitmask of disabled RBs (CIK).
  2537. * Returns the disabled RB bitmask.
  2538. */
  2539. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2540. u32 max_rb_num, u32 se_num,
  2541. u32 sh_per_se)
  2542. {
  2543. u32 data, mask;
  2544. data = RREG32(CC_RB_BACKEND_DISABLE);
  2545. if (data & 1)
  2546. data &= BACKEND_DISABLE_MASK;
  2547. else
  2548. data = 0;
  2549. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2550. data >>= BACKEND_DISABLE_SHIFT;
  2551. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  2552. return data & mask;
  2553. }
  2554. /**
  2555. * cik_setup_rb - setup the RBs on the asic
  2556. *
  2557. * @rdev: radeon_device pointer
  2558. * @se_num: number of SEs (shader engines) for the asic
  2559. * @sh_per_se: number of SH blocks per SE for the asic
  2560. * @max_rb_num: max RBs (render backends) for the asic
  2561. *
  2562. * Configures per-SE/SH RB registers (CIK).
  2563. */
  2564. static void cik_setup_rb(struct radeon_device *rdev,
  2565. u32 se_num, u32 sh_per_se,
  2566. u32 max_rb_num)
  2567. {
  2568. int i, j;
  2569. u32 data, mask;
  2570. u32 disabled_rbs = 0;
  2571. u32 enabled_rbs = 0;
  2572. for (i = 0; i < se_num; i++) {
  2573. for (j = 0; j < sh_per_se; j++) {
  2574. cik_select_se_sh(rdev, i, j);
  2575. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  2576. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  2577. }
  2578. }
  2579. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2580. mask = 1;
  2581. for (i = 0; i < max_rb_num; i++) {
  2582. if (!(disabled_rbs & mask))
  2583. enabled_rbs |= mask;
  2584. mask <<= 1;
  2585. }
  2586. for (i = 0; i < se_num; i++) {
  2587. cik_select_se_sh(rdev, i, 0xffffffff);
  2588. data = 0;
  2589. for (j = 0; j < sh_per_se; j++) {
  2590. switch (enabled_rbs & 3) {
  2591. case 1:
  2592. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2593. break;
  2594. case 2:
  2595. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2596. break;
  2597. case 3:
  2598. default:
  2599. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2600. break;
  2601. }
  2602. enabled_rbs >>= 2;
  2603. }
  2604. WREG32(PA_SC_RASTER_CONFIG, data);
  2605. }
  2606. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2607. }
  2608. /**
  2609. * cik_gpu_init - setup the 3D engine
  2610. *
  2611. * @rdev: radeon_device pointer
  2612. *
  2613. * Configures the 3D engine and tiling configuration
  2614. * registers so that the 3D engine is usable.
  2615. */
  2616. static void cik_gpu_init(struct radeon_device *rdev)
  2617. {
  2618. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  2619. u32 mc_shared_chmap, mc_arb_ramcfg;
  2620. u32 hdp_host_path_cntl;
  2621. u32 tmp;
  2622. int i, j;
  2623. switch (rdev->family) {
  2624. case CHIP_BONAIRE:
  2625. rdev->config.cik.max_shader_engines = 2;
  2626. rdev->config.cik.max_tile_pipes = 4;
  2627. rdev->config.cik.max_cu_per_sh = 7;
  2628. rdev->config.cik.max_sh_per_se = 1;
  2629. rdev->config.cik.max_backends_per_se = 2;
  2630. rdev->config.cik.max_texture_channel_caches = 4;
  2631. rdev->config.cik.max_gprs = 256;
  2632. rdev->config.cik.max_gs_threads = 32;
  2633. rdev->config.cik.max_hw_contexts = 8;
  2634. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2635. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2636. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2637. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2638. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2639. break;
  2640. case CHIP_KAVERI:
  2641. rdev->config.cik.max_shader_engines = 1;
  2642. rdev->config.cik.max_tile_pipes = 4;
  2643. if ((rdev->pdev->device == 0x1304) ||
  2644. (rdev->pdev->device == 0x1305) ||
  2645. (rdev->pdev->device == 0x130C) ||
  2646. (rdev->pdev->device == 0x130F) ||
  2647. (rdev->pdev->device == 0x1310) ||
  2648. (rdev->pdev->device == 0x1311) ||
  2649. (rdev->pdev->device == 0x131C)) {
  2650. rdev->config.cik.max_cu_per_sh = 8;
  2651. rdev->config.cik.max_backends_per_se = 2;
  2652. } else if ((rdev->pdev->device == 0x1309) ||
  2653. (rdev->pdev->device == 0x130A) ||
  2654. (rdev->pdev->device == 0x130D) ||
  2655. (rdev->pdev->device == 0x1313) ||
  2656. (rdev->pdev->device == 0x131D)) {
  2657. rdev->config.cik.max_cu_per_sh = 6;
  2658. rdev->config.cik.max_backends_per_se = 2;
  2659. } else if ((rdev->pdev->device == 0x1306) ||
  2660. (rdev->pdev->device == 0x1307) ||
  2661. (rdev->pdev->device == 0x130B) ||
  2662. (rdev->pdev->device == 0x130E) ||
  2663. (rdev->pdev->device == 0x1315) ||
  2664. (rdev->pdev->device == 0x131B)) {
  2665. rdev->config.cik.max_cu_per_sh = 4;
  2666. rdev->config.cik.max_backends_per_se = 1;
  2667. } else {
  2668. rdev->config.cik.max_cu_per_sh = 3;
  2669. rdev->config.cik.max_backends_per_se = 1;
  2670. }
  2671. rdev->config.cik.max_sh_per_se = 1;
  2672. rdev->config.cik.max_texture_channel_caches = 4;
  2673. rdev->config.cik.max_gprs = 256;
  2674. rdev->config.cik.max_gs_threads = 16;
  2675. rdev->config.cik.max_hw_contexts = 8;
  2676. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2677. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2678. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2679. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2680. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2681. break;
  2682. case CHIP_KABINI:
  2683. default:
  2684. rdev->config.cik.max_shader_engines = 1;
  2685. rdev->config.cik.max_tile_pipes = 2;
  2686. rdev->config.cik.max_cu_per_sh = 2;
  2687. rdev->config.cik.max_sh_per_se = 1;
  2688. rdev->config.cik.max_backends_per_se = 1;
  2689. rdev->config.cik.max_texture_channel_caches = 2;
  2690. rdev->config.cik.max_gprs = 256;
  2691. rdev->config.cik.max_gs_threads = 16;
  2692. rdev->config.cik.max_hw_contexts = 8;
  2693. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2694. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2695. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2696. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2697. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2698. break;
  2699. }
  2700. /* Initialize HDP */
  2701. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2702. WREG32((0x2c14 + j), 0x00000000);
  2703. WREG32((0x2c18 + j), 0x00000000);
  2704. WREG32((0x2c1c + j), 0x00000000);
  2705. WREG32((0x2c20 + j), 0x00000000);
  2706. WREG32((0x2c24 + j), 0x00000000);
  2707. }
  2708. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2709. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2710. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2711. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2712. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  2713. rdev->config.cik.mem_max_burst_length_bytes = 256;
  2714. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2715. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2716. if (rdev->config.cik.mem_row_size_in_kb > 4)
  2717. rdev->config.cik.mem_row_size_in_kb = 4;
  2718. /* XXX use MC settings? */
  2719. rdev->config.cik.shader_engine_tile_size = 32;
  2720. rdev->config.cik.num_gpus = 1;
  2721. rdev->config.cik.multi_gpu_tile_size = 64;
  2722. /* fix up row size */
  2723. gb_addr_config &= ~ROW_SIZE_MASK;
  2724. switch (rdev->config.cik.mem_row_size_in_kb) {
  2725. case 1:
  2726. default:
  2727. gb_addr_config |= ROW_SIZE(0);
  2728. break;
  2729. case 2:
  2730. gb_addr_config |= ROW_SIZE(1);
  2731. break;
  2732. case 4:
  2733. gb_addr_config |= ROW_SIZE(2);
  2734. break;
  2735. }
  2736. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2737. * not have bank info, so create a custom tiling dword.
  2738. * bits 3:0 num_pipes
  2739. * bits 7:4 num_banks
  2740. * bits 11:8 group_size
  2741. * bits 15:12 row_size
  2742. */
  2743. rdev->config.cik.tile_config = 0;
  2744. switch (rdev->config.cik.num_tile_pipes) {
  2745. case 1:
  2746. rdev->config.cik.tile_config |= (0 << 0);
  2747. break;
  2748. case 2:
  2749. rdev->config.cik.tile_config |= (1 << 0);
  2750. break;
  2751. case 4:
  2752. rdev->config.cik.tile_config |= (2 << 0);
  2753. break;
  2754. case 8:
  2755. default:
  2756. /* XXX what about 12? */
  2757. rdev->config.cik.tile_config |= (3 << 0);
  2758. break;
  2759. }
  2760. rdev->config.cik.tile_config |=
  2761. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  2762. rdev->config.cik.tile_config |=
  2763. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2764. rdev->config.cik.tile_config |=
  2765. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2766. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2767. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2768. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2769. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  2770. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  2771. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2772. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2773. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2774. cik_tiling_mode_table_init(rdev);
  2775. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  2776. rdev->config.cik.max_sh_per_se,
  2777. rdev->config.cik.max_backends_per_se);
  2778. /* set HW defaults for 3D engine */
  2779. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  2780. WREG32(SX_DEBUG_1, 0x20);
  2781. WREG32(TA_CNTL_AUX, 0x00010000);
  2782. tmp = RREG32(SPI_CONFIG_CNTL);
  2783. tmp |= 0x03000000;
  2784. WREG32(SPI_CONFIG_CNTL, tmp);
  2785. WREG32(SQ_CONFIG, 1);
  2786. WREG32(DB_DEBUG, 0);
  2787. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  2788. tmp |= 0x00000400;
  2789. WREG32(DB_DEBUG2, tmp);
  2790. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  2791. tmp |= 0x00020200;
  2792. WREG32(DB_DEBUG3, tmp);
  2793. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  2794. tmp |= 0x00018208;
  2795. WREG32(CB_HW_CONTROL, tmp);
  2796. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2797. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  2798. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  2799. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  2800. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  2801. WREG32(VGT_NUM_INSTANCES, 1);
  2802. WREG32(CP_PERFMON_CNTL, 0);
  2803. WREG32(SQ_CONFIG, 0);
  2804. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2805. FORCE_EOV_MAX_REZ_CNT(255)));
  2806. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  2807. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  2808. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2809. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2810. tmp = RREG32(HDP_MISC_CNTL);
  2811. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2812. WREG32(HDP_MISC_CNTL, tmp);
  2813. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2814. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2815. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2816. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  2817. udelay(50);
  2818. }
  2819. /*
  2820. * GPU scratch registers helpers function.
  2821. */
  2822. /**
  2823. * cik_scratch_init - setup driver info for CP scratch regs
  2824. *
  2825. * @rdev: radeon_device pointer
  2826. *
  2827. * Set up the number and offset of the CP scratch registers.
  2828. * NOTE: use of CP scratch registers is a legacy inferface and
  2829. * is not used by default on newer asics (r6xx+). On newer asics,
  2830. * memory buffers are used for fences rather than scratch regs.
  2831. */
  2832. static void cik_scratch_init(struct radeon_device *rdev)
  2833. {
  2834. int i;
  2835. rdev->scratch.num_reg = 7;
  2836. rdev->scratch.reg_base = SCRATCH_REG0;
  2837. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2838. rdev->scratch.free[i] = true;
  2839. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2840. }
  2841. }
  2842. /**
  2843. * cik_ring_test - basic gfx ring test
  2844. *
  2845. * @rdev: radeon_device pointer
  2846. * @ring: radeon_ring structure holding ring information
  2847. *
  2848. * Allocate a scratch register and write to it using the gfx ring (CIK).
  2849. * Provides a basic gfx ring test to verify that the ring is working.
  2850. * Used by cik_cp_gfx_resume();
  2851. * Returns 0 on success, error on failure.
  2852. */
  2853. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2854. {
  2855. uint32_t scratch;
  2856. uint32_t tmp = 0;
  2857. unsigned i;
  2858. int r;
  2859. r = radeon_scratch_get(rdev, &scratch);
  2860. if (r) {
  2861. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2862. return r;
  2863. }
  2864. WREG32(scratch, 0xCAFEDEAD);
  2865. r = radeon_ring_lock(rdev, ring, 3);
  2866. if (r) {
  2867. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2868. radeon_scratch_free(rdev, scratch);
  2869. return r;
  2870. }
  2871. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2872. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  2873. radeon_ring_write(ring, 0xDEADBEEF);
  2874. radeon_ring_unlock_commit(rdev, ring);
  2875. for (i = 0; i < rdev->usec_timeout; i++) {
  2876. tmp = RREG32(scratch);
  2877. if (tmp == 0xDEADBEEF)
  2878. break;
  2879. DRM_UDELAY(1);
  2880. }
  2881. if (i < rdev->usec_timeout) {
  2882. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2883. } else {
  2884. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2885. ring->idx, scratch, tmp);
  2886. r = -EINVAL;
  2887. }
  2888. radeon_scratch_free(rdev, scratch);
  2889. return r;
  2890. }
  2891. /**
  2892. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2893. *
  2894. * @rdev: radeon_device pointer
  2895. * @fence: radeon fence object
  2896. *
  2897. * Emits a fence sequnce number on the gfx ring and flushes
  2898. * GPU caches.
  2899. */
  2900. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2901. struct radeon_fence *fence)
  2902. {
  2903. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2904. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2905. /* EVENT_WRITE_EOP - flush caches, send int */
  2906. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2907. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2908. EOP_TC_ACTION_EN |
  2909. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2910. EVENT_INDEX(5)));
  2911. radeon_ring_write(ring, addr & 0xfffffffc);
  2912. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2913. radeon_ring_write(ring, fence->seq);
  2914. radeon_ring_write(ring, 0);
  2915. /* HDP flush */
  2916. /* We should be using the new WAIT_REG_MEM special op packet here
  2917. * but it causes the CP to hang
  2918. */
  2919. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2920. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2921. WRITE_DATA_DST_SEL(0)));
  2922. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2923. radeon_ring_write(ring, 0);
  2924. radeon_ring_write(ring, 0);
  2925. }
  2926. /**
  2927. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2928. *
  2929. * @rdev: radeon_device pointer
  2930. * @fence: radeon fence object
  2931. *
  2932. * Emits a fence sequnce number on the compute ring and flushes
  2933. * GPU caches.
  2934. */
  2935. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2936. struct radeon_fence *fence)
  2937. {
  2938. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2939. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2940. /* RELEASE_MEM - flush caches, send int */
  2941. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2942. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2943. EOP_TC_ACTION_EN |
  2944. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2945. EVENT_INDEX(5)));
  2946. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2947. radeon_ring_write(ring, addr & 0xfffffffc);
  2948. radeon_ring_write(ring, upper_32_bits(addr));
  2949. radeon_ring_write(ring, fence->seq);
  2950. radeon_ring_write(ring, 0);
  2951. /* HDP flush */
  2952. /* We should be using the new WAIT_REG_MEM special op packet here
  2953. * but it causes the CP to hang
  2954. */
  2955. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2956. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2957. WRITE_DATA_DST_SEL(0)));
  2958. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2959. radeon_ring_write(ring, 0);
  2960. radeon_ring_write(ring, 0);
  2961. }
  2962. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2963. struct radeon_ring *ring,
  2964. struct radeon_semaphore *semaphore,
  2965. bool emit_wait)
  2966. {
  2967. uint64_t addr = semaphore->gpu_addr;
  2968. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2969. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2970. radeon_ring_write(ring, addr & 0xffffffff);
  2971. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2972. }
  2973. /*
  2974. * IB stuff
  2975. */
  2976. /**
  2977. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2978. *
  2979. * @rdev: radeon_device pointer
  2980. * @ib: radeon indirect buffer object
  2981. *
  2982. * Emits an DE (drawing engine) or CE (constant engine) IB
  2983. * on the gfx ring. IBs are usually generated by userspace
  2984. * acceleration drivers and submitted to the kernel for
  2985. * sheduling on the ring. This function schedules the IB
  2986. * on the gfx ring for execution by the GPU.
  2987. */
  2988. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2989. {
  2990. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2991. u32 header, control = INDIRECT_BUFFER_VALID;
  2992. if (ib->is_const_ib) {
  2993. /* set switch buffer packet before const IB */
  2994. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2995. radeon_ring_write(ring, 0);
  2996. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2997. } else {
  2998. u32 next_rptr;
  2999. if (ring->rptr_save_reg) {
  3000. next_rptr = ring->wptr + 3 + 4;
  3001. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3002. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3003. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3004. radeon_ring_write(ring, next_rptr);
  3005. } else if (rdev->wb.enabled) {
  3006. next_rptr = ring->wptr + 5 + 4;
  3007. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3008. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3009. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3010. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3011. radeon_ring_write(ring, next_rptr);
  3012. }
  3013. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3014. }
  3015. control |= ib->length_dw |
  3016. (ib->vm ? (ib->vm->id << 24) : 0);
  3017. radeon_ring_write(ring, header);
  3018. radeon_ring_write(ring,
  3019. #ifdef __BIG_ENDIAN
  3020. (2 << 0) |
  3021. #endif
  3022. (ib->gpu_addr & 0xFFFFFFFC));
  3023. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3024. radeon_ring_write(ring, control);
  3025. }
  3026. /**
  3027. * cik_ib_test - basic gfx ring IB test
  3028. *
  3029. * @rdev: radeon_device pointer
  3030. * @ring: radeon_ring structure holding ring information
  3031. *
  3032. * Allocate an IB and execute it on the gfx ring (CIK).
  3033. * Provides a basic gfx ring test to verify that IBs are working.
  3034. * Returns 0 on success, error on failure.
  3035. */
  3036. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3037. {
  3038. struct radeon_ib ib;
  3039. uint32_t scratch;
  3040. uint32_t tmp = 0;
  3041. unsigned i;
  3042. int r;
  3043. r = radeon_scratch_get(rdev, &scratch);
  3044. if (r) {
  3045. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3046. return r;
  3047. }
  3048. WREG32(scratch, 0xCAFEDEAD);
  3049. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3050. if (r) {
  3051. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3052. radeon_scratch_free(rdev, scratch);
  3053. return r;
  3054. }
  3055. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3056. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3057. ib.ptr[2] = 0xDEADBEEF;
  3058. ib.length_dw = 3;
  3059. r = radeon_ib_schedule(rdev, &ib, NULL);
  3060. if (r) {
  3061. radeon_scratch_free(rdev, scratch);
  3062. radeon_ib_free(rdev, &ib);
  3063. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3064. return r;
  3065. }
  3066. r = radeon_fence_wait(ib.fence, false);
  3067. if (r) {
  3068. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3069. radeon_scratch_free(rdev, scratch);
  3070. radeon_ib_free(rdev, &ib);
  3071. return r;
  3072. }
  3073. for (i = 0; i < rdev->usec_timeout; i++) {
  3074. tmp = RREG32(scratch);
  3075. if (tmp == 0xDEADBEEF)
  3076. break;
  3077. DRM_UDELAY(1);
  3078. }
  3079. if (i < rdev->usec_timeout) {
  3080. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3081. } else {
  3082. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3083. scratch, tmp);
  3084. r = -EINVAL;
  3085. }
  3086. radeon_scratch_free(rdev, scratch);
  3087. radeon_ib_free(rdev, &ib);
  3088. return r;
  3089. }
  3090. /*
  3091. * CP.
  3092. * On CIK, gfx and compute now have independant command processors.
  3093. *
  3094. * GFX
  3095. * Gfx consists of a single ring and can process both gfx jobs and
  3096. * compute jobs. The gfx CP consists of three microengines (ME):
  3097. * PFP - Pre-Fetch Parser
  3098. * ME - Micro Engine
  3099. * CE - Constant Engine
  3100. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3101. * The CE is an asynchronous engine used for updating buffer desciptors
  3102. * used by the DE so that they can be loaded into cache in parallel
  3103. * while the DE is processing state update packets.
  3104. *
  3105. * Compute
  3106. * The compute CP consists of two microengines (ME):
  3107. * MEC1 - Compute MicroEngine 1
  3108. * MEC2 - Compute MicroEngine 2
  3109. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3110. * The queues are exposed to userspace and are programmed directly
  3111. * by the compute runtime.
  3112. */
  3113. /**
  3114. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3115. *
  3116. * @rdev: radeon_device pointer
  3117. * @enable: enable or disable the MEs
  3118. *
  3119. * Halts or unhalts the gfx MEs.
  3120. */
  3121. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3122. {
  3123. if (enable)
  3124. WREG32(CP_ME_CNTL, 0);
  3125. else {
  3126. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3127. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3128. }
  3129. udelay(50);
  3130. }
  3131. /**
  3132. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3133. *
  3134. * @rdev: radeon_device pointer
  3135. *
  3136. * Loads the gfx PFP, ME, and CE ucode.
  3137. * Returns 0 for success, -EINVAL if the ucode is not available.
  3138. */
  3139. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3140. {
  3141. const __be32 *fw_data;
  3142. int i;
  3143. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3144. return -EINVAL;
  3145. cik_cp_gfx_enable(rdev, false);
  3146. /* PFP */
  3147. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3148. WREG32(CP_PFP_UCODE_ADDR, 0);
  3149. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3150. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3151. WREG32(CP_PFP_UCODE_ADDR, 0);
  3152. /* CE */
  3153. fw_data = (const __be32 *)rdev->ce_fw->data;
  3154. WREG32(CP_CE_UCODE_ADDR, 0);
  3155. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3156. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3157. WREG32(CP_CE_UCODE_ADDR, 0);
  3158. /* ME */
  3159. fw_data = (const __be32 *)rdev->me_fw->data;
  3160. WREG32(CP_ME_RAM_WADDR, 0);
  3161. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3162. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3163. WREG32(CP_ME_RAM_WADDR, 0);
  3164. WREG32(CP_PFP_UCODE_ADDR, 0);
  3165. WREG32(CP_CE_UCODE_ADDR, 0);
  3166. WREG32(CP_ME_RAM_WADDR, 0);
  3167. WREG32(CP_ME_RAM_RADDR, 0);
  3168. return 0;
  3169. }
  3170. /**
  3171. * cik_cp_gfx_start - start the gfx ring
  3172. *
  3173. * @rdev: radeon_device pointer
  3174. *
  3175. * Enables the ring and loads the clear state context and other
  3176. * packets required to init the ring.
  3177. * Returns 0 for success, error for failure.
  3178. */
  3179. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3180. {
  3181. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3182. int r, i;
  3183. /* init the CP */
  3184. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3185. WREG32(CP_ENDIAN_SWAP, 0);
  3186. WREG32(CP_DEVICE_ID, 1);
  3187. cik_cp_gfx_enable(rdev, true);
  3188. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3189. if (r) {
  3190. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3191. return r;
  3192. }
  3193. /* init the CE partitions. CE only used for gfx on CIK */
  3194. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3195. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3196. radeon_ring_write(ring, 0xc000);
  3197. radeon_ring_write(ring, 0xc000);
  3198. /* setup clear context state */
  3199. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3200. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3201. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3202. radeon_ring_write(ring, 0x80000000);
  3203. radeon_ring_write(ring, 0x80000000);
  3204. for (i = 0; i < cik_default_size; i++)
  3205. radeon_ring_write(ring, cik_default_state[i]);
  3206. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3207. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3208. /* set clear context state */
  3209. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3210. radeon_ring_write(ring, 0);
  3211. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3212. radeon_ring_write(ring, 0x00000316);
  3213. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3214. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3215. radeon_ring_unlock_commit(rdev, ring);
  3216. return 0;
  3217. }
  3218. /**
  3219. * cik_cp_gfx_fini - stop the gfx ring
  3220. *
  3221. * @rdev: radeon_device pointer
  3222. *
  3223. * Stop the gfx ring and tear down the driver ring
  3224. * info.
  3225. */
  3226. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3227. {
  3228. cik_cp_gfx_enable(rdev, false);
  3229. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3230. }
  3231. /**
  3232. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3233. *
  3234. * @rdev: radeon_device pointer
  3235. *
  3236. * Program the location and size of the gfx ring buffer
  3237. * and test it to make sure it's working.
  3238. * Returns 0 for success, error for failure.
  3239. */
  3240. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3241. {
  3242. struct radeon_ring *ring;
  3243. u32 tmp;
  3244. u32 rb_bufsz;
  3245. u64 rb_addr;
  3246. int r;
  3247. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3248. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3249. /* Set the write pointer delay */
  3250. WREG32(CP_RB_WPTR_DELAY, 0);
  3251. /* set the RB to use vmid 0 */
  3252. WREG32(CP_RB_VMID, 0);
  3253. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3254. /* ring 0 - compute and gfx */
  3255. /* Set ring buffer size */
  3256. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3257. rb_bufsz = order_base_2(ring->ring_size / 8);
  3258. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3259. #ifdef __BIG_ENDIAN
  3260. tmp |= BUF_SWAP_32BIT;
  3261. #endif
  3262. WREG32(CP_RB0_CNTL, tmp);
  3263. /* Initialize the ring buffer's read and write pointers */
  3264. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3265. ring->wptr = 0;
  3266. WREG32(CP_RB0_WPTR, ring->wptr);
  3267. /* set the wb address wether it's enabled or not */
  3268. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3269. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3270. /* scratch register shadowing is no longer supported */
  3271. WREG32(SCRATCH_UMSK, 0);
  3272. if (!rdev->wb.enabled)
  3273. tmp |= RB_NO_UPDATE;
  3274. mdelay(1);
  3275. WREG32(CP_RB0_CNTL, tmp);
  3276. rb_addr = ring->gpu_addr >> 8;
  3277. WREG32(CP_RB0_BASE, rb_addr);
  3278. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3279. ring->rptr = RREG32(CP_RB0_RPTR);
  3280. /* start the ring */
  3281. cik_cp_gfx_start(rdev);
  3282. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3283. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3284. if (r) {
  3285. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3286. return r;
  3287. }
  3288. return 0;
  3289. }
  3290. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  3291. struct radeon_ring *ring)
  3292. {
  3293. u32 rptr;
  3294. if (rdev->wb.enabled) {
  3295. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  3296. } else {
  3297. mutex_lock(&rdev->srbm_mutex);
  3298. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3299. rptr = RREG32(CP_HQD_PQ_RPTR);
  3300. cik_srbm_select(rdev, 0, 0, 0, 0);
  3301. mutex_unlock(&rdev->srbm_mutex);
  3302. }
  3303. return rptr;
  3304. }
  3305. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  3306. struct radeon_ring *ring)
  3307. {
  3308. u32 wptr;
  3309. if (rdev->wb.enabled) {
  3310. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  3311. } else {
  3312. mutex_lock(&rdev->srbm_mutex);
  3313. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3314. wptr = RREG32(CP_HQD_PQ_WPTR);
  3315. cik_srbm_select(rdev, 0, 0, 0, 0);
  3316. mutex_unlock(&rdev->srbm_mutex);
  3317. }
  3318. return wptr;
  3319. }
  3320. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  3321. struct radeon_ring *ring)
  3322. {
  3323. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(ring->wptr);
  3324. WDOORBELL32(ring->doorbell_offset, ring->wptr);
  3325. }
  3326. /**
  3327. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3328. *
  3329. * @rdev: radeon_device pointer
  3330. * @enable: enable or disable the MEs
  3331. *
  3332. * Halts or unhalts the compute MEs.
  3333. */
  3334. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3335. {
  3336. if (enable)
  3337. WREG32(CP_MEC_CNTL, 0);
  3338. else
  3339. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3340. udelay(50);
  3341. }
  3342. /**
  3343. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3344. *
  3345. * @rdev: radeon_device pointer
  3346. *
  3347. * Loads the compute MEC1&2 ucode.
  3348. * Returns 0 for success, -EINVAL if the ucode is not available.
  3349. */
  3350. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3351. {
  3352. const __be32 *fw_data;
  3353. int i;
  3354. if (!rdev->mec_fw)
  3355. return -EINVAL;
  3356. cik_cp_compute_enable(rdev, false);
  3357. /* MEC1 */
  3358. fw_data = (const __be32 *)rdev->mec_fw->data;
  3359. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3360. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3361. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3362. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3363. if (rdev->family == CHIP_KAVERI) {
  3364. /* MEC2 */
  3365. fw_data = (const __be32 *)rdev->mec_fw->data;
  3366. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3367. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3368. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3369. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3370. }
  3371. return 0;
  3372. }
  3373. /**
  3374. * cik_cp_compute_start - start the compute queues
  3375. *
  3376. * @rdev: radeon_device pointer
  3377. *
  3378. * Enable the compute queues.
  3379. * Returns 0 for success, error for failure.
  3380. */
  3381. static int cik_cp_compute_start(struct radeon_device *rdev)
  3382. {
  3383. cik_cp_compute_enable(rdev, true);
  3384. return 0;
  3385. }
  3386. /**
  3387. * cik_cp_compute_fini - stop the compute queues
  3388. *
  3389. * @rdev: radeon_device pointer
  3390. *
  3391. * Stop the compute queues and tear down the driver queue
  3392. * info.
  3393. */
  3394. static void cik_cp_compute_fini(struct radeon_device *rdev)
  3395. {
  3396. int i, idx, r;
  3397. cik_cp_compute_enable(rdev, false);
  3398. for (i = 0; i < 2; i++) {
  3399. if (i == 0)
  3400. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3401. else
  3402. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3403. if (rdev->ring[idx].mqd_obj) {
  3404. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3405. if (unlikely(r != 0))
  3406. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  3407. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  3408. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3409. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  3410. rdev->ring[idx].mqd_obj = NULL;
  3411. }
  3412. }
  3413. }
  3414. static void cik_mec_fini(struct radeon_device *rdev)
  3415. {
  3416. int r;
  3417. if (rdev->mec.hpd_eop_obj) {
  3418. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3419. if (unlikely(r != 0))
  3420. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  3421. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  3422. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3423. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  3424. rdev->mec.hpd_eop_obj = NULL;
  3425. }
  3426. }
  3427. #define MEC_HPD_SIZE 2048
  3428. static int cik_mec_init(struct radeon_device *rdev)
  3429. {
  3430. int r;
  3431. u32 *hpd;
  3432. /*
  3433. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  3434. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  3435. */
  3436. if (rdev->family == CHIP_KAVERI)
  3437. rdev->mec.num_mec = 2;
  3438. else
  3439. rdev->mec.num_mec = 1;
  3440. rdev->mec.num_pipe = 4;
  3441. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  3442. if (rdev->mec.hpd_eop_obj == NULL) {
  3443. r = radeon_bo_create(rdev,
  3444. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  3445. PAGE_SIZE, true,
  3446. RADEON_GEM_DOMAIN_GTT, NULL,
  3447. &rdev->mec.hpd_eop_obj);
  3448. if (r) {
  3449. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  3450. return r;
  3451. }
  3452. }
  3453. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3454. if (unlikely(r != 0)) {
  3455. cik_mec_fini(rdev);
  3456. return r;
  3457. }
  3458. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  3459. &rdev->mec.hpd_eop_gpu_addr);
  3460. if (r) {
  3461. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  3462. cik_mec_fini(rdev);
  3463. return r;
  3464. }
  3465. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  3466. if (r) {
  3467. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  3468. cik_mec_fini(rdev);
  3469. return r;
  3470. }
  3471. /* clear memory. Not sure if this is required or not */
  3472. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  3473. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  3474. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3475. return 0;
  3476. }
  3477. struct hqd_registers
  3478. {
  3479. u32 cp_mqd_base_addr;
  3480. u32 cp_mqd_base_addr_hi;
  3481. u32 cp_hqd_active;
  3482. u32 cp_hqd_vmid;
  3483. u32 cp_hqd_persistent_state;
  3484. u32 cp_hqd_pipe_priority;
  3485. u32 cp_hqd_queue_priority;
  3486. u32 cp_hqd_quantum;
  3487. u32 cp_hqd_pq_base;
  3488. u32 cp_hqd_pq_base_hi;
  3489. u32 cp_hqd_pq_rptr;
  3490. u32 cp_hqd_pq_rptr_report_addr;
  3491. u32 cp_hqd_pq_rptr_report_addr_hi;
  3492. u32 cp_hqd_pq_wptr_poll_addr;
  3493. u32 cp_hqd_pq_wptr_poll_addr_hi;
  3494. u32 cp_hqd_pq_doorbell_control;
  3495. u32 cp_hqd_pq_wptr;
  3496. u32 cp_hqd_pq_control;
  3497. u32 cp_hqd_ib_base_addr;
  3498. u32 cp_hqd_ib_base_addr_hi;
  3499. u32 cp_hqd_ib_rptr;
  3500. u32 cp_hqd_ib_control;
  3501. u32 cp_hqd_iq_timer;
  3502. u32 cp_hqd_iq_rptr;
  3503. u32 cp_hqd_dequeue_request;
  3504. u32 cp_hqd_dma_offload;
  3505. u32 cp_hqd_sema_cmd;
  3506. u32 cp_hqd_msg_type;
  3507. u32 cp_hqd_atomic0_preop_lo;
  3508. u32 cp_hqd_atomic0_preop_hi;
  3509. u32 cp_hqd_atomic1_preop_lo;
  3510. u32 cp_hqd_atomic1_preop_hi;
  3511. u32 cp_hqd_hq_scheduler0;
  3512. u32 cp_hqd_hq_scheduler1;
  3513. u32 cp_mqd_control;
  3514. };
  3515. struct bonaire_mqd
  3516. {
  3517. u32 header;
  3518. u32 dispatch_initiator;
  3519. u32 dimensions[3];
  3520. u32 start_idx[3];
  3521. u32 num_threads[3];
  3522. u32 pipeline_stat_enable;
  3523. u32 perf_counter_enable;
  3524. u32 pgm[2];
  3525. u32 tba[2];
  3526. u32 tma[2];
  3527. u32 pgm_rsrc[2];
  3528. u32 vmid;
  3529. u32 resource_limits;
  3530. u32 static_thread_mgmt01[2];
  3531. u32 tmp_ring_size;
  3532. u32 static_thread_mgmt23[2];
  3533. u32 restart[3];
  3534. u32 thread_trace_enable;
  3535. u32 reserved1;
  3536. u32 user_data[16];
  3537. u32 vgtcs_invoke_count[2];
  3538. struct hqd_registers queue_state;
  3539. u32 dequeue_cntr;
  3540. u32 interrupt_queue[64];
  3541. };
  3542. /**
  3543. * cik_cp_compute_resume - setup the compute queue registers
  3544. *
  3545. * @rdev: radeon_device pointer
  3546. *
  3547. * Program the compute queues and test them to make sure they
  3548. * are working.
  3549. * Returns 0 for success, error for failure.
  3550. */
  3551. static int cik_cp_compute_resume(struct radeon_device *rdev)
  3552. {
  3553. int r, i, idx;
  3554. u32 tmp;
  3555. bool use_doorbell = true;
  3556. u64 hqd_gpu_addr;
  3557. u64 mqd_gpu_addr;
  3558. u64 eop_gpu_addr;
  3559. u64 wb_gpu_addr;
  3560. u32 *buf;
  3561. struct bonaire_mqd *mqd;
  3562. r = cik_cp_compute_start(rdev);
  3563. if (r)
  3564. return r;
  3565. /* fix up chicken bits */
  3566. tmp = RREG32(CP_CPF_DEBUG);
  3567. tmp |= (1 << 23);
  3568. WREG32(CP_CPF_DEBUG, tmp);
  3569. /* init the pipes */
  3570. mutex_lock(&rdev->srbm_mutex);
  3571. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  3572. int me = (i < 4) ? 1 : 2;
  3573. int pipe = (i < 4) ? i : (i - 4);
  3574. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  3575. cik_srbm_select(rdev, me, pipe, 0, 0);
  3576. /* write the EOP addr */
  3577. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  3578. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  3579. /* set the VMID assigned */
  3580. WREG32(CP_HPD_EOP_VMID, 0);
  3581. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3582. tmp = RREG32(CP_HPD_EOP_CONTROL);
  3583. tmp &= ~EOP_SIZE_MASK;
  3584. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  3585. WREG32(CP_HPD_EOP_CONTROL, tmp);
  3586. }
  3587. cik_srbm_select(rdev, 0, 0, 0, 0);
  3588. mutex_unlock(&rdev->srbm_mutex);
  3589. /* init the queues. Just two for now. */
  3590. for (i = 0; i < 2; i++) {
  3591. if (i == 0)
  3592. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3593. else
  3594. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3595. if (rdev->ring[idx].mqd_obj == NULL) {
  3596. r = radeon_bo_create(rdev,
  3597. sizeof(struct bonaire_mqd),
  3598. PAGE_SIZE, true,
  3599. RADEON_GEM_DOMAIN_GTT, NULL,
  3600. &rdev->ring[idx].mqd_obj);
  3601. if (r) {
  3602. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  3603. return r;
  3604. }
  3605. }
  3606. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3607. if (unlikely(r != 0)) {
  3608. cik_cp_compute_fini(rdev);
  3609. return r;
  3610. }
  3611. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  3612. &mqd_gpu_addr);
  3613. if (r) {
  3614. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  3615. cik_cp_compute_fini(rdev);
  3616. return r;
  3617. }
  3618. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  3619. if (r) {
  3620. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  3621. cik_cp_compute_fini(rdev);
  3622. return r;
  3623. }
  3624. /* doorbell offset */
  3625. rdev->ring[idx].doorbell_offset =
  3626. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  3627. /* init the mqd struct */
  3628. memset(buf, 0, sizeof(struct bonaire_mqd));
  3629. mqd = (struct bonaire_mqd *)buf;
  3630. mqd->header = 0xC0310800;
  3631. mqd->static_thread_mgmt01[0] = 0xffffffff;
  3632. mqd->static_thread_mgmt01[1] = 0xffffffff;
  3633. mqd->static_thread_mgmt23[0] = 0xffffffff;
  3634. mqd->static_thread_mgmt23[1] = 0xffffffff;
  3635. mutex_lock(&rdev->srbm_mutex);
  3636. cik_srbm_select(rdev, rdev->ring[idx].me,
  3637. rdev->ring[idx].pipe,
  3638. rdev->ring[idx].queue, 0);
  3639. /* disable wptr polling */
  3640. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3641. tmp &= ~WPTR_POLL_EN;
  3642. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3643. /* enable doorbell? */
  3644. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3645. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3646. if (use_doorbell)
  3647. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3648. else
  3649. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  3650. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3651. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3652. /* disable the queue if it's active */
  3653. mqd->queue_state.cp_hqd_dequeue_request = 0;
  3654. mqd->queue_state.cp_hqd_pq_rptr = 0;
  3655. mqd->queue_state.cp_hqd_pq_wptr= 0;
  3656. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3657. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3658. for (i = 0; i < rdev->usec_timeout; i++) {
  3659. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3660. break;
  3661. udelay(1);
  3662. }
  3663. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  3664. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  3665. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3666. }
  3667. /* set the pointer to the MQD */
  3668. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  3669. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3670. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  3671. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  3672. /* set MQD vmid to 0 */
  3673. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  3674. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  3675. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  3676. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3677. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  3678. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  3679. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3680. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  3681. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  3682. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3683. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  3684. mqd->queue_state.cp_hqd_pq_control &=
  3685. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  3686. mqd->queue_state.cp_hqd_pq_control |=
  3687. order_base_2(rdev->ring[idx].ring_size / 8);
  3688. mqd->queue_state.cp_hqd_pq_control |=
  3689. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  3690. #ifdef __BIG_ENDIAN
  3691. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  3692. #endif
  3693. mqd->queue_state.cp_hqd_pq_control &=
  3694. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  3695. mqd->queue_state.cp_hqd_pq_control |=
  3696. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  3697. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  3698. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  3699. if (i == 0)
  3700. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  3701. else
  3702. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  3703. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3704. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3705. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  3706. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3707. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  3708. /* set the wb address wether it's enabled or not */
  3709. if (i == 0)
  3710. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  3711. else
  3712. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  3713. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  3714. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  3715. upper_32_bits(wb_gpu_addr) & 0xffff;
  3716. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  3717. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  3718. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3719. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  3720. /* enable the doorbell if requested */
  3721. if (use_doorbell) {
  3722. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3723. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3724. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  3725. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  3726. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  3727. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3728. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  3729. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  3730. } else {
  3731. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  3732. }
  3733. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3734. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3735. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3736. rdev->ring[idx].wptr = 0;
  3737. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  3738. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3739. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  3740. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  3741. /* set the vmid for the queue */
  3742. mqd->queue_state.cp_hqd_vmid = 0;
  3743. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  3744. /* activate the queue */
  3745. mqd->queue_state.cp_hqd_active = 1;
  3746. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  3747. cik_srbm_select(rdev, 0, 0, 0, 0);
  3748. mutex_unlock(&rdev->srbm_mutex);
  3749. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  3750. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3751. rdev->ring[idx].ready = true;
  3752. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  3753. if (r)
  3754. rdev->ring[idx].ready = false;
  3755. }
  3756. return 0;
  3757. }
  3758. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  3759. {
  3760. cik_cp_gfx_enable(rdev, enable);
  3761. cik_cp_compute_enable(rdev, enable);
  3762. }
  3763. static int cik_cp_load_microcode(struct radeon_device *rdev)
  3764. {
  3765. int r;
  3766. r = cik_cp_gfx_load_microcode(rdev);
  3767. if (r)
  3768. return r;
  3769. r = cik_cp_compute_load_microcode(rdev);
  3770. if (r)
  3771. return r;
  3772. return 0;
  3773. }
  3774. static void cik_cp_fini(struct radeon_device *rdev)
  3775. {
  3776. cik_cp_gfx_fini(rdev);
  3777. cik_cp_compute_fini(rdev);
  3778. }
  3779. static int cik_cp_resume(struct radeon_device *rdev)
  3780. {
  3781. int r;
  3782. cik_enable_gui_idle_interrupt(rdev, false);
  3783. r = cik_cp_load_microcode(rdev);
  3784. if (r)
  3785. return r;
  3786. r = cik_cp_gfx_resume(rdev);
  3787. if (r)
  3788. return r;
  3789. r = cik_cp_compute_resume(rdev);
  3790. if (r)
  3791. return r;
  3792. cik_enable_gui_idle_interrupt(rdev, true);
  3793. return 0;
  3794. }
  3795. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3796. {
  3797. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3798. RREG32(GRBM_STATUS));
  3799. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3800. RREG32(GRBM_STATUS2));
  3801. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3802. RREG32(GRBM_STATUS_SE0));
  3803. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3804. RREG32(GRBM_STATUS_SE1));
  3805. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3806. RREG32(GRBM_STATUS_SE2));
  3807. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3808. RREG32(GRBM_STATUS_SE3));
  3809. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3810. RREG32(SRBM_STATUS));
  3811. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3812. RREG32(SRBM_STATUS2));
  3813. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3814. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3815. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3816. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3817. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3818. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3819. RREG32(CP_STALLED_STAT1));
  3820. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3821. RREG32(CP_STALLED_STAT2));
  3822. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3823. RREG32(CP_STALLED_STAT3));
  3824. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3825. RREG32(CP_CPF_BUSY_STAT));
  3826. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3827. RREG32(CP_CPF_STALLED_STAT1));
  3828. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3829. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3830. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3831. RREG32(CP_CPC_STALLED_STAT1));
  3832. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3833. }
  3834. /**
  3835. * cik_gpu_check_soft_reset - check which blocks are busy
  3836. *
  3837. * @rdev: radeon_device pointer
  3838. *
  3839. * Check which blocks are busy and return the relevant reset
  3840. * mask to be used by cik_gpu_soft_reset().
  3841. * Returns a mask of the blocks to be reset.
  3842. */
  3843. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3844. {
  3845. u32 reset_mask = 0;
  3846. u32 tmp;
  3847. /* GRBM_STATUS */
  3848. tmp = RREG32(GRBM_STATUS);
  3849. if (tmp & (PA_BUSY | SC_BUSY |
  3850. BCI_BUSY | SX_BUSY |
  3851. TA_BUSY | VGT_BUSY |
  3852. DB_BUSY | CB_BUSY |
  3853. GDS_BUSY | SPI_BUSY |
  3854. IA_BUSY | IA_BUSY_NO_DMA))
  3855. reset_mask |= RADEON_RESET_GFX;
  3856. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3857. reset_mask |= RADEON_RESET_CP;
  3858. /* GRBM_STATUS2 */
  3859. tmp = RREG32(GRBM_STATUS2);
  3860. if (tmp & RLC_BUSY)
  3861. reset_mask |= RADEON_RESET_RLC;
  3862. /* SDMA0_STATUS_REG */
  3863. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3864. if (!(tmp & SDMA_IDLE))
  3865. reset_mask |= RADEON_RESET_DMA;
  3866. /* SDMA1_STATUS_REG */
  3867. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3868. if (!(tmp & SDMA_IDLE))
  3869. reset_mask |= RADEON_RESET_DMA1;
  3870. /* SRBM_STATUS2 */
  3871. tmp = RREG32(SRBM_STATUS2);
  3872. if (tmp & SDMA_BUSY)
  3873. reset_mask |= RADEON_RESET_DMA;
  3874. if (tmp & SDMA1_BUSY)
  3875. reset_mask |= RADEON_RESET_DMA1;
  3876. /* SRBM_STATUS */
  3877. tmp = RREG32(SRBM_STATUS);
  3878. if (tmp & IH_BUSY)
  3879. reset_mask |= RADEON_RESET_IH;
  3880. if (tmp & SEM_BUSY)
  3881. reset_mask |= RADEON_RESET_SEM;
  3882. if (tmp & GRBM_RQ_PENDING)
  3883. reset_mask |= RADEON_RESET_GRBM;
  3884. if (tmp & VMC_BUSY)
  3885. reset_mask |= RADEON_RESET_VMC;
  3886. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3887. MCC_BUSY | MCD_BUSY))
  3888. reset_mask |= RADEON_RESET_MC;
  3889. if (evergreen_is_display_hung(rdev))
  3890. reset_mask |= RADEON_RESET_DISPLAY;
  3891. /* Skip MC reset as it's mostly likely not hung, just busy */
  3892. if (reset_mask & RADEON_RESET_MC) {
  3893. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3894. reset_mask &= ~RADEON_RESET_MC;
  3895. }
  3896. return reset_mask;
  3897. }
  3898. /**
  3899. * cik_gpu_soft_reset - soft reset GPU
  3900. *
  3901. * @rdev: radeon_device pointer
  3902. * @reset_mask: mask of which blocks to reset
  3903. *
  3904. * Soft reset the blocks specified in @reset_mask.
  3905. */
  3906. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3907. {
  3908. struct evergreen_mc_save save;
  3909. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3910. u32 tmp;
  3911. if (reset_mask == 0)
  3912. return;
  3913. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3914. cik_print_gpu_status_regs(rdev);
  3915. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3916. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3917. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3918. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3919. /* disable CG/PG */
  3920. cik_fini_pg(rdev);
  3921. cik_fini_cg(rdev);
  3922. /* stop the rlc */
  3923. cik_rlc_stop(rdev);
  3924. /* Disable GFX parsing/prefetching */
  3925. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3926. /* Disable MEC parsing/prefetching */
  3927. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3928. if (reset_mask & RADEON_RESET_DMA) {
  3929. /* sdma0 */
  3930. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3931. tmp |= SDMA_HALT;
  3932. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3933. }
  3934. if (reset_mask & RADEON_RESET_DMA1) {
  3935. /* sdma1 */
  3936. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3937. tmp |= SDMA_HALT;
  3938. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3939. }
  3940. evergreen_mc_stop(rdev, &save);
  3941. if (evergreen_mc_wait_for_idle(rdev)) {
  3942. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3943. }
  3944. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3945. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3946. if (reset_mask & RADEON_RESET_CP) {
  3947. grbm_soft_reset |= SOFT_RESET_CP;
  3948. srbm_soft_reset |= SOFT_RESET_GRBM;
  3949. }
  3950. if (reset_mask & RADEON_RESET_DMA)
  3951. srbm_soft_reset |= SOFT_RESET_SDMA;
  3952. if (reset_mask & RADEON_RESET_DMA1)
  3953. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3954. if (reset_mask & RADEON_RESET_DISPLAY)
  3955. srbm_soft_reset |= SOFT_RESET_DC;
  3956. if (reset_mask & RADEON_RESET_RLC)
  3957. grbm_soft_reset |= SOFT_RESET_RLC;
  3958. if (reset_mask & RADEON_RESET_SEM)
  3959. srbm_soft_reset |= SOFT_RESET_SEM;
  3960. if (reset_mask & RADEON_RESET_IH)
  3961. srbm_soft_reset |= SOFT_RESET_IH;
  3962. if (reset_mask & RADEON_RESET_GRBM)
  3963. srbm_soft_reset |= SOFT_RESET_GRBM;
  3964. if (reset_mask & RADEON_RESET_VMC)
  3965. srbm_soft_reset |= SOFT_RESET_VMC;
  3966. if (!(rdev->flags & RADEON_IS_IGP)) {
  3967. if (reset_mask & RADEON_RESET_MC)
  3968. srbm_soft_reset |= SOFT_RESET_MC;
  3969. }
  3970. if (grbm_soft_reset) {
  3971. tmp = RREG32(GRBM_SOFT_RESET);
  3972. tmp |= grbm_soft_reset;
  3973. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3974. WREG32(GRBM_SOFT_RESET, tmp);
  3975. tmp = RREG32(GRBM_SOFT_RESET);
  3976. udelay(50);
  3977. tmp &= ~grbm_soft_reset;
  3978. WREG32(GRBM_SOFT_RESET, tmp);
  3979. tmp = RREG32(GRBM_SOFT_RESET);
  3980. }
  3981. if (srbm_soft_reset) {
  3982. tmp = RREG32(SRBM_SOFT_RESET);
  3983. tmp |= srbm_soft_reset;
  3984. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3985. WREG32(SRBM_SOFT_RESET, tmp);
  3986. tmp = RREG32(SRBM_SOFT_RESET);
  3987. udelay(50);
  3988. tmp &= ~srbm_soft_reset;
  3989. WREG32(SRBM_SOFT_RESET, tmp);
  3990. tmp = RREG32(SRBM_SOFT_RESET);
  3991. }
  3992. /* Wait a little for things to settle down */
  3993. udelay(50);
  3994. evergreen_mc_resume(rdev, &save);
  3995. udelay(50);
  3996. cik_print_gpu_status_regs(rdev);
  3997. }
  3998. /**
  3999. * cik_asic_reset - soft reset GPU
  4000. *
  4001. * @rdev: radeon_device pointer
  4002. *
  4003. * Look up which blocks are hung and attempt
  4004. * to reset them.
  4005. * Returns 0 for success.
  4006. */
  4007. int cik_asic_reset(struct radeon_device *rdev)
  4008. {
  4009. u32 reset_mask;
  4010. reset_mask = cik_gpu_check_soft_reset(rdev);
  4011. if (reset_mask)
  4012. r600_set_bios_scratch_engine_hung(rdev, true);
  4013. cik_gpu_soft_reset(rdev, reset_mask);
  4014. reset_mask = cik_gpu_check_soft_reset(rdev);
  4015. if (!reset_mask)
  4016. r600_set_bios_scratch_engine_hung(rdev, false);
  4017. return 0;
  4018. }
  4019. /**
  4020. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4021. *
  4022. * @rdev: radeon_device pointer
  4023. * @ring: radeon_ring structure holding ring information
  4024. *
  4025. * Check if the 3D engine is locked up (CIK).
  4026. * Returns true if the engine is locked, false if not.
  4027. */
  4028. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4029. {
  4030. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4031. if (!(reset_mask & (RADEON_RESET_GFX |
  4032. RADEON_RESET_COMPUTE |
  4033. RADEON_RESET_CP))) {
  4034. radeon_ring_lockup_update(ring);
  4035. return false;
  4036. }
  4037. /* force CP activities */
  4038. radeon_ring_force_activity(rdev, ring);
  4039. return radeon_ring_test_lockup(rdev, ring);
  4040. }
  4041. /* MC */
  4042. /**
  4043. * cik_mc_program - program the GPU memory controller
  4044. *
  4045. * @rdev: radeon_device pointer
  4046. *
  4047. * Set the location of vram, gart, and AGP in the GPU's
  4048. * physical address space (CIK).
  4049. */
  4050. static void cik_mc_program(struct radeon_device *rdev)
  4051. {
  4052. struct evergreen_mc_save save;
  4053. u32 tmp;
  4054. int i, j;
  4055. /* Initialize HDP */
  4056. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4057. WREG32((0x2c14 + j), 0x00000000);
  4058. WREG32((0x2c18 + j), 0x00000000);
  4059. WREG32((0x2c1c + j), 0x00000000);
  4060. WREG32((0x2c20 + j), 0x00000000);
  4061. WREG32((0x2c24 + j), 0x00000000);
  4062. }
  4063. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4064. evergreen_mc_stop(rdev, &save);
  4065. if (radeon_mc_wait_for_idle(rdev)) {
  4066. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4067. }
  4068. /* Lockout access through VGA aperture*/
  4069. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4070. /* Update configuration */
  4071. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4072. rdev->mc.vram_start >> 12);
  4073. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4074. rdev->mc.vram_end >> 12);
  4075. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4076. rdev->vram_scratch.gpu_addr >> 12);
  4077. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4078. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4079. WREG32(MC_VM_FB_LOCATION, tmp);
  4080. /* XXX double check these! */
  4081. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4082. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4083. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4084. WREG32(MC_VM_AGP_BASE, 0);
  4085. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4086. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4087. if (radeon_mc_wait_for_idle(rdev)) {
  4088. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4089. }
  4090. evergreen_mc_resume(rdev, &save);
  4091. /* we need to own VRAM, so turn off the VGA renderer here
  4092. * to stop it overwriting our objects */
  4093. rv515_vga_render_disable(rdev);
  4094. }
  4095. /**
  4096. * cik_mc_init - initialize the memory controller driver params
  4097. *
  4098. * @rdev: radeon_device pointer
  4099. *
  4100. * Look up the amount of vram, vram width, and decide how to place
  4101. * vram and gart within the GPU's physical address space (CIK).
  4102. * Returns 0 for success.
  4103. */
  4104. static int cik_mc_init(struct radeon_device *rdev)
  4105. {
  4106. u32 tmp;
  4107. int chansize, numchan;
  4108. /* Get VRAM informations */
  4109. rdev->mc.vram_is_ddr = true;
  4110. tmp = RREG32(MC_ARB_RAMCFG);
  4111. if (tmp & CHANSIZE_MASK) {
  4112. chansize = 64;
  4113. } else {
  4114. chansize = 32;
  4115. }
  4116. tmp = RREG32(MC_SHARED_CHMAP);
  4117. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4118. case 0:
  4119. default:
  4120. numchan = 1;
  4121. break;
  4122. case 1:
  4123. numchan = 2;
  4124. break;
  4125. case 2:
  4126. numchan = 4;
  4127. break;
  4128. case 3:
  4129. numchan = 8;
  4130. break;
  4131. case 4:
  4132. numchan = 3;
  4133. break;
  4134. case 5:
  4135. numchan = 6;
  4136. break;
  4137. case 6:
  4138. numchan = 10;
  4139. break;
  4140. case 7:
  4141. numchan = 12;
  4142. break;
  4143. case 8:
  4144. numchan = 16;
  4145. break;
  4146. }
  4147. rdev->mc.vram_width = numchan * chansize;
  4148. /* Could aper size report 0 ? */
  4149. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4150. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4151. /* size in MB on si */
  4152. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4153. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4154. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4155. si_vram_gtt_location(rdev, &rdev->mc);
  4156. radeon_update_bandwidth_info(rdev);
  4157. return 0;
  4158. }
  4159. /*
  4160. * GART
  4161. * VMID 0 is the physical GPU addresses as used by the kernel.
  4162. * VMIDs 1-15 are used for userspace clients and are handled
  4163. * by the radeon vm/hsa code.
  4164. */
  4165. /**
  4166. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4167. *
  4168. * @rdev: radeon_device pointer
  4169. *
  4170. * Flush the TLB for the VMID 0 page table (CIK).
  4171. */
  4172. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4173. {
  4174. /* flush hdp cache */
  4175. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4176. /* bits 0-15 are the VM contexts0-15 */
  4177. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4178. }
  4179. /**
  4180. * cik_pcie_gart_enable - gart enable
  4181. *
  4182. * @rdev: radeon_device pointer
  4183. *
  4184. * This sets up the TLBs, programs the page tables for VMID0,
  4185. * sets up the hw for VMIDs 1-15 which are allocated on
  4186. * demand, and sets up the global locations for the LDS, GDS,
  4187. * and GPUVM for FSA64 clients (CIK).
  4188. * Returns 0 for success, errors for failure.
  4189. */
  4190. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4191. {
  4192. int r, i;
  4193. if (rdev->gart.robj == NULL) {
  4194. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4195. return -EINVAL;
  4196. }
  4197. r = radeon_gart_table_vram_pin(rdev);
  4198. if (r)
  4199. return r;
  4200. radeon_gart_restore(rdev);
  4201. /* Setup TLB control */
  4202. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4203. (0xA << 7) |
  4204. ENABLE_L1_TLB |
  4205. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4206. ENABLE_ADVANCED_DRIVER_MODEL |
  4207. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4208. /* Setup L2 cache */
  4209. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4210. ENABLE_L2_FRAGMENT_PROCESSING |
  4211. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4212. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4213. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4214. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4215. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4216. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4217. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4218. /* setup context0 */
  4219. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4220. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4221. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4222. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4223. (u32)(rdev->dummy_page.addr >> 12));
  4224. WREG32(VM_CONTEXT0_CNTL2, 0);
  4225. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4226. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4227. WREG32(0x15D4, 0);
  4228. WREG32(0x15D8, 0);
  4229. WREG32(0x15DC, 0);
  4230. /* empty context1-15 */
  4231. /* FIXME start with 4G, once using 2 level pt switch to full
  4232. * vm size space
  4233. */
  4234. /* set vm size, must be a multiple of 4 */
  4235. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4236. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4237. for (i = 1; i < 16; i++) {
  4238. if (i < 8)
  4239. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4240. rdev->gart.table_addr >> 12);
  4241. else
  4242. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4243. rdev->gart.table_addr >> 12);
  4244. }
  4245. /* enable context1-15 */
  4246. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4247. (u32)(rdev->dummy_page.addr >> 12));
  4248. WREG32(VM_CONTEXT1_CNTL2, 4);
  4249. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4250. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4251. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4252. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4253. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4254. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4255. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4256. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4257. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4258. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4259. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4260. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4261. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4262. /* TC cache setup ??? */
  4263. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  4264. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  4265. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  4266. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  4267. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  4268. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  4269. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  4270. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  4271. WREG32(TC_CFG_L1_VOLATILE, 0);
  4272. WREG32(TC_CFG_L2_VOLATILE, 0);
  4273. if (rdev->family == CHIP_KAVERI) {
  4274. u32 tmp = RREG32(CHUB_CONTROL);
  4275. tmp &= ~BYPASS_VM;
  4276. WREG32(CHUB_CONTROL, tmp);
  4277. }
  4278. /* XXX SH_MEM regs */
  4279. /* where to put LDS, scratch, GPUVM in FSA64 space */
  4280. mutex_lock(&rdev->srbm_mutex);
  4281. for (i = 0; i < 16; i++) {
  4282. cik_srbm_select(rdev, 0, 0, 0, i);
  4283. /* CP and shaders */
  4284. WREG32(SH_MEM_CONFIG, 0);
  4285. WREG32(SH_MEM_APE1_BASE, 1);
  4286. WREG32(SH_MEM_APE1_LIMIT, 0);
  4287. WREG32(SH_MEM_BASES, 0);
  4288. /* SDMA GFX */
  4289. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  4290. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  4291. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  4292. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  4293. /* XXX SDMA RLC - todo */
  4294. }
  4295. cik_srbm_select(rdev, 0, 0, 0, 0);
  4296. mutex_unlock(&rdev->srbm_mutex);
  4297. cik_pcie_gart_tlb_flush(rdev);
  4298. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  4299. (unsigned)(rdev->mc.gtt_size >> 20),
  4300. (unsigned long long)rdev->gart.table_addr);
  4301. rdev->gart.ready = true;
  4302. return 0;
  4303. }
  4304. /**
  4305. * cik_pcie_gart_disable - gart disable
  4306. *
  4307. * @rdev: radeon_device pointer
  4308. *
  4309. * This disables all VM page table (CIK).
  4310. */
  4311. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  4312. {
  4313. /* Disable all tables */
  4314. WREG32(VM_CONTEXT0_CNTL, 0);
  4315. WREG32(VM_CONTEXT1_CNTL, 0);
  4316. /* Setup TLB control */
  4317. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4318. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4319. /* Setup L2 cache */
  4320. WREG32(VM_L2_CNTL,
  4321. ENABLE_L2_FRAGMENT_PROCESSING |
  4322. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4323. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4324. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4325. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4326. WREG32(VM_L2_CNTL2, 0);
  4327. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4328. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4329. radeon_gart_table_vram_unpin(rdev);
  4330. }
  4331. /**
  4332. * cik_pcie_gart_fini - vm fini callback
  4333. *
  4334. * @rdev: radeon_device pointer
  4335. *
  4336. * Tears down the driver GART/VM setup (CIK).
  4337. */
  4338. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  4339. {
  4340. cik_pcie_gart_disable(rdev);
  4341. radeon_gart_table_vram_free(rdev);
  4342. radeon_gart_fini(rdev);
  4343. }
  4344. /* vm parser */
  4345. /**
  4346. * cik_ib_parse - vm ib_parse callback
  4347. *
  4348. * @rdev: radeon_device pointer
  4349. * @ib: indirect buffer pointer
  4350. *
  4351. * CIK uses hw IB checking so this is a nop (CIK).
  4352. */
  4353. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4354. {
  4355. return 0;
  4356. }
  4357. /*
  4358. * vm
  4359. * VMID 0 is the physical GPU addresses as used by the kernel.
  4360. * VMIDs 1-15 are used for userspace clients and are handled
  4361. * by the radeon vm/hsa code.
  4362. */
  4363. /**
  4364. * cik_vm_init - cik vm init callback
  4365. *
  4366. * @rdev: radeon_device pointer
  4367. *
  4368. * Inits cik specific vm parameters (number of VMs, base of vram for
  4369. * VMIDs 1-15) (CIK).
  4370. * Returns 0 for success.
  4371. */
  4372. int cik_vm_init(struct radeon_device *rdev)
  4373. {
  4374. /* number of VMs */
  4375. rdev->vm_manager.nvm = 16;
  4376. /* base offset of vram pages */
  4377. if (rdev->flags & RADEON_IS_IGP) {
  4378. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4379. tmp <<= 22;
  4380. rdev->vm_manager.vram_base_offset = tmp;
  4381. } else
  4382. rdev->vm_manager.vram_base_offset = 0;
  4383. return 0;
  4384. }
  4385. /**
  4386. * cik_vm_fini - cik vm fini callback
  4387. *
  4388. * @rdev: radeon_device pointer
  4389. *
  4390. * Tear down any asic specific VM setup (CIK).
  4391. */
  4392. void cik_vm_fini(struct radeon_device *rdev)
  4393. {
  4394. }
  4395. /**
  4396. * cik_vm_decode_fault - print human readable fault info
  4397. *
  4398. * @rdev: radeon_device pointer
  4399. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4400. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4401. *
  4402. * Print human readable fault information (CIK).
  4403. */
  4404. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4405. u32 status, u32 addr, u32 mc_client)
  4406. {
  4407. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4408. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4409. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4410. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  4411. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  4412. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  4413. protections, vmid, addr,
  4414. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4415. block, mc_client, mc_id);
  4416. }
  4417. /**
  4418. * cik_vm_flush - cik vm flush using the CP
  4419. *
  4420. * @rdev: radeon_device pointer
  4421. *
  4422. * Update the page table base and flush the VM TLB
  4423. * using the CP (CIK).
  4424. */
  4425. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4426. {
  4427. struct radeon_ring *ring = &rdev->ring[ridx];
  4428. if (vm == NULL)
  4429. return;
  4430. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4431. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4432. WRITE_DATA_DST_SEL(0)));
  4433. if (vm->id < 8) {
  4434. radeon_ring_write(ring,
  4435. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4436. } else {
  4437. radeon_ring_write(ring,
  4438. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4439. }
  4440. radeon_ring_write(ring, 0);
  4441. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4442. /* update SH_MEM_* regs */
  4443. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4444. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4445. WRITE_DATA_DST_SEL(0)));
  4446. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4447. radeon_ring_write(ring, 0);
  4448. radeon_ring_write(ring, VMID(vm->id));
  4449. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4450. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4451. WRITE_DATA_DST_SEL(0)));
  4452. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4453. radeon_ring_write(ring, 0);
  4454. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4455. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4456. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4457. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4458. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4459. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4460. WRITE_DATA_DST_SEL(0)));
  4461. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4462. radeon_ring_write(ring, 0);
  4463. radeon_ring_write(ring, VMID(0));
  4464. /* HDP flush */
  4465. /* We should be using the WAIT_REG_MEM packet here like in
  4466. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4467. * context...
  4468. */
  4469. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4470. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4471. WRITE_DATA_DST_SEL(0)));
  4472. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4473. radeon_ring_write(ring, 0);
  4474. radeon_ring_write(ring, 0);
  4475. /* bits 0-15 are the VM contexts0-15 */
  4476. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4477. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4478. WRITE_DATA_DST_SEL(0)));
  4479. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4480. radeon_ring_write(ring, 0);
  4481. radeon_ring_write(ring, 1 << vm->id);
  4482. /* compute doesn't have PFP */
  4483. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4484. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4485. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4486. radeon_ring_write(ring, 0x0);
  4487. }
  4488. }
  4489. /**
  4490. * cik_vm_set_page - update the page tables using sDMA
  4491. *
  4492. * @rdev: radeon_device pointer
  4493. * @ib: indirect buffer to fill with commands
  4494. * @pe: addr of the page entry
  4495. * @addr: dst addr to write into pe
  4496. * @count: number of page entries to update
  4497. * @incr: increase next addr by incr bytes
  4498. * @flags: access flags
  4499. *
  4500. * Update the page tables using CP or sDMA (CIK).
  4501. */
  4502. void cik_vm_set_page(struct radeon_device *rdev,
  4503. struct radeon_ib *ib,
  4504. uint64_t pe,
  4505. uint64_t addr, unsigned count,
  4506. uint32_t incr, uint32_t flags)
  4507. {
  4508. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4509. uint64_t value;
  4510. unsigned ndw;
  4511. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4512. /* CP */
  4513. while (count) {
  4514. ndw = 2 + count * 2;
  4515. if (ndw > 0x3FFE)
  4516. ndw = 0x3FFE;
  4517. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4518. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4519. WRITE_DATA_DST_SEL(1));
  4520. ib->ptr[ib->length_dw++] = pe;
  4521. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4522. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4523. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4524. value = radeon_vm_map_gart(rdev, addr);
  4525. value &= 0xFFFFFFFFFFFFF000ULL;
  4526. } else if (flags & RADEON_VM_PAGE_VALID) {
  4527. value = addr;
  4528. } else {
  4529. value = 0;
  4530. }
  4531. addr += incr;
  4532. value |= r600_flags;
  4533. ib->ptr[ib->length_dw++] = value;
  4534. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4535. }
  4536. }
  4537. } else {
  4538. /* DMA */
  4539. cik_sdma_vm_set_page(rdev, ib, pe, addr, count, incr, flags);
  4540. }
  4541. }
  4542. /*
  4543. * RLC
  4544. * The RLC is a multi-purpose microengine that handles a
  4545. * variety of functions, the most important of which is
  4546. * the interrupt controller.
  4547. */
  4548. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4549. bool enable)
  4550. {
  4551. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4552. if (enable)
  4553. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4554. else
  4555. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4556. WREG32(CP_INT_CNTL_RING0, tmp);
  4557. }
  4558. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  4559. {
  4560. u32 tmp;
  4561. tmp = RREG32(RLC_LB_CNTL);
  4562. if (enable)
  4563. tmp |= LOAD_BALANCE_ENABLE;
  4564. else
  4565. tmp &= ~LOAD_BALANCE_ENABLE;
  4566. WREG32(RLC_LB_CNTL, tmp);
  4567. }
  4568. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  4569. {
  4570. u32 i, j, k;
  4571. u32 mask;
  4572. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4573. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4574. cik_select_se_sh(rdev, i, j);
  4575. for (k = 0; k < rdev->usec_timeout; k++) {
  4576. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4577. break;
  4578. udelay(1);
  4579. }
  4580. }
  4581. }
  4582. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4583. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4584. for (k = 0; k < rdev->usec_timeout; k++) {
  4585. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4586. break;
  4587. udelay(1);
  4588. }
  4589. }
  4590. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  4591. {
  4592. u32 tmp;
  4593. tmp = RREG32(RLC_CNTL);
  4594. if (tmp != rlc)
  4595. WREG32(RLC_CNTL, rlc);
  4596. }
  4597. static u32 cik_halt_rlc(struct radeon_device *rdev)
  4598. {
  4599. u32 data, orig;
  4600. orig = data = RREG32(RLC_CNTL);
  4601. if (data & RLC_ENABLE) {
  4602. u32 i;
  4603. data &= ~RLC_ENABLE;
  4604. WREG32(RLC_CNTL, data);
  4605. for (i = 0; i < rdev->usec_timeout; i++) {
  4606. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  4607. break;
  4608. udelay(1);
  4609. }
  4610. cik_wait_for_rlc_serdes(rdev);
  4611. }
  4612. return orig;
  4613. }
  4614. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  4615. {
  4616. u32 tmp, i, mask;
  4617. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  4618. WREG32(RLC_GPR_REG2, tmp);
  4619. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  4620. for (i = 0; i < rdev->usec_timeout; i++) {
  4621. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  4622. break;
  4623. udelay(1);
  4624. }
  4625. for (i = 0; i < rdev->usec_timeout; i++) {
  4626. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  4627. break;
  4628. udelay(1);
  4629. }
  4630. }
  4631. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  4632. {
  4633. u32 tmp;
  4634. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  4635. WREG32(RLC_GPR_REG2, tmp);
  4636. }
  4637. /**
  4638. * cik_rlc_stop - stop the RLC ME
  4639. *
  4640. * @rdev: radeon_device pointer
  4641. *
  4642. * Halt the RLC ME (MicroEngine) (CIK).
  4643. */
  4644. static void cik_rlc_stop(struct radeon_device *rdev)
  4645. {
  4646. WREG32(RLC_CNTL, 0);
  4647. cik_enable_gui_idle_interrupt(rdev, false);
  4648. cik_wait_for_rlc_serdes(rdev);
  4649. }
  4650. /**
  4651. * cik_rlc_start - start the RLC ME
  4652. *
  4653. * @rdev: radeon_device pointer
  4654. *
  4655. * Unhalt the RLC ME (MicroEngine) (CIK).
  4656. */
  4657. static void cik_rlc_start(struct radeon_device *rdev)
  4658. {
  4659. WREG32(RLC_CNTL, RLC_ENABLE);
  4660. cik_enable_gui_idle_interrupt(rdev, true);
  4661. udelay(50);
  4662. }
  4663. /**
  4664. * cik_rlc_resume - setup the RLC hw
  4665. *
  4666. * @rdev: radeon_device pointer
  4667. *
  4668. * Initialize the RLC registers, load the ucode,
  4669. * and start the RLC (CIK).
  4670. * Returns 0 for success, -EINVAL if the ucode is not available.
  4671. */
  4672. static int cik_rlc_resume(struct radeon_device *rdev)
  4673. {
  4674. u32 i, size, tmp;
  4675. const __be32 *fw_data;
  4676. if (!rdev->rlc_fw)
  4677. return -EINVAL;
  4678. switch (rdev->family) {
  4679. case CHIP_BONAIRE:
  4680. default:
  4681. size = BONAIRE_RLC_UCODE_SIZE;
  4682. break;
  4683. case CHIP_KAVERI:
  4684. size = KV_RLC_UCODE_SIZE;
  4685. break;
  4686. case CHIP_KABINI:
  4687. size = KB_RLC_UCODE_SIZE;
  4688. break;
  4689. }
  4690. cik_rlc_stop(rdev);
  4691. /* disable CG */
  4692. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4693. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4694. si_rlc_reset(rdev);
  4695. cik_init_pg(rdev);
  4696. cik_init_cg(rdev);
  4697. WREG32(RLC_LB_CNTR_INIT, 0);
  4698. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4699. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4700. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4701. WREG32(RLC_LB_PARAMS, 0x00600408);
  4702. WREG32(RLC_LB_CNTL, 0x80000004);
  4703. WREG32(RLC_MC_CNTL, 0);
  4704. WREG32(RLC_UCODE_CNTL, 0);
  4705. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4706. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4707. for (i = 0; i < size; i++)
  4708. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4709. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4710. /* XXX - find out what chips support lbpw */
  4711. cik_enable_lbpw(rdev, false);
  4712. if (rdev->family == CHIP_BONAIRE)
  4713. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4714. cik_rlc_start(rdev);
  4715. return 0;
  4716. }
  4717. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  4718. {
  4719. u32 data, orig, tmp, tmp2;
  4720. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4721. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4722. cik_enable_gui_idle_interrupt(rdev, true);
  4723. tmp = cik_halt_rlc(rdev);
  4724. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4725. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4726. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4727. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  4728. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  4729. cik_update_rlc(rdev, tmp);
  4730. data |= CGCG_EN | CGLS_EN;
  4731. } else {
  4732. cik_enable_gui_idle_interrupt(rdev, false);
  4733. RREG32(CB_CGTT_SCLK_CTRL);
  4734. RREG32(CB_CGTT_SCLK_CTRL);
  4735. RREG32(CB_CGTT_SCLK_CTRL);
  4736. RREG32(CB_CGTT_SCLK_CTRL);
  4737. data &= ~(CGCG_EN | CGLS_EN);
  4738. }
  4739. if (orig != data)
  4740. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4741. }
  4742. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  4743. {
  4744. u32 data, orig, tmp = 0;
  4745. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4746. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  4747. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  4748. orig = data = RREG32(CP_MEM_SLP_CNTL);
  4749. data |= CP_MEM_LS_EN;
  4750. if (orig != data)
  4751. WREG32(CP_MEM_SLP_CNTL, data);
  4752. }
  4753. }
  4754. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4755. data &= 0xfffffffd;
  4756. if (orig != data)
  4757. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4758. tmp = cik_halt_rlc(rdev);
  4759. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4760. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4761. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4762. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  4763. WREG32(RLC_SERDES_WR_CTRL, data);
  4764. cik_update_rlc(rdev, tmp);
  4765. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  4766. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4767. data &= ~SM_MODE_MASK;
  4768. data |= SM_MODE(0x2);
  4769. data |= SM_MODE_ENABLE;
  4770. data &= ~CGTS_OVERRIDE;
  4771. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  4772. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  4773. data &= ~CGTS_LS_OVERRIDE;
  4774. data &= ~ON_MONITOR_ADD_MASK;
  4775. data |= ON_MONITOR_ADD_EN;
  4776. data |= ON_MONITOR_ADD(0x96);
  4777. if (orig != data)
  4778. WREG32(CGTS_SM_CTRL_REG, data);
  4779. }
  4780. } else {
  4781. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4782. data |= 0x00000002;
  4783. if (orig != data)
  4784. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4785. data = RREG32(RLC_MEM_SLP_CNTL);
  4786. if (data & RLC_MEM_LS_EN) {
  4787. data &= ~RLC_MEM_LS_EN;
  4788. WREG32(RLC_MEM_SLP_CNTL, data);
  4789. }
  4790. data = RREG32(CP_MEM_SLP_CNTL);
  4791. if (data & CP_MEM_LS_EN) {
  4792. data &= ~CP_MEM_LS_EN;
  4793. WREG32(CP_MEM_SLP_CNTL, data);
  4794. }
  4795. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4796. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  4797. if (orig != data)
  4798. WREG32(CGTS_SM_CTRL_REG, data);
  4799. tmp = cik_halt_rlc(rdev);
  4800. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4801. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4802. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4803. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  4804. WREG32(RLC_SERDES_WR_CTRL, data);
  4805. cik_update_rlc(rdev, tmp);
  4806. }
  4807. }
  4808. static const u32 mc_cg_registers[] =
  4809. {
  4810. MC_HUB_MISC_HUB_CG,
  4811. MC_HUB_MISC_SIP_CG,
  4812. MC_HUB_MISC_VM_CG,
  4813. MC_XPB_CLK_GAT,
  4814. ATC_MISC_CG,
  4815. MC_CITF_MISC_WR_CG,
  4816. MC_CITF_MISC_RD_CG,
  4817. MC_CITF_MISC_VM_CG,
  4818. VM_L2_CG,
  4819. };
  4820. static void cik_enable_mc_ls(struct radeon_device *rdev,
  4821. bool enable)
  4822. {
  4823. int i;
  4824. u32 orig, data;
  4825. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4826. orig = data = RREG32(mc_cg_registers[i]);
  4827. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  4828. data |= MC_LS_ENABLE;
  4829. else
  4830. data &= ~MC_LS_ENABLE;
  4831. if (data != orig)
  4832. WREG32(mc_cg_registers[i], data);
  4833. }
  4834. }
  4835. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  4836. bool enable)
  4837. {
  4838. int i;
  4839. u32 orig, data;
  4840. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4841. orig = data = RREG32(mc_cg_registers[i]);
  4842. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  4843. data |= MC_CG_ENABLE;
  4844. else
  4845. data &= ~MC_CG_ENABLE;
  4846. if (data != orig)
  4847. WREG32(mc_cg_registers[i], data);
  4848. }
  4849. }
  4850. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  4851. bool enable)
  4852. {
  4853. u32 orig, data;
  4854. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  4855. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  4856. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  4857. } else {
  4858. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  4859. data |= 0xff000000;
  4860. if (data != orig)
  4861. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  4862. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  4863. data |= 0xff000000;
  4864. if (data != orig)
  4865. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  4866. }
  4867. }
  4868. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  4869. bool enable)
  4870. {
  4871. u32 orig, data;
  4872. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  4873. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4874. data |= 0x100;
  4875. if (orig != data)
  4876. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4877. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4878. data |= 0x100;
  4879. if (orig != data)
  4880. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4881. } else {
  4882. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4883. data &= ~0x100;
  4884. if (orig != data)
  4885. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4886. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4887. data &= ~0x100;
  4888. if (orig != data)
  4889. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4890. }
  4891. }
  4892. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  4893. bool enable)
  4894. {
  4895. u32 orig, data;
  4896. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  4897. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4898. data = 0xfff;
  4899. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4900. orig = data = RREG32(UVD_CGC_CTRL);
  4901. data |= DCM;
  4902. if (orig != data)
  4903. WREG32(UVD_CGC_CTRL, data);
  4904. } else {
  4905. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4906. data &= ~0xfff;
  4907. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4908. orig = data = RREG32(UVD_CGC_CTRL);
  4909. data &= ~DCM;
  4910. if (orig != data)
  4911. WREG32(UVD_CGC_CTRL, data);
  4912. }
  4913. }
  4914. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  4915. bool enable)
  4916. {
  4917. u32 orig, data;
  4918. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  4919. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  4920. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4921. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  4922. else
  4923. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4924. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  4925. if (orig != data)
  4926. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  4927. }
  4928. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  4929. bool enable)
  4930. {
  4931. u32 orig, data;
  4932. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  4933. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  4934. data &= ~CLOCK_GATING_DIS;
  4935. else
  4936. data |= CLOCK_GATING_DIS;
  4937. if (orig != data)
  4938. WREG32(HDP_HOST_PATH_CNTL, data);
  4939. }
  4940. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  4941. bool enable)
  4942. {
  4943. u32 orig, data;
  4944. orig = data = RREG32(HDP_MEM_POWER_LS);
  4945. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  4946. data |= HDP_LS_ENABLE;
  4947. else
  4948. data &= ~HDP_LS_ENABLE;
  4949. if (orig != data)
  4950. WREG32(HDP_MEM_POWER_LS, data);
  4951. }
  4952. void cik_update_cg(struct radeon_device *rdev,
  4953. u32 block, bool enable)
  4954. {
  4955. if (block & RADEON_CG_BLOCK_GFX) {
  4956. cik_enable_gui_idle_interrupt(rdev, false);
  4957. /* order matters! */
  4958. if (enable) {
  4959. cik_enable_mgcg(rdev, true);
  4960. cik_enable_cgcg(rdev, true);
  4961. } else {
  4962. cik_enable_cgcg(rdev, false);
  4963. cik_enable_mgcg(rdev, false);
  4964. }
  4965. cik_enable_gui_idle_interrupt(rdev, true);
  4966. }
  4967. if (block & RADEON_CG_BLOCK_MC) {
  4968. if (!(rdev->flags & RADEON_IS_IGP)) {
  4969. cik_enable_mc_mgcg(rdev, enable);
  4970. cik_enable_mc_ls(rdev, enable);
  4971. }
  4972. }
  4973. if (block & RADEON_CG_BLOCK_SDMA) {
  4974. cik_enable_sdma_mgcg(rdev, enable);
  4975. cik_enable_sdma_mgls(rdev, enable);
  4976. }
  4977. if (block & RADEON_CG_BLOCK_BIF) {
  4978. cik_enable_bif_mgls(rdev, enable);
  4979. }
  4980. if (block & RADEON_CG_BLOCK_UVD) {
  4981. if (rdev->has_uvd)
  4982. cik_enable_uvd_mgcg(rdev, enable);
  4983. }
  4984. if (block & RADEON_CG_BLOCK_HDP) {
  4985. cik_enable_hdp_mgcg(rdev, enable);
  4986. cik_enable_hdp_ls(rdev, enable);
  4987. }
  4988. }
  4989. static void cik_init_cg(struct radeon_device *rdev)
  4990. {
  4991. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  4992. if (rdev->has_uvd)
  4993. si_init_uvd_internal_cg(rdev);
  4994. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4995. RADEON_CG_BLOCK_SDMA |
  4996. RADEON_CG_BLOCK_BIF |
  4997. RADEON_CG_BLOCK_UVD |
  4998. RADEON_CG_BLOCK_HDP), true);
  4999. }
  5000. static void cik_fini_cg(struct radeon_device *rdev)
  5001. {
  5002. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5003. RADEON_CG_BLOCK_SDMA |
  5004. RADEON_CG_BLOCK_BIF |
  5005. RADEON_CG_BLOCK_UVD |
  5006. RADEON_CG_BLOCK_HDP), false);
  5007. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5008. }
  5009. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5010. bool enable)
  5011. {
  5012. u32 data, orig;
  5013. orig = data = RREG32(RLC_PG_CNTL);
  5014. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5015. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5016. else
  5017. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5018. if (orig != data)
  5019. WREG32(RLC_PG_CNTL, data);
  5020. }
  5021. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5022. bool enable)
  5023. {
  5024. u32 data, orig;
  5025. orig = data = RREG32(RLC_PG_CNTL);
  5026. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5027. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5028. else
  5029. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5030. if (orig != data)
  5031. WREG32(RLC_PG_CNTL, data);
  5032. }
  5033. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5034. {
  5035. u32 data, orig;
  5036. orig = data = RREG32(RLC_PG_CNTL);
  5037. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5038. data &= ~DISABLE_CP_PG;
  5039. else
  5040. data |= DISABLE_CP_PG;
  5041. if (orig != data)
  5042. WREG32(RLC_PG_CNTL, data);
  5043. }
  5044. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5045. {
  5046. u32 data, orig;
  5047. orig = data = RREG32(RLC_PG_CNTL);
  5048. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5049. data &= ~DISABLE_GDS_PG;
  5050. else
  5051. data |= DISABLE_GDS_PG;
  5052. if (orig != data)
  5053. WREG32(RLC_PG_CNTL, data);
  5054. }
  5055. #define CP_ME_TABLE_SIZE 96
  5056. #define CP_ME_TABLE_OFFSET 2048
  5057. #define CP_MEC_TABLE_OFFSET 4096
  5058. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5059. {
  5060. const __be32 *fw_data;
  5061. volatile u32 *dst_ptr;
  5062. int me, i, max_me = 4;
  5063. u32 bo_offset = 0;
  5064. u32 table_offset;
  5065. if (rdev->family == CHIP_KAVERI)
  5066. max_me = 5;
  5067. if (rdev->rlc.cp_table_ptr == NULL)
  5068. return;
  5069. /* write the cp table buffer */
  5070. dst_ptr = rdev->rlc.cp_table_ptr;
  5071. for (me = 0; me < max_me; me++) {
  5072. if (me == 0) {
  5073. fw_data = (const __be32 *)rdev->ce_fw->data;
  5074. table_offset = CP_ME_TABLE_OFFSET;
  5075. } else if (me == 1) {
  5076. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5077. table_offset = CP_ME_TABLE_OFFSET;
  5078. } else if (me == 2) {
  5079. fw_data = (const __be32 *)rdev->me_fw->data;
  5080. table_offset = CP_ME_TABLE_OFFSET;
  5081. } else {
  5082. fw_data = (const __be32 *)rdev->mec_fw->data;
  5083. table_offset = CP_MEC_TABLE_OFFSET;
  5084. }
  5085. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5086. dst_ptr[bo_offset + i] = be32_to_cpu(fw_data[table_offset + i]);
  5087. }
  5088. bo_offset += CP_ME_TABLE_SIZE;
  5089. }
  5090. }
  5091. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5092. bool enable)
  5093. {
  5094. u32 data, orig;
  5095. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5096. orig = data = RREG32(RLC_PG_CNTL);
  5097. data |= GFX_PG_ENABLE;
  5098. if (orig != data)
  5099. WREG32(RLC_PG_CNTL, data);
  5100. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5101. data |= AUTO_PG_EN;
  5102. if (orig != data)
  5103. WREG32(RLC_AUTO_PG_CTRL, data);
  5104. } else {
  5105. orig = data = RREG32(RLC_PG_CNTL);
  5106. data &= ~GFX_PG_ENABLE;
  5107. if (orig != data)
  5108. WREG32(RLC_PG_CNTL, data);
  5109. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5110. data &= ~AUTO_PG_EN;
  5111. if (orig != data)
  5112. WREG32(RLC_AUTO_PG_CTRL, data);
  5113. data = RREG32(DB_RENDER_CONTROL);
  5114. }
  5115. }
  5116. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5117. {
  5118. u32 mask = 0, tmp, tmp1;
  5119. int i;
  5120. cik_select_se_sh(rdev, se, sh);
  5121. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5122. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5123. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5124. tmp &= 0xffff0000;
  5125. tmp |= tmp1;
  5126. tmp >>= 16;
  5127. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5128. mask <<= 1;
  5129. mask |= 1;
  5130. }
  5131. return (~tmp) & mask;
  5132. }
  5133. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5134. {
  5135. u32 i, j, k, active_cu_number = 0;
  5136. u32 mask, counter, cu_bitmap;
  5137. u32 tmp = 0;
  5138. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5139. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5140. mask = 1;
  5141. cu_bitmap = 0;
  5142. counter = 0;
  5143. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5144. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5145. if (counter < 2)
  5146. cu_bitmap |= mask;
  5147. counter ++;
  5148. }
  5149. mask <<= 1;
  5150. }
  5151. active_cu_number += counter;
  5152. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5153. }
  5154. }
  5155. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5156. tmp = RREG32(RLC_MAX_PG_CU);
  5157. tmp &= ~MAX_PU_CU_MASK;
  5158. tmp |= MAX_PU_CU(active_cu_number);
  5159. WREG32(RLC_MAX_PG_CU, tmp);
  5160. }
  5161. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5162. bool enable)
  5163. {
  5164. u32 data, orig;
  5165. orig = data = RREG32(RLC_PG_CNTL);
  5166. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5167. data |= STATIC_PER_CU_PG_ENABLE;
  5168. else
  5169. data &= ~STATIC_PER_CU_PG_ENABLE;
  5170. if (orig != data)
  5171. WREG32(RLC_PG_CNTL, data);
  5172. }
  5173. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5174. bool enable)
  5175. {
  5176. u32 data, orig;
  5177. orig = data = RREG32(RLC_PG_CNTL);
  5178. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5179. data |= DYN_PER_CU_PG_ENABLE;
  5180. else
  5181. data &= ~DYN_PER_CU_PG_ENABLE;
  5182. if (orig != data)
  5183. WREG32(RLC_PG_CNTL, data);
  5184. }
  5185. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5186. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5187. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5188. {
  5189. u32 data, orig;
  5190. u32 i;
  5191. if (rdev->rlc.cs_data) {
  5192. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5193. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5194. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5195. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5196. } else {
  5197. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5198. for (i = 0; i < 3; i++)
  5199. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5200. }
  5201. if (rdev->rlc.reg_list) {
  5202. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5203. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5204. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5205. }
  5206. orig = data = RREG32(RLC_PG_CNTL);
  5207. data |= GFX_PG_SRC;
  5208. if (orig != data)
  5209. WREG32(RLC_PG_CNTL, data);
  5210. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5211. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5212. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5213. data &= ~IDLE_POLL_COUNT_MASK;
  5214. data |= IDLE_POLL_COUNT(0x60);
  5215. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5216. data = 0x10101010;
  5217. WREG32(RLC_PG_DELAY, data);
  5218. data = RREG32(RLC_PG_DELAY_2);
  5219. data &= ~0xff;
  5220. data |= 0x3;
  5221. WREG32(RLC_PG_DELAY_2, data);
  5222. data = RREG32(RLC_AUTO_PG_CTRL);
  5223. data &= ~GRBM_REG_SGIT_MASK;
  5224. data |= GRBM_REG_SGIT(0x700);
  5225. WREG32(RLC_AUTO_PG_CTRL, data);
  5226. }
  5227. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5228. {
  5229. cik_enable_gfx_cgpg(rdev, enable);
  5230. cik_enable_gfx_static_mgpg(rdev, enable);
  5231. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5232. }
  5233. u32 cik_get_csb_size(struct radeon_device *rdev)
  5234. {
  5235. u32 count = 0;
  5236. const struct cs_section_def *sect = NULL;
  5237. const struct cs_extent_def *ext = NULL;
  5238. if (rdev->rlc.cs_data == NULL)
  5239. return 0;
  5240. /* begin clear state */
  5241. count += 2;
  5242. /* context control state */
  5243. count += 3;
  5244. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5245. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5246. if (sect->id == SECT_CONTEXT)
  5247. count += 2 + ext->reg_count;
  5248. else
  5249. return 0;
  5250. }
  5251. }
  5252. /* pa_sc_raster_config/pa_sc_raster_config1 */
  5253. count += 4;
  5254. /* end clear state */
  5255. count += 2;
  5256. /* clear state */
  5257. count += 2;
  5258. return count;
  5259. }
  5260. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  5261. {
  5262. u32 count = 0, i;
  5263. const struct cs_section_def *sect = NULL;
  5264. const struct cs_extent_def *ext = NULL;
  5265. if (rdev->rlc.cs_data == NULL)
  5266. return;
  5267. if (buffer == NULL)
  5268. return;
  5269. buffer[count++] = PACKET3(PACKET3_PREAMBLE_CNTL, 0);
  5270. buffer[count++] = PACKET3_PREAMBLE_BEGIN_CLEAR_STATE;
  5271. buffer[count++] = PACKET3(PACKET3_CONTEXT_CONTROL, 1);
  5272. buffer[count++] = 0x80000000;
  5273. buffer[count++] = 0x80000000;
  5274. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5275. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5276. if (sect->id == SECT_CONTEXT) {
  5277. buffer[count++] = PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count);
  5278. buffer[count++] = ext->reg_index - 0xa000;
  5279. for (i = 0; i < ext->reg_count; i++)
  5280. buffer[count++] = ext->extent[i];
  5281. } else {
  5282. return;
  5283. }
  5284. }
  5285. }
  5286. buffer[count++] = PACKET3(PACKET3_SET_CONTEXT_REG, 2);
  5287. buffer[count++] = PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START;
  5288. switch (rdev->family) {
  5289. case CHIP_BONAIRE:
  5290. buffer[count++] = 0x16000012;
  5291. buffer[count++] = 0x00000000;
  5292. break;
  5293. case CHIP_KAVERI:
  5294. buffer[count++] = 0x00000000; /* XXX */
  5295. buffer[count++] = 0x00000000;
  5296. break;
  5297. case CHIP_KABINI:
  5298. buffer[count++] = 0x00000000; /* XXX */
  5299. buffer[count++] = 0x00000000;
  5300. break;
  5301. default:
  5302. buffer[count++] = 0x00000000;
  5303. buffer[count++] = 0x00000000;
  5304. break;
  5305. }
  5306. buffer[count++] = PACKET3(PACKET3_PREAMBLE_CNTL, 0);
  5307. buffer[count++] = PACKET3_PREAMBLE_END_CLEAR_STATE;
  5308. buffer[count++] = PACKET3(PACKET3_CLEAR_STATE, 0);
  5309. buffer[count++] = 0;
  5310. }
  5311. static void cik_init_pg(struct radeon_device *rdev)
  5312. {
  5313. if (rdev->pg_flags) {
  5314. cik_enable_sck_slowdown_on_pu(rdev, true);
  5315. cik_enable_sck_slowdown_on_pd(rdev, true);
  5316. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5317. cik_init_gfx_cgpg(rdev);
  5318. cik_enable_cp_pg(rdev, true);
  5319. cik_enable_gds_pg(rdev, true);
  5320. }
  5321. cik_init_ao_cu_mask(rdev);
  5322. cik_update_gfx_pg(rdev, true);
  5323. }
  5324. }
  5325. static void cik_fini_pg(struct radeon_device *rdev)
  5326. {
  5327. if (rdev->pg_flags) {
  5328. cik_update_gfx_pg(rdev, false);
  5329. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5330. cik_enable_cp_pg(rdev, false);
  5331. cik_enable_gds_pg(rdev, false);
  5332. }
  5333. }
  5334. }
  5335. /*
  5336. * Interrupts
  5337. * Starting with r6xx, interrupts are handled via a ring buffer.
  5338. * Ring buffers are areas of GPU accessible memory that the GPU
  5339. * writes interrupt vectors into and the host reads vectors out of.
  5340. * There is a rptr (read pointer) that determines where the
  5341. * host is currently reading, and a wptr (write pointer)
  5342. * which determines where the GPU has written. When the
  5343. * pointers are equal, the ring is idle. When the GPU
  5344. * writes vectors to the ring buffer, it increments the
  5345. * wptr. When there is an interrupt, the host then starts
  5346. * fetching commands and processing them until the pointers are
  5347. * equal again at which point it updates the rptr.
  5348. */
  5349. /**
  5350. * cik_enable_interrupts - Enable the interrupt ring buffer
  5351. *
  5352. * @rdev: radeon_device pointer
  5353. *
  5354. * Enable the interrupt ring buffer (CIK).
  5355. */
  5356. static void cik_enable_interrupts(struct radeon_device *rdev)
  5357. {
  5358. u32 ih_cntl = RREG32(IH_CNTL);
  5359. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5360. ih_cntl |= ENABLE_INTR;
  5361. ih_rb_cntl |= IH_RB_ENABLE;
  5362. WREG32(IH_CNTL, ih_cntl);
  5363. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5364. rdev->ih.enabled = true;
  5365. }
  5366. /**
  5367. * cik_disable_interrupts - Disable the interrupt ring buffer
  5368. *
  5369. * @rdev: radeon_device pointer
  5370. *
  5371. * Disable the interrupt ring buffer (CIK).
  5372. */
  5373. static void cik_disable_interrupts(struct radeon_device *rdev)
  5374. {
  5375. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5376. u32 ih_cntl = RREG32(IH_CNTL);
  5377. ih_rb_cntl &= ~IH_RB_ENABLE;
  5378. ih_cntl &= ~ENABLE_INTR;
  5379. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5380. WREG32(IH_CNTL, ih_cntl);
  5381. /* set rptr, wptr to 0 */
  5382. WREG32(IH_RB_RPTR, 0);
  5383. WREG32(IH_RB_WPTR, 0);
  5384. rdev->ih.enabled = false;
  5385. rdev->ih.rptr = 0;
  5386. }
  5387. /**
  5388. * cik_disable_interrupt_state - Disable all interrupt sources
  5389. *
  5390. * @rdev: radeon_device pointer
  5391. *
  5392. * Clear all interrupt enable bits used by the driver (CIK).
  5393. */
  5394. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  5395. {
  5396. u32 tmp;
  5397. /* gfx ring */
  5398. tmp = RREG32(CP_INT_CNTL_RING0) &
  5399. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5400. WREG32(CP_INT_CNTL_RING0, tmp);
  5401. /* sdma */
  5402. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5403. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5404. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5405. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5406. /* compute queues */
  5407. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  5408. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  5409. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  5410. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  5411. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  5412. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  5413. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  5414. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  5415. /* grbm */
  5416. WREG32(GRBM_INT_CNTL, 0);
  5417. /* vline/vblank, etc. */
  5418. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5419. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5420. if (rdev->num_crtc >= 4) {
  5421. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5422. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5423. }
  5424. if (rdev->num_crtc >= 6) {
  5425. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5426. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5427. }
  5428. /* dac hotplug */
  5429. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5430. /* digital hotplug */
  5431. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5432. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5433. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5434. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5435. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5436. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5437. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5438. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5439. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5440. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5441. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5442. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5443. }
  5444. /**
  5445. * cik_irq_init - init and enable the interrupt ring
  5446. *
  5447. * @rdev: radeon_device pointer
  5448. *
  5449. * Allocate a ring buffer for the interrupt controller,
  5450. * enable the RLC, disable interrupts, enable the IH
  5451. * ring buffer and enable it (CIK).
  5452. * Called at device load and reume.
  5453. * Returns 0 for success, errors for failure.
  5454. */
  5455. static int cik_irq_init(struct radeon_device *rdev)
  5456. {
  5457. int ret = 0;
  5458. int rb_bufsz;
  5459. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5460. /* allocate ring */
  5461. ret = r600_ih_ring_alloc(rdev);
  5462. if (ret)
  5463. return ret;
  5464. /* disable irqs */
  5465. cik_disable_interrupts(rdev);
  5466. /* init rlc */
  5467. ret = cik_rlc_resume(rdev);
  5468. if (ret) {
  5469. r600_ih_ring_fini(rdev);
  5470. return ret;
  5471. }
  5472. /* setup interrupt control */
  5473. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  5474. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5475. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5476. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5477. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5478. */
  5479. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5480. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5481. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5482. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5483. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5484. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  5485. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5486. IH_WPTR_OVERFLOW_CLEAR |
  5487. (rb_bufsz << 1));
  5488. if (rdev->wb.enabled)
  5489. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5490. /* set the writeback address whether it's enabled or not */
  5491. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5492. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5493. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5494. /* set rptr, wptr to 0 */
  5495. WREG32(IH_RB_RPTR, 0);
  5496. WREG32(IH_RB_WPTR, 0);
  5497. /* Default settings for IH_CNTL (disabled at first) */
  5498. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5499. /* RPTR_REARM only works if msi's are enabled */
  5500. if (rdev->msi_enabled)
  5501. ih_cntl |= RPTR_REARM;
  5502. WREG32(IH_CNTL, ih_cntl);
  5503. /* force the active interrupt state to all disabled */
  5504. cik_disable_interrupt_state(rdev);
  5505. pci_set_master(rdev->pdev);
  5506. /* enable irqs */
  5507. cik_enable_interrupts(rdev);
  5508. return ret;
  5509. }
  5510. /**
  5511. * cik_irq_set - enable/disable interrupt sources
  5512. *
  5513. * @rdev: radeon_device pointer
  5514. *
  5515. * Enable interrupt sources on the GPU (vblanks, hpd,
  5516. * etc.) (CIK).
  5517. * Returns 0 for success, errors for failure.
  5518. */
  5519. int cik_irq_set(struct radeon_device *rdev)
  5520. {
  5521. u32 cp_int_cntl;
  5522. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  5523. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  5524. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5525. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  5526. u32 grbm_int_cntl = 0;
  5527. u32 dma_cntl, dma_cntl1;
  5528. u32 thermal_int;
  5529. if (!rdev->irq.installed) {
  5530. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5531. return -EINVAL;
  5532. }
  5533. /* don't enable anything if the ih is disabled */
  5534. if (!rdev->ih.enabled) {
  5535. cik_disable_interrupts(rdev);
  5536. /* force the active interrupt state to all disabled */
  5537. cik_disable_interrupt_state(rdev);
  5538. return 0;
  5539. }
  5540. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  5541. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5542. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  5543. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5544. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5545. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5546. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5547. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5548. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5549. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5550. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5551. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5552. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5553. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5554. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5555. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5556. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5557. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5558. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5559. if (rdev->flags & RADEON_IS_IGP)
  5560. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  5561. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  5562. else
  5563. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  5564. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5565. /* enable CP interrupts on all rings */
  5566. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5567. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  5568. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5569. }
  5570. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5571. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5572. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5573. if (ring->me == 1) {
  5574. switch (ring->pipe) {
  5575. case 0:
  5576. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5577. break;
  5578. case 1:
  5579. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5580. break;
  5581. case 2:
  5582. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5583. break;
  5584. case 3:
  5585. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5586. break;
  5587. default:
  5588. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5589. break;
  5590. }
  5591. } else if (ring->me == 2) {
  5592. switch (ring->pipe) {
  5593. case 0:
  5594. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5595. break;
  5596. case 1:
  5597. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5598. break;
  5599. case 2:
  5600. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5601. break;
  5602. case 3:
  5603. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5604. break;
  5605. default:
  5606. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5607. break;
  5608. }
  5609. } else {
  5610. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  5611. }
  5612. }
  5613. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5614. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5615. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5616. if (ring->me == 1) {
  5617. switch (ring->pipe) {
  5618. case 0:
  5619. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5620. break;
  5621. case 1:
  5622. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5623. break;
  5624. case 2:
  5625. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5626. break;
  5627. case 3:
  5628. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5629. break;
  5630. default:
  5631. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5632. break;
  5633. }
  5634. } else if (ring->me == 2) {
  5635. switch (ring->pipe) {
  5636. case 0:
  5637. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5638. break;
  5639. case 1:
  5640. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5641. break;
  5642. case 2:
  5643. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5644. break;
  5645. case 3:
  5646. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5647. break;
  5648. default:
  5649. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5650. break;
  5651. }
  5652. } else {
  5653. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  5654. }
  5655. }
  5656. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5657. DRM_DEBUG("cik_irq_set: sw int dma\n");
  5658. dma_cntl |= TRAP_ENABLE;
  5659. }
  5660. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5661. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  5662. dma_cntl1 |= TRAP_ENABLE;
  5663. }
  5664. if (rdev->irq.crtc_vblank_int[0] ||
  5665. atomic_read(&rdev->irq.pflip[0])) {
  5666. DRM_DEBUG("cik_irq_set: vblank 0\n");
  5667. crtc1 |= VBLANK_INTERRUPT_MASK;
  5668. }
  5669. if (rdev->irq.crtc_vblank_int[1] ||
  5670. atomic_read(&rdev->irq.pflip[1])) {
  5671. DRM_DEBUG("cik_irq_set: vblank 1\n");
  5672. crtc2 |= VBLANK_INTERRUPT_MASK;
  5673. }
  5674. if (rdev->irq.crtc_vblank_int[2] ||
  5675. atomic_read(&rdev->irq.pflip[2])) {
  5676. DRM_DEBUG("cik_irq_set: vblank 2\n");
  5677. crtc3 |= VBLANK_INTERRUPT_MASK;
  5678. }
  5679. if (rdev->irq.crtc_vblank_int[3] ||
  5680. atomic_read(&rdev->irq.pflip[3])) {
  5681. DRM_DEBUG("cik_irq_set: vblank 3\n");
  5682. crtc4 |= VBLANK_INTERRUPT_MASK;
  5683. }
  5684. if (rdev->irq.crtc_vblank_int[4] ||
  5685. atomic_read(&rdev->irq.pflip[4])) {
  5686. DRM_DEBUG("cik_irq_set: vblank 4\n");
  5687. crtc5 |= VBLANK_INTERRUPT_MASK;
  5688. }
  5689. if (rdev->irq.crtc_vblank_int[5] ||
  5690. atomic_read(&rdev->irq.pflip[5])) {
  5691. DRM_DEBUG("cik_irq_set: vblank 5\n");
  5692. crtc6 |= VBLANK_INTERRUPT_MASK;
  5693. }
  5694. if (rdev->irq.hpd[0]) {
  5695. DRM_DEBUG("cik_irq_set: hpd 1\n");
  5696. hpd1 |= DC_HPDx_INT_EN;
  5697. }
  5698. if (rdev->irq.hpd[1]) {
  5699. DRM_DEBUG("cik_irq_set: hpd 2\n");
  5700. hpd2 |= DC_HPDx_INT_EN;
  5701. }
  5702. if (rdev->irq.hpd[2]) {
  5703. DRM_DEBUG("cik_irq_set: hpd 3\n");
  5704. hpd3 |= DC_HPDx_INT_EN;
  5705. }
  5706. if (rdev->irq.hpd[3]) {
  5707. DRM_DEBUG("cik_irq_set: hpd 4\n");
  5708. hpd4 |= DC_HPDx_INT_EN;
  5709. }
  5710. if (rdev->irq.hpd[4]) {
  5711. DRM_DEBUG("cik_irq_set: hpd 5\n");
  5712. hpd5 |= DC_HPDx_INT_EN;
  5713. }
  5714. if (rdev->irq.hpd[5]) {
  5715. DRM_DEBUG("cik_irq_set: hpd 6\n");
  5716. hpd6 |= DC_HPDx_INT_EN;
  5717. }
  5718. if (rdev->irq.dpm_thermal) {
  5719. DRM_DEBUG("dpm thermal\n");
  5720. if (rdev->flags & RADEON_IS_IGP)
  5721. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  5722. else
  5723. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5724. }
  5725. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5726. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  5727. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  5728. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  5729. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  5730. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  5731. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  5732. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  5733. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  5734. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  5735. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  5736. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5737. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5738. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5739. if (rdev->num_crtc >= 4) {
  5740. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5741. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5742. }
  5743. if (rdev->num_crtc >= 6) {
  5744. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5745. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5746. }
  5747. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  5748. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  5749. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  5750. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  5751. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  5752. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  5753. if (rdev->flags & RADEON_IS_IGP)
  5754. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  5755. else
  5756. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  5757. return 0;
  5758. }
  5759. /**
  5760. * cik_irq_ack - ack interrupt sources
  5761. *
  5762. * @rdev: radeon_device pointer
  5763. *
  5764. * Ack interrupt sources on the GPU (vblanks, hpd,
  5765. * etc.) (CIK). Certain interrupts sources are sw
  5766. * generated and do not require an explicit ack.
  5767. */
  5768. static inline void cik_irq_ack(struct radeon_device *rdev)
  5769. {
  5770. u32 tmp;
  5771. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  5772. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  5773. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  5774. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  5775. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  5776. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  5777. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  5778. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  5779. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  5780. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  5781. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  5782. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  5783. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  5784. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  5785. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  5786. if (rdev->num_crtc >= 4) {
  5787. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  5788. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  5789. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  5790. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  5791. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  5792. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  5793. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  5794. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  5795. }
  5796. if (rdev->num_crtc >= 6) {
  5797. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  5798. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  5799. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  5800. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  5801. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  5802. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  5803. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  5804. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  5805. }
  5806. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5807. tmp = RREG32(DC_HPD1_INT_CONTROL);
  5808. tmp |= DC_HPDx_INT_ACK;
  5809. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5810. }
  5811. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5812. tmp = RREG32(DC_HPD2_INT_CONTROL);
  5813. tmp |= DC_HPDx_INT_ACK;
  5814. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5815. }
  5816. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5817. tmp = RREG32(DC_HPD3_INT_CONTROL);
  5818. tmp |= DC_HPDx_INT_ACK;
  5819. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5820. }
  5821. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5822. tmp = RREG32(DC_HPD4_INT_CONTROL);
  5823. tmp |= DC_HPDx_INT_ACK;
  5824. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5825. }
  5826. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5827. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5828. tmp |= DC_HPDx_INT_ACK;
  5829. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5830. }
  5831. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5832. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5833. tmp |= DC_HPDx_INT_ACK;
  5834. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5835. }
  5836. }
  5837. /**
  5838. * cik_irq_disable - disable interrupts
  5839. *
  5840. * @rdev: radeon_device pointer
  5841. *
  5842. * Disable interrupts on the hw (CIK).
  5843. */
  5844. static void cik_irq_disable(struct radeon_device *rdev)
  5845. {
  5846. cik_disable_interrupts(rdev);
  5847. /* Wait and acknowledge irq */
  5848. mdelay(1);
  5849. cik_irq_ack(rdev);
  5850. cik_disable_interrupt_state(rdev);
  5851. }
  5852. /**
  5853. * cik_irq_disable - disable interrupts for suspend
  5854. *
  5855. * @rdev: radeon_device pointer
  5856. *
  5857. * Disable interrupts and stop the RLC (CIK).
  5858. * Used for suspend.
  5859. */
  5860. static void cik_irq_suspend(struct radeon_device *rdev)
  5861. {
  5862. cik_irq_disable(rdev);
  5863. cik_rlc_stop(rdev);
  5864. }
  5865. /**
  5866. * cik_irq_fini - tear down interrupt support
  5867. *
  5868. * @rdev: radeon_device pointer
  5869. *
  5870. * Disable interrupts on the hw and free the IH ring
  5871. * buffer (CIK).
  5872. * Used for driver unload.
  5873. */
  5874. static void cik_irq_fini(struct radeon_device *rdev)
  5875. {
  5876. cik_irq_suspend(rdev);
  5877. r600_ih_ring_fini(rdev);
  5878. }
  5879. /**
  5880. * cik_get_ih_wptr - get the IH ring buffer wptr
  5881. *
  5882. * @rdev: radeon_device pointer
  5883. *
  5884. * Get the IH ring buffer wptr from either the register
  5885. * or the writeback memory buffer (CIK). Also check for
  5886. * ring buffer overflow and deal with it.
  5887. * Used by cik_irq_process().
  5888. * Returns the value of the wptr.
  5889. */
  5890. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  5891. {
  5892. u32 wptr, tmp;
  5893. if (rdev->wb.enabled)
  5894. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  5895. else
  5896. wptr = RREG32(IH_RB_WPTR);
  5897. if (wptr & RB_OVERFLOW) {
  5898. /* When a ring buffer overflow happen start parsing interrupt
  5899. * from the last not overwritten vector (wptr + 16). Hopefully
  5900. * this should allow us to catchup.
  5901. */
  5902. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  5903. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  5904. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  5905. tmp = RREG32(IH_RB_CNTL);
  5906. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  5907. WREG32(IH_RB_CNTL, tmp);
  5908. }
  5909. return (wptr & rdev->ih.ptr_mask);
  5910. }
  5911. /* CIK IV Ring
  5912. * Each IV ring entry is 128 bits:
  5913. * [7:0] - interrupt source id
  5914. * [31:8] - reserved
  5915. * [59:32] - interrupt source data
  5916. * [63:60] - reserved
  5917. * [71:64] - RINGID
  5918. * CP:
  5919. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  5920. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  5921. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  5922. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  5923. * PIPE_ID - ME0 0=3D
  5924. * - ME1&2 compute dispatcher (4 pipes each)
  5925. * SDMA:
  5926. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  5927. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  5928. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  5929. * [79:72] - VMID
  5930. * [95:80] - PASID
  5931. * [127:96] - reserved
  5932. */
  5933. /**
  5934. * cik_irq_process - interrupt handler
  5935. *
  5936. * @rdev: radeon_device pointer
  5937. *
  5938. * Interrupt hander (CIK). Walk the IH ring,
  5939. * ack interrupts and schedule work to handle
  5940. * interrupt events.
  5941. * Returns irq process return code.
  5942. */
  5943. int cik_irq_process(struct radeon_device *rdev)
  5944. {
  5945. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5946. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5947. u32 wptr;
  5948. u32 rptr;
  5949. u32 src_id, src_data, ring_id;
  5950. u8 me_id, pipe_id, queue_id;
  5951. u32 ring_index;
  5952. bool queue_hotplug = false;
  5953. bool queue_reset = false;
  5954. u32 addr, status, mc_client;
  5955. bool queue_thermal = false;
  5956. if (!rdev->ih.enabled || rdev->shutdown)
  5957. return IRQ_NONE;
  5958. wptr = cik_get_ih_wptr(rdev);
  5959. restart_ih:
  5960. /* is somebody else already processing irqs? */
  5961. if (atomic_xchg(&rdev->ih.lock, 1))
  5962. return IRQ_NONE;
  5963. rptr = rdev->ih.rptr;
  5964. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5965. /* Order reading of wptr vs. reading of IH ring data */
  5966. rmb();
  5967. /* display interrupts */
  5968. cik_irq_ack(rdev);
  5969. while (rptr != wptr) {
  5970. /* wptr/rptr are in bytes! */
  5971. ring_index = rptr / 4;
  5972. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5973. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5974. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5975. switch (src_id) {
  5976. case 1: /* D1 vblank/vline */
  5977. switch (src_data) {
  5978. case 0: /* D1 vblank */
  5979. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5980. if (rdev->irq.crtc_vblank_int[0]) {
  5981. drm_handle_vblank(rdev->ddev, 0);
  5982. rdev->pm.vblank_sync = true;
  5983. wake_up(&rdev->irq.vblank_queue);
  5984. }
  5985. if (atomic_read(&rdev->irq.pflip[0]))
  5986. radeon_crtc_handle_flip(rdev, 0);
  5987. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5988. DRM_DEBUG("IH: D1 vblank\n");
  5989. }
  5990. break;
  5991. case 1: /* D1 vline */
  5992. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5993. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5994. DRM_DEBUG("IH: D1 vline\n");
  5995. }
  5996. break;
  5997. default:
  5998. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5999. break;
  6000. }
  6001. break;
  6002. case 2: /* D2 vblank/vline */
  6003. switch (src_data) {
  6004. case 0: /* D2 vblank */
  6005. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  6006. if (rdev->irq.crtc_vblank_int[1]) {
  6007. drm_handle_vblank(rdev->ddev, 1);
  6008. rdev->pm.vblank_sync = true;
  6009. wake_up(&rdev->irq.vblank_queue);
  6010. }
  6011. if (atomic_read(&rdev->irq.pflip[1]))
  6012. radeon_crtc_handle_flip(rdev, 1);
  6013. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6014. DRM_DEBUG("IH: D2 vblank\n");
  6015. }
  6016. break;
  6017. case 1: /* D2 vline */
  6018. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  6019. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6020. DRM_DEBUG("IH: D2 vline\n");
  6021. }
  6022. break;
  6023. default:
  6024. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6025. break;
  6026. }
  6027. break;
  6028. case 3: /* D3 vblank/vline */
  6029. switch (src_data) {
  6030. case 0: /* D3 vblank */
  6031. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  6032. if (rdev->irq.crtc_vblank_int[2]) {
  6033. drm_handle_vblank(rdev->ddev, 2);
  6034. rdev->pm.vblank_sync = true;
  6035. wake_up(&rdev->irq.vblank_queue);
  6036. }
  6037. if (atomic_read(&rdev->irq.pflip[2]))
  6038. radeon_crtc_handle_flip(rdev, 2);
  6039. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6040. DRM_DEBUG("IH: D3 vblank\n");
  6041. }
  6042. break;
  6043. case 1: /* D3 vline */
  6044. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  6045. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6046. DRM_DEBUG("IH: D3 vline\n");
  6047. }
  6048. break;
  6049. default:
  6050. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6051. break;
  6052. }
  6053. break;
  6054. case 4: /* D4 vblank/vline */
  6055. switch (src_data) {
  6056. case 0: /* D4 vblank */
  6057. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  6058. if (rdev->irq.crtc_vblank_int[3]) {
  6059. drm_handle_vblank(rdev->ddev, 3);
  6060. rdev->pm.vblank_sync = true;
  6061. wake_up(&rdev->irq.vblank_queue);
  6062. }
  6063. if (atomic_read(&rdev->irq.pflip[3]))
  6064. radeon_crtc_handle_flip(rdev, 3);
  6065. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6066. DRM_DEBUG("IH: D4 vblank\n");
  6067. }
  6068. break;
  6069. case 1: /* D4 vline */
  6070. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  6071. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6072. DRM_DEBUG("IH: D4 vline\n");
  6073. }
  6074. break;
  6075. default:
  6076. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6077. break;
  6078. }
  6079. break;
  6080. case 5: /* D5 vblank/vline */
  6081. switch (src_data) {
  6082. case 0: /* D5 vblank */
  6083. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  6084. if (rdev->irq.crtc_vblank_int[4]) {
  6085. drm_handle_vblank(rdev->ddev, 4);
  6086. rdev->pm.vblank_sync = true;
  6087. wake_up(&rdev->irq.vblank_queue);
  6088. }
  6089. if (atomic_read(&rdev->irq.pflip[4]))
  6090. radeon_crtc_handle_flip(rdev, 4);
  6091. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6092. DRM_DEBUG("IH: D5 vblank\n");
  6093. }
  6094. break;
  6095. case 1: /* D5 vline */
  6096. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  6097. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6098. DRM_DEBUG("IH: D5 vline\n");
  6099. }
  6100. break;
  6101. default:
  6102. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6103. break;
  6104. }
  6105. break;
  6106. case 6: /* D6 vblank/vline */
  6107. switch (src_data) {
  6108. case 0: /* D6 vblank */
  6109. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  6110. if (rdev->irq.crtc_vblank_int[5]) {
  6111. drm_handle_vblank(rdev->ddev, 5);
  6112. rdev->pm.vblank_sync = true;
  6113. wake_up(&rdev->irq.vblank_queue);
  6114. }
  6115. if (atomic_read(&rdev->irq.pflip[5]))
  6116. radeon_crtc_handle_flip(rdev, 5);
  6117. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6118. DRM_DEBUG("IH: D6 vblank\n");
  6119. }
  6120. break;
  6121. case 1: /* D6 vline */
  6122. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  6123. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6124. DRM_DEBUG("IH: D6 vline\n");
  6125. }
  6126. break;
  6127. default:
  6128. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6129. break;
  6130. }
  6131. break;
  6132. case 42: /* HPD hotplug */
  6133. switch (src_data) {
  6134. case 0:
  6135. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6136. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6137. queue_hotplug = true;
  6138. DRM_DEBUG("IH: HPD1\n");
  6139. }
  6140. break;
  6141. case 1:
  6142. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6143. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6144. queue_hotplug = true;
  6145. DRM_DEBUG("IH: HPD2\n");
  6146. }
  6147. break;
  6148. case 2:
  6149. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6150. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6151. queue_hotplug = true;
  6152. DRM_DEBUG("IH: HPD3\n");
  6153. }
  6154. break;
  6155. case 3:
  6156. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6157. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6158. queue_hotplug = true;
  6159. DRM_DEBUG("IH: HPD4\n");
  6160. }
  6161. break;
  6162. case 4:
  6163. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6164. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6165. queue_hotplug = true;
  6166. DRM_DEBUG("IH: HPD5\n");
  6167. }
  6168. break;
  6169. case 5:
  6170. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6171. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6172. queue_hotplug = true;
  6173. DRM_DEBUG("IH: HPD6\n");
  6174. }
  6175. break;
  6176. default:
  6177. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6178. break;
  6179. }
  6180. break;
  6181. case 124: /* UVD */
  6182. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  6183. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  6184. break;
  6185. case 146:
  6186. case 147:
  6187. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6188. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6189. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6190. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6191. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6192. addr);
  6193. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6194. status);
  6195. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6196. /* reset addr and status */
  6197. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6198. break;
  6199. case 176: /* GFX RB CP_INT */
  6200. case 177: /* GFX IB CP_INT */
  6201. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6202. break;
  6203. case 181: /* CP EOP event */
  6204. DRM_DEBUG("IH: CP EOP\n");
  6205. /* XXX check the bitfield order! */
  6206. me_id = (ring_id & 0x60) >> 5;
  6207. pipe_id = (ring_id & 0x18) >> 3;
  6208. queue_id = (ring_id & 0x7) >> 0;
  6209. switch (me_id) {
  6210. case 0:
  6211. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6212. break;
  6213. case 1:
  6214. case 2:
  6215. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6216. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6217. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6218. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6219. break;
  6220. }
  6221. break;
  6222. case 184: /* CP Privileged reg access */
  6223. DRM_ERROR("Illegal register access in command stream\n");
  6224. /* XXX check the bitfield order! */
  6225. me_id = (ring_id & 0x60) >> 5;
  6226. pipe_id = (ring_id & 0x18) >> 3;
  6227. queue_id = (ring_id & 0x7) >> 0;
  6228. switch (me_id) {
  6229. case 0:
  6230. /* This results in a full GPU reset, but all we need to do is soft
  6231. * reset the CP for gfx
  6232. */
  6233. queue_reset = true;
  6234. break;
  6235. case 1:
  6236. /* XXX compute */
  6237. queue_reset = true;
  6238. break;
  6239. case 2:
  6240. /* XXX compute */
  6241. queue_reset = true;
  6242. break;
  6243. }
  6244. break;
  6245. case 185: /* CP Privileged inst */
  6246. DRM_ERROR("Illegal instruction in command stream\n");
  6247. /* XXX check the bitfield order! */
  6248. me_id = (ring_id & 0x60) >> 5;
  6249. pipe_id = (ring_id & 0x18) >> 3;
  6250. queue_id = (ring_id & 0x7) >> 0;
  6251. switch (me_id) {
  6252. case 0:
  6253. /* This results in a full GPU reset, but all we need to do is soft
  6254. * reset the CP for gfx
  6255. */
  6256. queue_reset = true;
  6257. break;
  6258. case 1:
  6259. /* XXX compute */
  6260. queue_reset = true;
  6261. break;
  6262. case 2:
  6263. /* XXX compute */
  6264. queue_reset = true;
  6265. break;
  6266. }
  6267. break;
  6268. case 224: /* SDMA trap event */
  6269. /* XXX check the bitfield order! */
  6270. me_id = (ring_id & 0x3) >> 0;
  6271. queue_id = (ring_id & 0xc) >> 2;
  6272. DRM_DEBUG("IH: SDMA trap\n");
  6273. switch (me_id) {
  6274. case 0:
  6275. switch (queue_id) {
  6276. case 0:
  6277. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6278. break;
  6279. case 1:
  6280. /* XXX compute */
  6281. break;
  6282. case 2:
  6283. /* XXX compute */
  6284. break;
  6285. }
  6286. break;
  6287. case 1:
  6288. switch (queue_id) {
  6289. case 0:
  6290. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6291. break;
  6292. case 1:
  6293. /* XXX compute */
  6294. break;
  6295. case 2:
  6296. /* XXX compute */
  6297. break;
  6298. }
  6299. break;
  6300. }
  6301. break;
  6302. case 230: /* thermal low to high */
  6303. DRM_DEBUG("IH: thermal low to high\n");
  6304. rdev->pm.dpm.thermal.high_to_low = false;
  6305. queue_thermal = true;
  6306. break;
  6307. case 231: /* thermal high to low */
  6308. DRM_DEBUG("IH: thermal high to low\n");
  6309. rdev->pm.dpm.thermal.high_to_low = true;
  6310. queue_thermal = true;
  6311. break;
  6312. case 233: /* GUI IDLE */
  6313. DRM_DEBUG("IH: GUI idle\n");
  6314. break;
  6315. case 241: /* SDMA Privileged inst */
  6316. case 247: /* SDMA Privileged inst */
  6317. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  6318. /* XXX check the bitfield order! */
  6319. me_id = (ring_id & 0x3) >> 0;
  6320. queue_id = (ring_id & 0xc) >> 2;
  6321. switch (me_id) {
  6322. case 0:
  6323. switch (queue_id) {
  6324. case 0:
  6325. queue_reset = true;
  6326. break;
  6327. case 1:
  6328. /* XXX compute */
  6329. queue_reset = true;
  6330. break;
  6331. case 2:
  6332. /* XXX compute */
  6333. queue_reset = true;
  6334. break;
  6335. }
  6336. break;
  6337. case 1:
  6338. switch (queue_id) {
  6339. case 0:
  6340. queue_reset = true;
  6341. break;
  6342. case 1:
  6343. /* XXX compute */
  6344. queue_reset = true;
  6345. break;
  6346. case 2:
  6347. /* XXX compute */
  6348. queue_reset = true;
  6349. break;
  6350. }
  6351. break;
  6352. }
  6353. break;
  6354. default:
  6355. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6356. break;
  6357. }
  6358. /* wptr/rptr are in bytes! */
  6359. rptr += 16;
  6360. rptr &= rdev->ih.ptr_mask;
  6361. }
  6362. if (queue_hotplug)
  6363. schedule_work(&rdev->hotplug_work);
  6364. if (queue_reset)
  6365. schedule_work(&rdev->reset_work);
  6366. if (queue_thermal)
  6367. schedule_work(&rdev->pm.dpm.thermal.work);
  6368. rdev->ih.rptr = rptr;
  6369. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  6370. atomic_set(&rdev->ih.lock, 0);
  6371. /* make sure wptr hasn't changed while processing */
  6372. wptr = cik_get_ih_wptr(rdev);
  6373. if (wptr != rptr)
  6374. goto restart_ih;
  6375. return IRQ_HANDLED;
  6376. }
  6377. /*
  6378. * startup/shutdown callbacks
  6379. */
  6380. /**
  6381. * cik_startup - program the asic to a functional state
  6382. *
  6383. * @rdev: radeon_device pointer
  6384. *
  6385. * Programs the asic to a functional state (CIK).
  6386. * Called by cik_init() and cik_resume().
  6387. * Returns 0 for success, error for failure.
  6388. */
  6389. static int cik_startup(struct radeon_device *rdev)
  6390. {
  6391. struct radeon_ring *ring;
  6392. int r;
  6393. /* enable pcie gen2/3 link */
  6394. cik_pcie_gen3_enable(rdev);
  6395. /* enable aspm */
  6396. cik_program_aspm(rdev);
  6397. /* scratch needs to be initialized before MC */
  6398. r = r600_vram_scratch_init(rdev);
  6399. if (r)
  6400. return r;
  6401. cik_mc_program(rdev);
  6402. if (rdev->flags & RADEON_IS_IGP) {
  6403. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6404. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  6405. r = cik_init_microcode(rdev);
  6406. if (r) {
  6407. DRM_ERROR("Failed to load firmware!\n");
  6408. return r;
  6409. }
  6410. }
  6411. } else {
  6412. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6413. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  6414. !rdev->mc_fw) {
  6415. r = cik_init_microcode(rdev);
  6416. if (r) {
  6417. DRM_ERROR("Failed to load firmware!\n");
  6418. return r;
  6419. }
  6420. }
  6421. r = ci_mc_load_microcode(rdev);
  6422. if (r) {
  6423. DRM_ERROR("Failed to load MC firmware!\n");
  6424. return r;
  6425. }
  6426. }
  6427. r = cik_pcie_gart_enable(rdev);
  6428. if (r)
  6429. return r;
  6430. cik_gpu_init(rdev);
  6431. /* allocate rlc buffers */
  6432. if (rdev->flags & RADEON_IS_IGP) {
  6433. if (rdev->family == CHIP_KAVERI) {
  6434. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  6435. rdev->rlc.reg_list_size =
  6436. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  6437. } else {
  6438. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  6439. rdev->rlc.reg_list_size =
  6440. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  6441. }
  6442. }
  6443. rdev->rlc.cs_data = ci_cs_data;
  6444. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  6445. r = sumo_rlc_init(rdev);
  6446. if (r) {
  6447. DRM_ERROR("Failed to init rlc BOs!\n");
  6448. return r;
  6449. }
  6450. /* allocate wb buffer */
  6451. r = radeon_wb_init(rdev);
  6452. if (r)
  6453. return r;
  6454. /* allocate mec buffers */
  6455. r = cik_mec_init(rdev);
  6456. if (r) {
  6457. DRM_ERROR("Failed to init MEC BOs!\n");
  6458. return r;
  6459. }
  6460. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6461. if (r) {
  6462. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6463. return r;
  6464. }
  6465. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6466. if (r) {
  6467. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6468. return r;
  6469. }
  6470. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6471. if (r) {
  6472. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6473. return r;
  6474. }
  6475. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  6476. if (r) {
  6477. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6478. return r;
  6479. }
  6480. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6481. if (r) {
  6482. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6483. return r;
  6484. }
  6485. r = radeon_uvd_resume(rdev);
  6486. if (!r) {
  6487. r = uvd_v4_2_resume(rdev);
  6488. if (!r) {
  6489. r = radeon_fence_driver_start_ring(rdev,
  6490. R600_RING_TYPE_UVD_INDEX);
  6491. if (r)
  6492. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  6493. }
  6494. }
  6495. if (r)
  6496. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  6497. /* Enable IRQ */
  6498. if (!rdev->irq.installed) {
  6499. r = radeon_irq_kms_init(rdev);
  6500. if (r)
  6501. return r;
  6502. }
  6503. r = cik_irq_init(rdev);
  6504. if (r) {
  6505. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  6506. radeon_irq_kms_fini(rdev);
  6507. return r;
  6508. }
  6509. cik_irq_set(rdev);
  6510. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6511. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  6512. CP_RB0_RPTR, CP_RB0_WPTR,
  6513. RADEON_CP_PACKET2);
  6514. if (r)
  6515. return r;
  6516. /* set up the compute queues */
  6517. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6518. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6519. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  6520. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6521. PACKET3(PACKET3_NOP, 0x3FFF));
  6522. if (r)
  6523. return r;
  6524. ring->me = 1; /* first MEC */
  6525. ring->pipe = 0; /* first pipe */
  6526. ring->queue = 0; /* first queue */
  6527. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  6528. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6529. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6530. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  6531. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6532. PACKET3(PACKET3_NOP, 0x3FFF));
  6533. if (r)
  6534. return r;
  6535. /* dGPU only have 1 MEC */
  6536. ring->me = 1; /* first MEC */
  6537. ring->pipe = 0; /* first pipe */
  6538. ring->queue = 1; /* second queue */
  6539. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  6540. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6541. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  6542. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  6543. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  6544. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6545. if (r)
  6546. return r;
  6547. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6548. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  6549. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  6550. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  6551. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6552. if (r)
  6553. return r;
  6554. r = cik_cp_resume(rdev);
  6555. if (r)
  6556. return r;
  6557. r = cik_sdma_resume(rdev);
  6558. if (r)
  6559. return r;
  6560. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6561. if (ring->ring_size) {
  6562. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6563. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  6564. RADEON_CP_PACKET2);
  6565. if (!r)
  6566. r = uvd_v1_0_init(rdev);
  6567. if (r)
  6568. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6569. }
  6570. r = radeon_ib_pool_init(rdev);
  6571. if (r) {
  6572. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6573. return r;
  6574. }
  6575. r = radeon_vm_manager_init(rdev);
  6576. if (r) {
  6577. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6578. return r;
  6579. }
  6580. r = dce6_audio_init(rdev);
  6581. if (r)
  6582. return r;
  6583. return 0;
  6584. }
  6585. /**
  6586. * cik_resume - resume the asic to a functional state
  6587. *
  6588. * @rdev: radeon_device pointer
  6589. *
  6590. * Programs the asic to a functional state (CIK).
  6591. * Called at resume.
  6592. * Returns 0 for success, error for failure.
  6593. */
  6594. int cik_resume(struct radeon_device *rdev)
  6595. {
  6596. int r;
  6597. /* post card */
  6598. atom_asic_init(rdev->mode_info.atom_context);
  6599. /* init golden registers */
  6600. cik_init_golden_registers(rdev);
  6601. rdev->accel_working = true;
  6602. r = cik_startup(rdev);
  6603. if (r) {
  6604. DRM_ERROR("cik startup failed on resume\n");
  6605. rdev->accel_working = false;
  6606. return r;
  6607. }
  6608. return r;
  6609. }
  6610. /**
  6611. * cik_suspend - suspend the asic
  6612. *
  6613. * @rdev: radeon_device pointer
  6614. *
  6615. * Bring the chip into a state suitable for suspend (CIK).
  6616. * Called at suspend.
  6617. * Returns 0 for success.
  6618. */
  6619. int cik_suspend(struct radeon_device *rdev)
  6620. {
  6621. dce6_audio_fini(rdev);
  6622. radeon_vm_manager_fini(rdev);
  6623. cik_cp_enable(rdev, false);
  6624. cik_sdma_enable(rdev, false);
  6625. uvd_v1_0_fini(rdev);
  6626. radeon_uvd_suspend(rdev);
  6627. cik_fini_pg(rdev);
  6628. cik_fini_cg(rdev);
  6629. cik_irq_suspend(rdev);
  6630. radeon_wb_disable(rdev);
  6631. cik_pcie_gart_disable(rdev);
  6632. return 0;
  6633. }
  6634. /* Plan is to move initialization in that function and use
  6635. * helper function so that radeon_device_init pretty much
  6636. * do nothing more than calling asic specific function. This
  6637. * should also allow to remove a bunch of callback function
  6638. * like vram_info.
  6639. */
  6640. /**
  6641. * cik_init - asic specific driver and hw init
  6642. *
  6643. * @rdev: radeon_device pointer
  6644. *
  6645. * Setup asic specific driver variables and program the hw
  6646. * to a functional state (CIK).
  6647. * Called at driver startup.
  6648. * Returns 0 for success, errors for failure.
  6649. */
  6650. int cik_init(struct radeon_device *rdev)
  6651. {
  6652. struct radeon_ring *ring;
  6653. int r;
  6654. /* Read BIOS */
  6655. if (!radeon_get_bios(rdev)) {
  6656. if (ASIC_IS_AVIVO(rdev))
  6657. return -EINVAL;
  6658. }
  6659. /* Must be an ATOMBIOS */
  6660. if (!rdev->is_atom_bios) {
  6661. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6662. return -EINVAL;
  6663. }
  6664. r = radeon_atombios_init(rdev);
  6665. if (r)
  6666. return r;
  6667. /* Post card if necessary */
  6668. if (!radeon_card_posted(rdev)) {
  6669. if (!rdev->bios) {
  6670. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6671. return -EINVAL;
  6672. }
  6673. DRM_INFO("GPU not posted. posting now...\n");
  6674. atom_asic_init(rdev->mode_info.atom_context);
  6675. }
  6676. /* init golden registers */
  6677. cik_init_golden_registers(rdev);
  6678. /* Initialize scratch registers */
  6679. cik_scratch_init(rdev);
  6680. /* Initialize surface registers */
  6681. radeon_surface_init(rdev);
  6682. /* Initialize clocks */
  6683. radeon_get_clock_info(rdev->ddev);
  6684. /* Fence driver */
  6685. r = radeon_fence_driver_init(rdev);
  6686. if (r)
  6687. return r;
  6688. /* initialize memory controller */
  6689. r = cik_mc_init(rdev);
  6690. if (r)
  6691. return r;
  6692. /* Memory manager */
  6693. r = radeon_bo_init(rdev);
  6694. if (r)
  6695. return r;
  6696. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6697. ring->ring_obj = NULL;
  6698. r600_ring_init(rdev, ring, 1024 * 1024);
  6699. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6700. ring->ring_obj = NULL;
  6701. r600_ring_init(rdev, ring, 1024 * 1024);
  6702. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6703. if (r)
  6704. return r;
  6705. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6706. ring->ring_obj = NULL;
  6707. r600_ring_init(rdev, ring, 1024 * 1024);
  6708. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6709. if (r)
  6710. return r;
  6711. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6712. ring->ring_obj = NULL;
  6713. r600_ring_init(rdev, ring, 256 * 1024);
  6714. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6715. ring->ring_obj = NULL;
  6716. r600_ring_init(rdev, ring, 256 * 1024);
  6717. r = radeon_uvd_init(rdev);
  6718. if (!r) {
  6719. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6720. ring->ring_obj = NULL;
  6721. r600_ring_init(rdev, ring, 4096);
  6722. }
  6723. rdev->ih.ring_obj = NULL;
  6724. r600_ih_ring_init(rdev, 64 * 1024);
  6725. r = r600_pcie_gart_init(rdev);
  6726. if (r)
  6727. return r;
  6728. rdev->accel_working = true;
  6729. r = cik_startup(rdev);
  6730. if (r) {
  6731. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6732. cik_cp_fini(rdev);
  6733. cik_sdma_fini(rdev);
  6734. cik_irq_fini(rdev);
  6735. sumo_rlc_fini(rdev);
  6736. cik_mec_fini(rdev);
  6737. radeon_wb_fini(rdev);
  6738. radeon_ib_pool_fini(rdev);
  6739. radeon_vm_manager_fini(rdev);
  6740. radeon_irq_kms_fini(rdev);
  6741. cik_pcie_gart_fini(rdev);
  6742. rdev->accel_working = false;
  6743. }
  6744. /* Don't start up if the MC ucode is missing.
  6745. * The default clocks and voltages before the MC ucode
  6746. * is loaded are not suffient for advanced operations.
  6747. */
  6748. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  6749. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  6750. return -EINVAL;
  6751. }
  6752. return 0;
  6753. }
  6754. /**
  6755. * cik_fini - asic specific driver and hw fini
  6756. *
  6757. * @rdev: radeon_device pointer
  6758. *
  6759. * Tear down the asic specific driver variables and program the hw
  6760. * to an idle state (CIK).
  6761. * Called at driver unload.
  6762. */
  6763. void cik_fini(struct radeon_device *rdev)
  6764. {
  6765. cik_cp_fini(rdev);
  6766. cik_sdma_fini(rdev);
  6767. cik_fini_pg(rdev);
  6768. cik_fini_cg(rdev);
  6769. cik_irq_fini(rdev);
  6770. sumo_rlc_fini(rdev);
  6771. cik_mec_fini(rdev);
  6772. radeon_wb_fini(rdev);
  6773. radeon_vm_manager_fini(rdev);
  6774. radeon_ib_pool_fini(rdev);
  6775. radeon_irq_kms_fini(rdev);
  6776. uvd_v1_0_fini(rdev);
  6777. radeon_uvd_fini(rdev);
  6778. cik_pcie_gart_fini(rdev);
  6779. r600_vram_scratch_fini(rdev);
  6780. radeon_gem_fini(rdev);
  6781. radeon_fence_driver_fini(rdev);
  6782. radeon_bo_fini(rdev);
  6783. radeon_atombios_fini(rdev);
  6784. kfree(rdev->bios);
  6785. rdev->bios = NULL;
  6786. }
  6787. /* display watermark setup */
  6788. /**
  6789. * dce8_line_buffer_adjust - Set up the line buffer
  6790. *
  6791. * @rdev: radeon_device pointer
  6792. * @radeon_crtc: the selected display controller
  6793. * @mode: the current display mode on the selected display
  6794. * controller
  6795. *
  6796. * Setup up the line buffer allocation for
  6797. * the selected display controller (CIK).
  6798. * Returns the line buffer size in pixels.
  6799. */
  6800. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  6801. struct radeon_crtc *radeon_crtc,
  6802. struct drm_display_mode *mode)
  6803. {
  6804. u32 tmp, buffer_alloc, i;
  6805. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  6806. /*
  6807. * Line Buffer Setup
  6808. * There are 6 line buffers, one for each display controllers.
  6809. * There are 3 partitions per LB. Select the number of partitions
  6810. * to enable based on the display width. For display widths larger
  6811. * than 4096, you need use to use 2 display controllers and combine
  6812. * them using the stereo blender.
  6813. */
  6814. if (radeon_crtc->base.enabled && mode) {
  6815. if (mode->crtc_hdisplay < 1920) {
  6816. tmp = 1;
  6817. buffer_alloc = 2;
  6818. } else if (mode->crtc_hdisplay < 2560) {
  6819. tmp = 2;
  6820. buffer_alloc = 2;
  6821. } else if (mode->crtc_hdisplay < 4096) {
  6822. tmp = 0;
  6823. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  6824. } else {
  6825. DRM_DEBUG_KMS("Mode too big for LB!\n");
  6826. tmp = 0;
  6827. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  6828. }
  6829. } else {
  6830. tmp = 1;
  6831. buffer_alloc = 0;
  6832. }
  6833. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  6834. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  6835. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  6836. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  6837. for (i = 0; i < rdev->usec_timeout; i++) {
  6838. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  6839. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  6840. break;
  6841. udelay(1);
  6842. }
  6843. if (radeon_crtc->base.enabled && mode) {
  6844. switch (tmp) {
  6845. case 0:
  6846. default:
  6847. return 4096 * 2;
  6848. case 1:
  6849. return 1920 * 2;
  6850. case 2:
  6851. return 2560 * 2;
  6852. }
  6853. }
  6854. /* controller not enabled, so no lb used */
  6855. return 0;
  6856. }
  6857. /**
  6858. * cik_get_number_of_dram_channels - get the number of dram channels
  6859. *
  6860. * @rdev: radeon_device pointer
  6861. *
  6862. * Look up the number of video ram channels (CIK).
  6863. * Used for display watermark bandwidth calculations
  6864. * Returns the number of dram channels
  6865. */
  6866. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  6867. {
  6868. u32 tmp = RREG32(MC_SHARED_CHMAP);
  6869. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  6870. case 0:
  6871. default:
  6872. return 1;
  6873. case 1:
  6874. return 2;
  6875. case 2:
  6876. return 4;
  6877. case 3:
  6878. return 8;
  6879. case 4:
  6880. return 3;
  6881. case 5:
  6882. return 6;
  6883. case 6:
  6884. return 10;
  6885. case 7:
  6886. return 12;
  6887. case 8:
  6888. return 16;
  6889. }
  6890. }
  6891. struct dce8_wm_params {
  6892. u32 dram_channels; /* number of dram channels */
  6893. u32 yclk; /* bandwidth per dram data pin in kHz */
  6894. u32 sclk; /* engine clock in kHz */
  6895. u32 disp_clk; /* display clock in kHz */
  6896. u32 src_width; /* viewport width */
  6897. u32 active_time; /* active display time in ns */
  6898. u32 blank_time; /* blank time in ns */
  6899. bool interlaced; /* mode is interlaced */
  6900. fixed20_12 vsc; /* vertical scale ratio */
  6901. u32 num_heads; /* number of active crtcs */
  6902. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  6903. u32 lb_size; /* line buffer allocated to pipe */
  6904. u32 vtaps; /* vertical scaler taps */
  6905. };
  6906. /**
  6907. * dce8_dram_bandwidth - get the dram bandwidth
  6908. *
  6909. * @wm: watermark calculation data
  6910. *
  6911. * Calculate the raw dram bandwidth (CIK).
  6912. * Used for display watermark bandwidth calculations
  6913. * Returns the dram bandwidth in MBytes/s
  6914. */
  6915. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  6916. {
  6917. /* Calculate raw DRAM Bandwidth */
  6918. fixed20_12 dram_efficiency; /* 0.7 */
  6919. fixed20_12 yclk, dram_channels, bandwidth;
  6920. fixed20_12 a;
  6921. a.full = dfixed_const(1000);
  6922. yclk.full = dfixed_const(wm->yclk);
  6923. yclk.full = dfixed_div(yclk, a);
  6924. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6925. a.full = dfixed_const(10);
  6926. dram_efficiency.full = dfixed_const(7);
  6927. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  6928. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6929. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  6930. return dfixed_trunc(bandwidth);
  6931. }
  6932. /**
  6933. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  6934. *
  6935. * @wm: watermark calculation data
  6936. *
  6937. * Calculate the dram bandwidth used for display (CIK).
  6938. * Used for display watermark bandwidth calculations
  6939. * Returns the dram bandwidth for display in MBytes/s
  6940. */
  6941. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6942. {
  6943. /* Calculate DRAM Bandwidth and the part allocated to display. */
  6944. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  6945. fixed20_12 yclk, dram_channels, bandwidth;
  6946. fixed20_12 a;
  6947. a.full = dfixed_const(1000);
  6948. yclk.full = dfixed_const(wm->yclk);
  6949. yclk.full = dfixed_div(yclk, a);
  6950. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6951. a.full = dfixed_const(10);
  6952. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  6953. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  6954. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6955. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  6956. return dfixed_trunc(bandwidth);
  6957. }
  6958. /**
  6959. * dce8_data_return_bandwidth - get the data return bandwidth
  6960. *
  6961. * @wm: watermark calculation data
  6962. *
  6963. * Calculate the data return bandwidth used for display (CIK).
  6964. * Used for display watermark bandwidth calculations
  6965. * Returns the data return bandwidth in MBytes/s
  6966. */
  6967. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  6968. {
  6969. /* Calculate the display Data return Bandwidth */
  6970. fixed20_12 return_efficiency; /* 0.8 */
  6971. fixed20_12 sclk, bandwidth;
  6972. fixed20_12 a;
  6973. a.full = dfixed_const(1000);
  6974. sclk.full = dfixed_const(wm->sclk);
  6975. sclk.full = dfixed_div(sclk, a);
  6976. a.full = dfixed_const(10);
  6977. return_efficiency.full = dfixed_const(8);
  6978. return_efficiency.full = dfixed_div(return_efficiency, a);
  6979. a.full = dfixed_const(32);
  6980. bandwidth.full = dfixed_mul(a, sclk);
  6981. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  6982. return dfixed_trunc(bandwidth);
  6983. }
  6984. /**
  6985. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  6986. *
  6987. * @wm: watermark calculation data
  6988. *
  6989. * Calculate the dmif bandwidth used for display (CIK).
  6990. * Used for display watermark bandwidth calculations
  6991. * Returns the dmif bandwidth in MBytes/s
  6992. */
  6993. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  6994. {
  6995. /* Calculate the DMIF Request Bandwidth */
  6996. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  6997. fixed20_12 disp_clk, bandwidth;
  6998. fixed20_12 a, b;
  6999. a.full = dfixed_const(1000);
  7000. disp_clk.full = dfixed_const(wm->disp_clk);
  7001. disp_clk.full = dfixed_div(disp_clk, a);
  7002. a.full = dfixed_const(32);
  7003. b.full = dfixed_mul(a, disp_clk);
  7004. a.full = dfixed_const(10);
  7005. disp_clk_request_efficiency.full = dfixed_const(8);
  7006. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  7007. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  7008. return dfixed_trunc(bandwidth);
  7009. }
  7010. /**
  7011. * dce8_available_bandwidth - get the min available bandwidth
  7012. *
  7013. * @wm: watermark calculation data
  7014. *
  7015. * Calculate the min available bandwidth used for display (CIK).
  7016. * Used for display watermark bandwidth calculations
  7017. * Returns the min available bandwidth in MBytes/s
  7018. */
  7019. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  7020. {
  7021. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  7022. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  7023. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  7024. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  7025. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  7026. }
  7027. /**
  7028. * dce8_average_bandwidth - get the average available bandwidth
  7029. *
  7030. * @wm: watermark calculation data
  7031. *
  7032. * Calculate the average available bandwidth used for display (CIK).
  7033. * Used for display watermark bandwidth calculations
  7034. * Returns the average available bandwidth in MBytes/s
  7035. */
  7036. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  7037. {
  7038. /* Calculate the display mode Average Bandwidth
  7039. * DisplayMode should contain the source and destination dimensions,
  7040. * timing, etc.
  7041. */
  7042. fixed20_12 bpp;
  7043. fixed20_12 line_time;
  7044. fixed20_12 src_width;
  7045. fixed20_12 bandwidth;
  7046. fixed20_12 a;
  7047. a.full = dfixed_const(1000);
  7048. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  7049. line_time.full = dfixed_div(line_time, a);
  7050. bpp.full = dfixed_const(wm->bytes_per_pixel);
  7051. src_width.full = dfixed_const(wm->src_width);
  7052. bandwidth.full = dfixed_mul(src_width, bpp);
  7053. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  7054. bandwidth.full = dfixed_div(bandwidth, line_time);
  7055. return dfixed_trunc(bandwidth);
  7056. }
  7057. /**
  7058. * dce8_latency_watermark - get the latency watermark
  7059. *
  7060. * @wm: watermark calculation data
  7061. *
  7062. * Calculate the latency watermark (CIK).
  7063. * Used for display watermark bandwidth calculations
  7064. * Returns the latency watermark in ns
  7065. */
  7066. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  7067. {
  7068. /* First calculate the latency in ns */
  7069. u32 mc_latency = 2000; /* 2000 ns. */
  7070. u32 available_bandwidth = dce8_available_bandwidth(wm);
  7071. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  7072. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  7073. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  7074. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  7075. (wm->num_heads * cursor_line_pair_return_time);
  7076. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  7077. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  7078. u32 tmp, dmif_size = 12288;
  7079. fixed20_12 a, b, c;
  7080. if (wm->num_heads == 0)
  7081. return 0;
  7082. a.full = dfixed_const(2);
  7083. b.full = dfixed_const(1);
  7084. if ((wm->vsc.full > a.full) ||
  7085. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  7086. (wm->vtaps >= 5) ||
  7087. ((wm->vsc.full >= a.full) && wm->interlaced))
  7088. max_src_lines_per_dst_line = 4;
  7089. else
  7090. max_src_lines_per_dst_line = 2;
  7091. a.full = dfixed_const(available_bandwidth);
  7092. b.full = dfixed_const(wm->num_heads);
  7093. a.full = dfixed_div(a, b);
  7094. b.full = dfixed_const(mc_latency + 512);
  7095. c.full = dfixed_const(wm->disp_clk);
  7096. b.full = dfixed_div(b, c);
  7097. c.full = dfixed_const(dmif_size);
  7098. b.full = dfixed_div(c, b);
  7099. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  7100. b.full = dfixed_const(1000);
  7101. c.full = dfixed_const(wm->disp_clk);
  7102. b.full = dfixed_div(c, b);
  7103. c.full = dfixed_const(wm->bytes_per_pixel);
  7104. b.full = dfixed_mul(b, c);
  7105. lb_fill_bw = min(tmp, dfixed_trunc(b));
  7106. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  7107. b.full = dfixed_const(1000);
  7108. c.full = dfixed_const(lb_fill_bw);
  7109. b.full = dfixed_div(c, b);
  7110. a.full = dfixed_div(a, b);
  7111. line_fill_time = dfixed_trunc(a);
  7112. if (line_fill_time < wm->active_time)
  7113. return latency;
  7114. else
  7115. return latency + (line_fill_time - wm->active_time);
  7116. }
  7117. /**
  7118. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  7119. * average and available dram bandwidth
  7120. *
  7121. * @wm: watermark calculation data
  7122. *
  7123. * Check if the display average bandwidth fits in the display
  7124. * dram bandwidth (CIK).
  7125. * Used for display watermark bandwidth calculations
  7126. * Returns true if the display fits, false if not.
  7127. */
  7128. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7129. {
  7130. if (dce8_average_bandwidth(wm) <=
  7131. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  7132. return true;
  7133. else
  7134. return false;
  7135. }
  7136. /**
  7137. * dce8_average_bandwidth_vs_available_bandwidth - check
  7138. * average and available bandwidth
  7139. *
  7140. * @wm: watermark calculation data
  7141. *
  7142. * Check if the display average bandwidth fits in the display
  7143. * available bandwidth (CIK).
  7144. * Used for display watermark bandwidth calculations
  7145. * Returns true if the display fits, false if not.
  7146. */
  7147. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  7148. {
  7149. if (dce8_average_bandwidth(wm) <=
  7150. (dce8_available_bandwidth(wm) / wm->num_heads))
  7151. return true;
  7152. else
  7153. return false;
  7154. }
  7155. /**
  7156. * dce8_check_latency_hiding - check latency hiding
  7157. *
  7158. * @wm: watermark calculation data
  7159. *
  7160. * Check latency hiding (CIK).
  7161. * Used for display watermark bandwidth calculations
  7162. * Returns true if the display fits, false if not.
  7163. */
  7164. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  7165. {
  7166. u32 lb_partitions = wm->lb_size / wm->src_width;
  7167. u32 line_time = wm->active_time + wm->blank_time;
  7168. u32 latency_tolerant_lines;
  7169. u32 latency_hiding;
  7170. fixed20_12 a;
  7171. a.full = dfixed_const(1);
  7172. if (wm->vsc.full > a.full)
  7173. latency_tolerant_lines = 1;
  7174. else {
  7175. if (lb_partitions <= (wm->vtaps + 1))
  7176. latency_tolerant_lines = 1;
  7177. else
  7178. latency_tolerant_lines = 2;
  7179. }
  7180. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  7181. if (dce8_latency_watermark(wm) <= latency_hiding)
  7182. return true;
  7183. else
  7184. return false;
  7185. }
  7186. /**
  7187. * dce8_program_watermarks - program display watermarks
  7188. *
  7189. * @rdev: radeon_device pointer
  7190. * @radeon_crtc: the selected display controller
  7191. * @lb_size: line buffer size
  7192. * @num_heads: number of display controllers in use
  7193. *
  7194. * Calculate and program the display watermarks for the
  7195. * selected display controller (CIK).
  7196. */
  7197. static void dce8_program_watermarks(struct radeon_device *rdev,
  7198. struct radeon_crtc *radeon_crtc,
  7199. u32 lb_size, u32 num_heads)
  7200. {
  7201. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  7202. struct dce8_wm_params wm_low, wm_high;
  7203. u32 pixel_period;
  7204. u32 line_time = 0;
  7205. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  7206. u32 tmp, wm_mask;
  7207. if (radeon_crtc->base.enabled && num_heads && mode) {
  7208. pixel_period = 1000000 / (u32)mode->clock;
  7209. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  7210. /* watermark for high clocks */
  7211. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7212. rdev->pm.dpm_enabled) {
  7213. wm_high.yclk =
  7214. radeon_dpm_get_mclk(rdev, false) * 10;
  7215. wm_high.sclk =
  7216. radeon_dpm_get_sclk(rdev, false) * 10;
  7217. } else {
  7218. wm_high.yclk = rdev->pm.current_mclk * 10;
  7219. wm_high.sclk = rdev->pm.current_sclk * 10;
  7220. }
  7221. wm_high.disp_clk = mode->clock;
  7222. wm_high.src_width = mode->crtc_hdisplay;
  7223. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  7224. wm_high.blank_time = line_time - wm_high.active_time;
  7225. wm_high.interlaced = false;
  7226. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7227. wm_high.interlaced = true;
  7228. wm_high.vsc = radeon_crtc->vsc;
  7229. wm_high.vtaps = 1;
  7230. if (radeon_crtc->rmx_type != RMX_OFF)
  7231. wm_high.vtaps = 2;
  7232. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7233. wm_high.lb_size = lb_size;
  7234. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  7235. wm_high.num_heads = num_heads;
  7236. /* set for high clocks */
  7237. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  7238. /* possibly force display priority to high */
  7239. /* should really do this at mode validation time... */
  7240. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  7241. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  7242. !dce8_check_latency_hiding(&wm_high) ||
  7243. (rdev->disp_priority == 2)) {
  7244. DRM_DEBUG_KMS("force priority to high\n");
  7245. }
  7246. /* watermark for low clocks */
  7247. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7248. rdev->pm.dpm_enabled) {
  7249. wm_low.yclk =
  7250. radeon_dpm_get_mclk(rdev, true) * 10;
  7251. wm_low.sclk =
  7252. radeon_dpm_get_sclk(rdev, true) * 10;
  7253. } else {
  7254. wm_low.yclk = rdev->pm.current_mclk * 10;
  7255. wm_low.sclk = rdev->pm.current_sclk * 10;
  7256. }
  7257. wm_low.disp_clk = mode->clock;
  7258. wm_low.src_width = mode->crtc_hdisplay;
  7259. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  7260. wm_low.blank_time = line_time - wm_low.active_time;
  7261. wm_low.interlaced = false;
  7262. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7263. wm_low.interlaced = true;
  7264. wm_low.vsc = radeon_crtc->vsc;
  7265. wm_low.vtaps = 1;
  7266. if (radeon_crtc->rmx_type != RMX_OFF)
  7267. wm_low.vtaps = 2;
  7268. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7269. wm_low.lb_size = lb_size;
  7270. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  7271. wm_low.num_heads = num_heads;
  7272. /* set for low clocks */
  7273. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  7274. /* possibly force display priority to high */
  7275. /* should really do this at mode validation time... */
  7276. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  7277. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  7278. !dce8_check_latency_hiding(&wm_low) ||
  7279. (rdev->disp_priority == 2)) {
  7280. DRM_DEBUG_KMS("force priority to high\n");
  7281. }
  7282. }
  7283. /* select wm A */
  7284. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7285. tmp = wm_mask;
  7286. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7287. tmp |= LATENCY_WATERMARK_MASK(1);
  7288. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7289. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7290. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  7291. LATENCY_HIGH_WATERMARK(line_time)));
  7292. /* select wm B */
  7293. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7294. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7295. tmp |= LATENCY_WATERMARK_MASK(2);
  7296. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7297. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7298. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  7299. LATENCY_HIGH_WATERMARK(line_time)));
  7300. /* restore original selection */
  7301. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  7302. /* save values for DPM */
  7303. radeon_crtc->line_time = line_time;
  7304. radeon_crtc->wm_high = latency_watermark_a;
  7305. radeon_crtc->wm_low = latency_watermark_b;
  7306. }
  7307. /**
  7308. * dce8_bandwidth_update - program display watermarks
  7309. *
  7310. * @rdev: radeon_device pointer
  7311. *
  7312. * Calculate and program the display watermarks and line
  7313. * buffer allocation (CIK).
  7314. */
  7315. void dce8_bandwidth_update(struct radeon_device *rdev)
  7316. {
  7317. struct drm_display_mode *mode = NULL;
  7318. u32 num_heads = 0, lb_size;
  7319. int i;
  7320. radeon_update_display_priority(rdev);
  7321. for (i = 0; i < rdev->num_crtc; i++) {
  7322. if (rdev->mode_info.crtcs[i]->base.enabled)
  7323. num_heads++;
  7324. }
  7325. for (i = 0; i < rdev->num_crtc; i++) {
  7326. mode = &rdev->mode_info.crtcs[i]->base.mode;
  7327. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  7328. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  7329. }
  7330. }
  7331. /**
  7332. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  7333. *
  7334. * @rdev: radeon_device pointer
  7335. *
  7336. * Fetches a GPU clock counter snapshot (SI).
  7337. * Returns the 64 bit clock counter snapshot.
  7338. */
  7339. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  7340. {
  7341. uint64_t clock;
  7342. mutex_lock(&rdev->gpu_clock_mutex);
  7343. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  7344. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  7345. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  7346. mutex_unlock(&rdev->gpu_clock_mutex);
  7347. return clock;
  7348. }
  7349. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  7350. u32 cntl_reg, u32 status_reg)
  7351. {
  7352. int r, i;
  7353. struct atom_clock_dividers dividers;
  7354. uint32_t tmp;
  7355. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  7356. clock, false, &dividers);
  7357. if (r)
  7358. return r;
  7359. tmp = RREG32_SMC(cntl_reg);
  7360. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  7361. tmp |= dividers.post_divider;
  7362. WREG32_SMC(cntl_reg, tmp);
  7363. for (i = 0; i < 100; i++) {
  7364. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  7365. break;
  7366. mdelay(10);
  7367. }
  7368. if (i == 100)
  7369. return -ETIMEDOUT;
  7370. return 0;
  7371. }
  7372. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  7373. {
  7374. int r = 0;
  7375. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  7376. if (r)
  7377. return r;
  7378. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  7379. return r;
  7380. }
  7381. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  7382. {
  7383. struct pci_dev *root = rdev->pdev->bus->self;
  7384. int bridge_pos, gpu_pos;
  7385. u32 speed_cntl, mask, current_data_rate;
  7386. int ret, i;
  7387. u16 tmp16;
  7388. if (radeon_pcie_gen2 == 0)
  7389. return;
  7390. if (rdev->flags & RADEON_IS_IGP)
  7391. return;
  7392. if (!(rdev->flags & RADEON_IS_PCIE))
  7393. return;
  7394. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  7395. if (ret != 0)
  7396. return;
  7397. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  7398. return;
  7399. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7400. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  7401. LC_CURRENT_DATA_RATE_SHIFT;
  7402. if (mask & DRM_PCIE_SPEED_80) {
  7403. if (current_data_rate == 2) {
  7404. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  7405. return;
  7406. }
  7407. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  7408. } else if (mask & DRM_PCIE_SPEED_50) {
  7409. if (current_data_rate == 1) {
  7410. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  7411. return;
  7412. }
  7413. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  7414. }
  7415. bridge_pos = pci_pcie_cap(root);
  7416. if (!bridge_pos)
  7417. return;
  7418. gpu_pos = pci_pcie_cap(rdev->pdev);
  7419. if (!gpu_pos)
  7420. return;
  7421. if (mask & DRM_PCIE_SPEED_80) {
  7422. /* re-try equalization if gen3 is not already enabled */
  7423. if (current_data_rate != 2) {
  7424. u16 bridge_cfg, gpu_cfg;
  7425. u16 bridge_cfg2, gpu_cfg2;
  7426. u32 max_lw, current_lw, tmp;
  7427. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7428. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7429. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  7430. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7431. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  7432. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7433. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7434. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  7435. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  7436. if (current_lw < max_lw) {
  7437. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7438. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  7439. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  7440. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  7441. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  7442. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  7443. }
  7444. }
  7445. for (i = 0; i < 10; i++) {
  7446. /* check status */
  7447. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  7448. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  7449. break;
  7450. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7451. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7452. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  7453. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  7454. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7455. tmp |= LC_SET_QUIESCE;
  7456. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7457. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7458. tmp |= LC_REDO_EQ;
  7459. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7460. mdelay(100);
  7461. /* linkctl */
  7462. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  7463. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7464. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  7465. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7466. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  7467. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7468. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  7469. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7470. /* linkctl2 */
  7471. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  7472. tmp16 &= ~((1 << 4) | (7 << 9));
  7473. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  7474. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  7475. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7476. tmp16 &= ~((1 << 4) | (7 << 9));
  7477. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  7478. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7479. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7480. tmp &= ~LC_SET_QUIESCE;
  7481. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7482. }
  7483. }
  7484. }
  7485. /* set the link speed */
  7486. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  7487. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  7488. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7489. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7490. tmp16 &= ~0xf;
  7491. if (mask & DRM_PCIE_SPEED_80)
  7492. tmp16 |= 3; /* gen3 */
  7493. else if (mask & DRM_PCIE_SPEED_50)
  7494. tmp16 |= 2; /* gen2 */
  7495. else
  7496. tmp16 |= 1; /* gen1 */
  7497. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7498. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7499. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  7500. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7501. for (i = 0; i < rdev->usec_timeout; i++) {
  7502. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7503. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  7504. break;
  7505. udelay(1);
  7506. }
  7507. }
  7508. static void cik_program_aspm(struct radeon_device *rdev)
  7509. {
  7510. u32 data, orig;
  7511. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  7512. bool disable_clkreq = false;
  7513. if (radeon_aspm == 0)
  7514. return;
  7515. /* XXX double check IGPs */
  7516. if (rdev->flags & RADEON_IS_IGP)
  7517. return;
  7518. if (!(rdev->flags & RADEON_IS_PCIE))
  7519. return;
  7520. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7521. data &= ~LC_XMIT_N_FTS_MASK;
  7522. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  7523. if (orig != data)
  7524. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  7525. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  7526. data |= LC_GO_TO_RECOVERY;
  7527. if (orig != data)
  7528. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  7529. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  7530. data |= P_IGNORE_EDB_ERR;
  7531. if (orig != data)
  7532. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  7533. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7534. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  7535. data |= LC_PMI_TO_L1_DIS;
  7536. if (!disable_l0s)
  7537. data |= LC_L0S_INACTIVITY(7);
  7538. if (!disable_l1) {
  7539. data |= LC_L1_INACTIVITY(7);
  7540. data &= ~LC_PMI_TO_L1_DIS;
  7541. if (orig != data)
  7542. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7543. if (!disable_plloff_in_l1) {
  7544. bool clk_req_support;
  7545. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  7546. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7547. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7548. if (orig != data)
  7549. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  7550. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  7551. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7552. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7553. if (orig != data)
  7554. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  7555. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  7556. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7557. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7558. if (orig != data)
  7559. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  7560. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  7561. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7562. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7563. if (orig != data)
  7564. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  7565. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7566. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  7567. data |= LC_DYN_LANES_PWR_STATE(3);
  7568. if (orig != data)
  7569. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  7570. if (!disable_clkreq) {
  7571. struct pci_dev *root = rdev->pdev->bus->self;
  7572. u32 lnkcap;
  7573. clk_req_support = false;
  7574. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  7575. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  7576. clk_req_support = true;
  7577. } else {
  7578. clk_req_support = false;
  7579. }
  7580. if (clk_req_support) {
  7581. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  7582. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  7583. if (orig != data)
  7584. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  7585. orig = data = RREG32_SMC(THM_CLK_CNTL);
  7586. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  7587. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  7588. if (orig != data)
  7589. WREG32_SMC(THM_CLK_CNTL, data);
  7590. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  7591. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  7592. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  7593. if (orig != data)
  7594. WREG32_SMC(MISC_CLK_CTRL, data);
  7595. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  7596. data &= ~BCLK_AS_XCLK;
  7597. if (orig != data)
  7598. WREG32_SMC(CG_CLKPIN_CNTL, data);
  7599. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  7600. data &= ~FORCE_BIF_REFCLK_EN;
  7601. if (orig != data)
  7602. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  7603. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  7604. data &= ~MPLL_CLKOUT_SEL_MASK;
  7605. data |= MPLL_CLKOUT_SEL(4);
  7606. if (orig != data)
  7607. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  7608. }
  7609. }
  7610. } else {
  7611. if (orig != data)
  7612. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7613. }
  7614. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  7615. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  7616. if (orig != data)
  7617. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  7618. if (!disable_l0s) {
  7619. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7620. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  7621. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7622. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  7623. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7624. data &= ~LC_L0S_INACTIVITY_MASK;
  7625. if (orig != data)
  7626. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7627. }
  7628. }
  7629. }
  7630. }