i915_drv.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include "drm_crtc_helper.h"
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 0;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect [default], 1=lid open, "
  49. "-1=lid closed)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0600);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6 (default: -1 (use per-chip default)");
  62. int i915_enable_fbc __read_mostly = -1;
  63. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  64. MODULE_PARM_DESC(i915_enable_fbc,
  65. "Enable frame buffer compression for power savings "
  66. "(default: -1 (use per-chip default))");
  67. unsigned int i915_lvds_downclock __read_mostly = 0;
  68. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  69. MODULE_PARM_DESC(lvds_downclock,
  70. "Use panel (LVDS/eDP) downclocking for power savings "
  71. "(default: false)");
  72. int i915_lvds_channel_mode __read_mostly;
  73. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  74. MODULE_PARM_DESC(lvds_channel_mode,
  75. "Specify LVDS channel mode "
  76. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  77. int i915_panel_use_ssc __read_mostly = -1;
  78. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  79. MODULE_PARM_DESC(lvds_use_ssc,
  80. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  81. "(default: auto from VBT)");
  82. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  83. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  84. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  85. "Override/Ignore selection of SDVO panel mode in the VBT "
  86. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  87. static bool i915_try_reset __read_mostly = true;
  88. module_param_named(reset, i915_try_reset, bool, 0600);
  89. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  90. bool i915_enable_hangcheck __read_mostly = true;
  91. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  92. MODULE_PARM_DESC(enable_hangcheck,
  93. "Periodically check GPU activity for detecting hangs. "
  94. "WARNING: Disabling this can cause system wide hangs. "
  95. "(default: true)");
  96. bool i915_enable_ppgtt __read_mostly = 1;
  97. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, bool, 0600);
  98. MODULE_PARM_DESC(i915_enable_ppgtt,
  99. "Enable PPGTT (default: true)");
  100. static struct drm_driver driver;
  101. extern int intel_agp_enabled;
  102. #define INTEL_VGA_DEVICE(id, info) { \
  103. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  104. .class_mask = 0xff0000, \
  105. .vendor = 0x8086, \
  106. .device = id, \
  107. .subvendor = PCI_ANY_ID, \
  108. .subdevice = PCI_ANY_ID, \
  109. .driver_data = (unsigned long) info }
  110. static const struct intel_device_info intel_i830_info = {
  111. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  112. .has_overlay = 1, .overlay_needs_physical = 1,
  113. };
  114. static const struct intel_device_info intel_845g_info = {
  115. .gen = 2,
  116. .has_overlay = 1, .overlay_needs_physical = 1,
  117. };
  118. static const struct intel_device_info intel_i85x_info = {
  119. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  120. .cursor_needs_physical = 1,
  121. .has_overlay = 1, .overlay_needs_physical = 1,
  122. };
  123. static const struct intel_device_info intel_i865g_info = {
  124. .gen = 2,
  125. .has_overlay = 1, .overlay_needs_physical = 1,
  126. };
  127. static const struct intel_device_info intel_i915g_info = {
  128. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  129. .has_overlay = 1, .overlay_needs_physical = 1,
  130. };
  131. static const struct intel_device_info intel_i915gm_info = {
  132. .gen = 3, .is_mobile = 1,
  133. .cursor_needs_physical = 1,
  134. .has_overlay = 1, .overlay_needs_physical = 1,
  135. .supports_tv = 1,
  136. };
  137. static const struct intel_device_info intel_i945g_info = {
  138. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i945gm_info = {
  142. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  143. .has_hotplug = 1, .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. .supports_tv = 1,
  146. };
  147. static const struct intel_device_info intel_i965g_info = {
  148. .gen = 4, .is_broadwater = 1,
  149. .has_hotplug = 1,
  150. .has_overlay = 1,
  151. };
  152. static const struct intel_device_info intel_i965gm_info = {
  153. .gen = 4, .is_crestline = 1,
  154. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  155. .has_overlay = 1,
  156. .supports_tv = 1,
  157. };
  158. static const struct intel_device_info intel_g33_info = {
  159. .gen = 3, .is_g33 = 1,
  160. .need_gfx_hws = 1, .has_hotplug = 1,
  161. .has_overlay = 1,
  162. };
  163. static const struct intel_device_info intel_g45_info = {
  164. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  165. .has_pipe_cxsr = 1, .has_hotplug = 1,
  166. .has_bsd_ring = 1,
  167. };
  168. static const struct intel_device_info intel_gm45_info = {
  169. .gen = 4, .is_g4x = 1,
  170. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  171. .has_pipe_cxsr = 1, .has_hotplug = 1,
  172. .supports_tv = 1,
  173. .has_bsd_ring = 1,
  174. };
  175. static const struct intel_device_info intel_pineview_info = {
  176. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  177. .need_gfx_hws = 1, .has_hotplug = 1,
  178. .has_overlay = 1,
  179. };
  180. static const struct intel_device_info intel_ironlake_d_info = {
  181. .gen = 5,
  182. .need_gfx_hws = 1, .has_hotplug = 1,
  183. .has_bsd_ring = 1,
  184. };
  185. static const struct intel_device_info intel_ironlake_m_info = {
  186. .gen = 5, .is_mobile = 1,
  187. .need_gfx_hws = 1, .has_hotplug = 1,
  188. .has_fbc = 1,
  189. .has_bsd_ring = 1,
  190. };
  191. static const struct intel_device_info intel_sandybridge_d_info = {
  192. .gen = 6,
  193. .need_gfx_hws = 1, .has_hotplug = 1,
  194. .has_bsd_ring = 1,
  195. .has_blt_ring = 1,
  196. .has_llc = 1,
  197. };
  198. static const struct intel_device_info intel_sandybridge_m_info = {
  199. .gen = 6, .is_mobile = 1,
  200. .need_gfx_hws = 1, .has_hotplug = 1,
  201. .has_fbc = 1,
  202. .has_bsd_ring = 1,
  203. .has_blt_ring = 1,
  204. .has_llc = 1,
  205. };
  206. static const struct intel_device_info intel_ivybridge_d_info = {
  207. .is_ivybridge = 1, .gen = 7,
  208. .need_gfx_hws = 1, .has_hotplug = 1,
  209. .has_bsd_ring = 1,
  210. .has_blt_ring = 1,
  211. .has_llc = 1,
  212. };
  213. static const struct intel_device_info intel_ivybridge_m_info = {
  214. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  215. .need_gfx_hws = 1, .has_hotplug = 1,
  216. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. };
  221. static const struct intel_device_info intel_valleyview_m_info = {
  222. .gen = 7, .is_mobile = 1,
  223. .need_gfx_hws = 1, .has_hotplug = 1,
  224. .has_fbc = 0,
  225. .has_bsd_ring = 1,
  226. .has_blt_ring = 1,
  227. .is_valleyview = 1,
  228. };
  229. static const struct intel_device_info intel_valleyview_d_info = {
  230. .gen = 7,
  231. .need_gfx_hws = 1, .has_hotplug = 1,
  232. .has_fbc = 0,
  233. .has_bsd_ring = 1,
  234. .has_blt_ring = 1,
  235. .is_valleyview = 1,
  236. };
  237. static const struct pci_device_id pciidlist[] = { /* aka */
  238. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  239. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  240. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  241. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  242. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  243. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  244. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  245. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  246. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  247. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  248. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  249. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  250. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  251. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  252. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  253. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  254. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  255. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  256. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  257. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  258. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  259. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  260. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  261. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  262. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  263. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  264. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  265. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  266. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  267. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  268. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  269. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  270. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  271. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  272. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  273. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  274. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  275. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  276. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  277. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  278. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  279. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  280. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  281. {0, 0, 0}
  282. };
  283. #if defined(CONFIG_DRM_I915_KMS)
  284. MODULE_DEVICE_TABLE(pci, pciidlist);
  285. #endif
  286. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  287. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  288. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  289. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  290. void intel_detect_pch(struct drm_device *dev)
  291. {
  292. struct drm_i915_private *dev_priv = dev->dev_private;
  293. struct pci_dev *pch;
  294. /*
  295. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  296. * make graphics device passthrough work easy for VMM, that only
  297. * need to expose ISA bridge to let driver know the real hardware
  298. * underneath. This is a requirement from virtualization team.
  299. */
  300. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  301. if (pch) {
  302. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  303. int id;
  304. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  305. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  306. dev_priv->pch_type = PCH_IBX;
  307. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  308. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  309. dev_priv->pch_type = PCH_CPT;
  310. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  311. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  312. /* PantherPoint is CPT compatible */
  313. dev_priv->pch_type = PCH_CPT;
  314. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  315. }
  316. }
  317. pci_dev_put(pch);
  318. }
  319. }
  320. void __gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  321. {
  322. int count;
  323. count = 0;
  324. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  325. udelay(10);
  326. I915_WRITE_NOTRACE(FORCEWAKE, 1);
  327. POSTING_READ(FORCEWAKE);
  328. count = 0;
  329. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1) == 0)
  330. udelay(10);
  331. }
  332. void __gen6_gt_force_wake_mt_get(struct drm_i915_private *dev_priv)
  333. {
  334. int count;
  335. count = 0;
  336. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1))
  337. udelay(10);
  338. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 1);
  339. POSTING_READ(FORCEWAKE_MT);
  340. count = 0;
  341. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_MT_ACK) & 1) == 0)
  342. udelay(10);
  343. }
  344. /*
  345. * Generally this is called implicitly by the register read function. However,
  346. * if some sequence requires the GT to not power down then this function should
  347. * be called at the beginning of the sequence followed by a call to
  348. * gen6_gt_force_wake_put() at the end of the sequence.
  349. */
  350. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv)
  351. {
  352. unsigned long irqflags;
  353. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  354. if (dev_priv->forcewake_count++ == 0)
  355. dev_priv->display.force_wake_get(dev_priv);
  356. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  357. }
  358. static void gen6_gt_check_fifodbg(struct drm_i915_private *dev_priv)
  359. {
  360. u32 gtfifodbg;
  361. gtfifodbg = I915_READ_NOTRACE(GTFIFODBG);
  362. if (WARN(gtfifodbg & GT_FIFO_CPU_ERROR_MASK,
  363. "MMIO read or write has been dropped %x\n", gtfifodbg))
  364. I915_WRITE_NOTRACE(GTFIFODBG, GT_FIFO_CPU_ERROR_MASK);
  365. }
  366. void __gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  367. {
  368. I915_WRITE_NOTRACE(FORCEWAKE, 0);
  369. /* The below doubles as a POSTING_READ */
  370. gen6_gt_check_fifodbg(dev_priv);
  371. }
  372. void __gen6_gt_force_wake_mt_put(struct drm_i915_private *dev_priv)
  373. {
  374. I915_WRITE_NOTRACE(FORCEWAKE_MT, (1<<16) | 0);
  375. /* The below doubles as a POSTING_READ */
  376. gen6_gt_check_fifodbg(dev_priv);
  377. }
  378. /*
  379. * see gen6_gt_force_wake_get()
  380. */
  381. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv)
  382. {
  383. unsigned long irqflags;
  384. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  385. if (--dev_priv->forcewake_count == 0)
  386. dev_priv->display.force_wake_put(dev_priv);
  387. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  388. }
  389. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv)
  390. {
  391. int ret = 0;
  392. if (dev_priv->gt_fifo_count < GT_FIFO_NUM_RESERVED_ENTRIES) {
  393. int loop = 500;
  394. u32 fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  395. while (fifo <= GT_FIFO_NUM_RESERVED_ENTRIES && loop--) {
  396. udelay(10);
  397. fifo = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  398. }
  399. if (WARN_ON(loop < 0 && fifo <= GT_FIFO_NUM_RESERVED_ENTRIES))
  400. ++ret;
  401. dev_priv->gt_fifo_count = fifo;
  402. }
  403. dev_priv->gt_fifo_count--;
  404. return ret;
  405. }
  406. void vlv_force_wake_get(struct drm_i915_private *dev_priv)
  407. {
  408. int count;
  409. count = 0;
  410. /* Already awake? */
  411. if ((I915_READ(0x130094) & 0xa1) == 0xa1)
  412. return;
  413. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffffffff);
  414. POSTING_READ(FORCEWAKE_VLV);
  415. count = 0;
  416. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK_VLV) & 1) == 0)
  417. udelay(10);
  418. }
  419. void vlv_force_wake_put(struct drm_i915_private *dev_priv)
  420. {
  421. I915_WRITE_NOTRACE(FORCEWAKE_VLV, 0xffff0000);
  422. /* FIXME: confirm VLV behavior with Punit folks */
  423. POSTING_READ(FORCEWAKE_VLV);
  424. }
  425. static int i915_drm_freeze(struct drm_device *dev)
  426. {
  427. struct drm_i915_private *dev_priv = dev->dev_private;
  428. drm_kms_helper_poll_disable(dev);
  429. pci_save_state(dev->pdev);
  430. /* If KMS is active, we do the leavevt stuff here */
  431. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  432. int error = i915_gem_idle(dev);
  433. if (error) {
  434. dev_err(&dev->pdev->dev,
  435. "GEM idle failed, resume might fail\n");
  436. return error;
  437. }
  438. drm_irq_uninstall(dev);
  439. }
  440. i915_save_state(dev);
  441. intel_opregion_fini(dev);
  442. /* Modeset on resume, not lid events */
  443. dev_priv->modeset_on_lid = 0;
  444. return 0;
  445. }
  446. int i915_suspend(struct drm_device *dev, pm_message_t state)
  447. {
  448. int error;
  449. if (!dev || !dev->dev_private) {
  450. DRM_ERROR("dev: %p\n", dev);
  451. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  452. return -ENODEV;
  453. }
  454. if (state.event == PM_EVENT_PRETHAW)
  455. return 0;
  456. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  457. return 0;
  458. error = i915_drm_freeze(dev);
  459. if (error)
  460. return error;
  461. if (state.event == PM_EVENT_SUSPEND) {
  462. /* Shut down the device */
  463. pci_disable_device(dev->pdev);
  464. pci_set_power_state(dev->pdev, PCI_D3hot);
  465. }
  466. return 0;
  467. }
  468. static int i915_drm_thaw(struct drm_device *dev)
  469. {
  470. struct drm_i915_private *dev_priv = dev->dev_private;
  471. int error = 0;
  472. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  473. mutex_lock(&dev->struct_mutex);
  474. i915_gem_restore_gtt_mappings(dev);
  475. mutex_unlock(&dev->struct_mutex);
  476. }
  477. i915_restore_state(dev);
  478. intel_opregion_setup(dev);
  479. /* KMS EnterVT equivalent */
  480. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  481. mutex_lock(&dev->struct_mutex);
  482. dev_priv->mm.suspended = 0;
  483. error = i915_gem_init_hw(dev);
  484. mutex_unlock(&dev->struct_mutex);
  485. if (HAS_PCH_SPLIT(dev))
  486. ironlake_init_pch_refclk(dev);
  487. drm_mode_config_reset(dev);
  488. drm_irq_install(dev);
  489. /* Resume the modeset for every activated CRTC */
  490. drm_helper_resume_force_mode(dev);
  491. if (IS_IRONLAKE_M(dev))
  492. ironlake_enable_rc6(dev);
  493. }
  494. intel_opregion_init(dev);
  495. dev_priv->modeset_on_lid = 0;
  496. return error;
  497. }
  498. int i915_resume(struct drm_device *dev)
  499. {
  500. int ret;
  501. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  502. return 0;
  503. if (pci_enable_device(dev->pdev))
  504. return -EIO;
  505. pci_set_master(dev->pdev);
  506. ret = i915_drm_thaw(dev);
  507. if (ret)
  508. return ret;
  509. drm_kms_helper_poll_enable(dev);
  510. return 0;
  511. }
  512. static int i8xx_do_reset(struct drm_device *dev, u8 flags)
  513. {
  514. struct drm_i915_private *dev_priv = dev->dev_private;
  515. if (IS_I85X(dev))
  516. return -ENODEV;
  517. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  518. POSTING_READ(D_STATE);
  519. if (IS_I830(dev) || IS_845G(dev)) {
  520. I915_WRITE(DEBUG_RESET_I830,
  521. DEBUG_RESET_DISPLAY |
  522. DEBUG_RESET_RENDER |
  523. DEBUG_RESET_FULL);
  524. POSTING_READ(DEBUG_RESET_I830);
  525. msleep(1);
  526. I915_WRITE(DEBUG_RESET_I830, 0);
  527. POSTING_READ(DEBUG_RESET_I830);
  528. }
  529. msleep(1);
  530. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  531. POSTING_READ(D_STATE);
  532. return 0;
  533. }
  534. static int i965_reset_complete(struct drm_device *dev)
  535. {
  536. u8 gdrst;
  537. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  538. return gdrst & 0x1;
  539. }
  540. static int i965_do_reset(struct drm_device *dev, u8 flags)
  541. {
  542. u8 gdrst;
  543. /*
  544. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  545. * well as the reset bit (GR/bit 0). Setting the GR bit
  546. * triggers the reset; when done, the hardware will clear it.
  547. */
  548. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  549. pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
  550. return wait_for(i965_reset_complete(dev), 500);
  551. }
  552. static int ironlake_do_reset(struct drm_device *dev, u8 flags)
  553. {
  554. struct drm_i915_private *dev_priv = dev->dev_private;
  555. u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  556. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
  557. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  558. }
  559. static int gen6_do_reset(struct drm_device *dev, u8 flags)
  560. {
  561. struct drm_i915_private *dev_priv = dev->dev_private;
  562. int ret;
  563. unsigned long irqflags;
  564. /* Hold gt_lock across reset to prevent any register access
  565. * with forcewake not set correctly
  566. */
  567. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  568. /* Reset the chip */
  569. /* GEN6_GDRST is not in the gt power well, no need to check
  570. * for fifo space for the write or forcewake the chip for
  571. * the read
  572. */
  573. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  574. /* Spin waiting for the device to ack the reset request */
  575. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  576. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  577. if (dev_priv->forcewake_count)
  578. dev_priv->display.force_wake_get(dev_priv);
  579. else
  580. dev_priv->display.force_wake_put(dev_priv);
  581. /* Restore fifo count */
  582. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  583. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  584. return ret;
  585. }
  586. /**
  587. * i915_reset - reset chip after a hang
  588. * @dev: drm device to reset
  589. * @flags: reset domains
  590. *
  591. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  592. * reset or otherwise an error code.
  593. *
  594. * Procedure is fairly simple:
  595. * - reset the chip using the reset reg
  596. * - re-init context state
  597. * - re-init hardware status page
  598. * - re-init ring buffer
  599. * - re-init interrupt state
  600. * - re-init display
  601. */
  602. int i915_reset(struct drm_device *dev, u8 flags)
  603. {
  604. drm_i915_private_t *dev_priv = dev->dev_private;
  605. /*
  606. * We really should only reset the display subsystem if we actually
  607. * need to
  608. */
  609. bool need_display = true;
  610. int ret;
  611. if (!i915_try_reset)
  612. return 0;
  613. if (!mutex_trylock(&dev->struct_mutex))
  614. return -EBUSY;
  615. i915_gem_reset(dev);
  616. ret = -ENODEV;
  617. if (get_seconds() - dev_priv->last_gpu_reset < 5) {
  618. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  619. } else switch (INTEL_INFO(dev)->gen) {
  620. case 7:
  621. case 6:
  622. ret = gen6_do_reset(dev, flags);
  623. break;
  624. case 5:
  625. ret = ironlake_do_reset(dev, flags);
  626. break;
  627. case 4:
  628. ret = i965_do_reset(dev, flags);
  629. break;
  630. case 2:
  631. ret = i8xx_do_reset(dev, flags);
  632. break;
  633. }
  634. dev_priv->last_gpu_reset = get_seconds();
  635. if (ret) {
  636. DRM_ERROR("Failed to reset chip.\n");
  637. mutex_unlock(&dev->struct_mutex);
  638. return ret;
  639. }
  640. /* Ok, now get things going again... */
  641. /*
  642. * Everything depends on having the GTT running, so we need to start
  643. * there. Fortunately we don't need to do this unless we reset the
  644. * chip at a PCI level.
  645. *
  646. * Next we need to restore the context, but we don't use those
  647. * yet either...
  648. *
  649. * Ring buffer needs to be re-initialized in the KMS case, or if X
  650. * was running at the time of the reset (i.e. we weren't VT
  651. * switched away).
  652. */
  653. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  654. !dev_priv->mm.suspended) {
  655. dev_priv->mm.suspended = 0;
  656. i915_gem_init_swizzling(dev);
  657. dev_priv->ring[RCS].init(&dev_priv->ring[RCS]);
  658. if (HAS_BSD(dev))
  659. dev_priv->ring[VCS].init(&dev_priv->ring[VCS]);
  660. if (HAS_BLT(dev))
  661. dev_priv->ring[BCS].init(&dev_priv->ring[BCS]);
  662. i915_gem_init_ppgtt(dev);
  663. mutex_unlock(&dev->struct_mutex);
  664. drm_irq_uninstall(dev);
  665. drm_mode_config_reset(dev);
  666. drm_irq_install(dev);
  667. mutex_lock(&dev->struct_mutex);
  668. }
  669. mutex_unlock(&dev->struct_mutex);
  670. /*
  671. * Perform a full modeset as on later generations, e.g. Ironlake, we may
  672. * need to retrain the display link and cannot just restore the register
  673. * values.
  674. */
  675. if (need_display) {
  676. mutex_lock(&dev->mode_config.mutex);
  677. drm_helper_resume_force_mode(dev);
  678. mutex_unlock(&dev->mode_config.mutex);
  679. }
  680. return 0;
  681. }
  682. static int __devinit
  683. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  684. {
  685. /* Only bind to function 0 of the device. Early generations
  686. * used function 1 as a placeholder for multi-head. This causes
  687. * us confusion instead, especially on the systems where both
  688. * functions have the same PCI-ID!
  689. */
  690. if (PCI_FUNC(pdev->devfn))
  691. return -ENODEV;
  692. return drm_get_pci_dev(pdev, ent, &driver);
  693. }
  694. static void
  695. i915_pci_remove(struct pci_dev *pdev)
  696. {
  697. struct drm_device *dev = pci_get_drvdata(pdev);
  698. drm_put_dev(dev);
  699. }
  700. static int i915_pm_suspend(struct device *dev)
  701. {
  702. struct pci_dev *pdev = to_pci_dev(dev);
  703. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  704. int error;
  705. if (!drm_dev || !drm_dev->dev_private) {
  706. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  707. return -ENODEV;
  708. }
  709. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  710. return 0;
  711. error = i915_drm_freeze(drm_dev);
  712. if (error)
  713. return error;
  714. pci_disable_device(pdev);
  715. pci_set_power_state(pdev, PCI_D3hot);
  716. return 0;
  717. }
  718. static int i915_pm_resume(struct device *dev)
  719. {
  720. struct pci_dev *pdev = to_pci_dev(dev);
  721. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  722. return i915_resume(drm_dev);
  723. }
  724. static int i915_pm_freeze(struct device *dev)
  725. {
  726. struct pci_dev *pdev = to_pci_dev(dev);
  727. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  728. if (!drm_dev || !drm_dev->dev_private) {
  729. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  730. return -ENODEV;
  731. }
  732. return i915_drm_freeze(drm_dev);
  733. }
  734. static int i915_pm_thaw(struct device *dev)
  735. {
  736. struct pci_dev *pdev = to_pci_dev(dev);
  737. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  738. return i915_drm_thaw(drm_dev);
  739. }
  740. static int i915_pm_poweroff(struct device *dev)
  741. {
  742. struct pci_dev *pdev = to_pci_dev(dev);
  743. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  744. return i915_drm_freeze(drm_dev);
  745. }
  746. static const struct dev_pm_ops i915_pm_ops = {
  747. .suspend = i915_pm_suspend,
  748. .resume = i915_pm_resume,
  749. .freeze = i915_pm_freeze,
  750. .thaw = i915_pm_thaw,
  751. .poweroff = i915_pm_poweroff,
  752. .restore = i915_pm_resume,
  753. };
  754. static struct vm_operations_struct i915_gem_vm_ops = {
  755. .fault = i915_gem_fault,
  756. .open = drm_gem_vm_open,
  757. .close = drm_gem_vm_close,
  758. };
  759. static const struct file_operations i915_driver_fops = {
  760. .owner = THIS_MODULE,
  761. .open = drm_open,
  762. .release = drm_release,
  763. .unlocked_ioctl = drm_ioctl,
  764. .mmap = drm_gem_mmap,
  765. .poll = drm_poll,
  766. .fasync = drm_fasync,
  767. .read = drm_read,
  768. #ifdef CONFIG_COMPAT
  769. .compat_ioctl = i915_compat_ioctl,
  770. #endif
  771. .llseek = noop_llseek,
  772. };
  773. static struct drm_driver driver = {
  774. /* Don't use MTRRs here; the Xserver or userspace app should
  775. * deal with them for Intel hardware.
  776. */
  777. .driver_features =
  778. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  779. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
  780. .load = i915_driver_load,
  781. .unload = i915_driver_unload,
  782. .open = i915_driver_open,
  783. .lastclose = i915_driver_lastclose,
  784. .preclose = i915_driver_preclose,
  785. .postclose = i915_driver_postclose,
  786. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  787. .suspend = i915_suspend,
  788. .resume = i915_resume,
  789. .device_is_agp = i915_driver_device_is_agp,
  790. .reclaim_buffers = drm_core_reclaim_buffers,
  791. .master_create = i915_master_create,
  792. .master_destroy = i915_master_destroy,
  793. #if defined(CONFIG_DEBUG_FS)
  794. .debugfs_init = i915_debugfs_init,
  795. .debugfs_cleanup = i915_debugfs_cleanup,
  796. #endif
  797. .gem_init_object = i915_gem_init_object,
  798. .gem_free_object = i915_gem_free_object,
  799. .gem_vm_ops = &i915_gem_vm_ops,
  800. .dumb_create = i915_gem_dumb_create,
  801. .dumb_map_offset = i915_gem_mmap_gtt,
  802. .dumb_destroy = i915_gem_dumb_destroy,
  803. .ioctls = i915_ioctls,
  804. .fops = &i915_driver_fops,
  805. .name = DRIVER_NAME,
  806. .desc = DRIVER_DESC,
  807. .date = DRIVER_DATE,
  808. .major = DRIVER_MAJOR,
  809. .minor = DRIVER_MINOR,
  810. .patchlevel = DRIVER_PATCHLEVEL,
  811. };
  812. static struct pci_driver i915_pci_driver = {
  813. .name = DRIVER_NAME,
  814. .id_table = pciidlist,
  815. .probe = i915_pci_probe,
  816. .remove = i915_pci_remove,
  817. .driver.pm = &i915_pm_ops,
  818. };
  819. static int __init i915_init(void)
  820. {
  821. if (!intel_agp_enabled) {
  822. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  823. return -ENODEV;
  824. }
  825. driver.num_ioctls = i915_max_ioctl;
  826. /*
  827. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  828. * explicitly disabled with the module pararmeter.
  829. *
  830. * Otherwise, just follow the parameter (defaulting to off).
  831. *
  832. * Allow optional vga_text_mode_force boot option to override
  833. * the default behavior.
  834. */
  835. #if defined(CONFIG_DRM_I915_KMS)
  836. if (i915_modeset != 0)
  837. driver.driver_features |= DRIVER_MODESET;
  838. #endif
  839. if (i915_modeset == 1)
  840. driver.driver_features |= DRIVER_MODESET;
  841. #ifdef CONFIG_VGA_CONSOLE
  842. if (vgacon_text_force() && i915_modeset == -1)
  843. driver.driver_features &= ~DRIVER_MODESET;
  844. #endif
  845. if (!(driver.driver_features & DRIVER_MODESET))
  846. driver.get_vblank_timestamp = NULL;
  847. return drm_pci_init(&driver, &i915_pci_driver);
  848. }
  849. static void __exit i915_exit(void)
  850. {
  851. drm_pci_exit(&driver, &i915_pci_driver);
  852. }
  853. module_init(i915_init);
  854. module_exit(i915_exit);
  855. MODULE_AUTHOR(DRIVER_AUTHOR);
  856. MODULE_DESCRIPTION(DRIVER_DESC);
  857. MODULE_LICENSE("GPL and additional rights");
  858. /* We give fast paths for the really cool registers */
  859. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  860. (((dev_priv)->info->gen >= 6) && \
  861. ((reg) < 0x40000) && \
  862. ((reg) != FORCEWAKE)) && \
  863. (!IS_VALLEYVIEW((dev_priv)->dev))
  864. #define __i915_read(x, y) \
  865. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  866. u##x val = 0; \
  867. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  868. unsigned long irqflags; \
  869. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  870. if (dev_priv->forcewake_count == 0) \
  871. dev_priv->display.force_wake_get(dev_priv); \
  872. val = read##y(dev_priv->regs + reg); \
  873. if (dev_priv->forcewake_count == 0) \
  874. dev_priv->display.force_wake_put(dev_priv); \
  875. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  876. } else { \
  877. val = read##y(dev_priv->regs + reg); \
  878. } \
  879. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  880. return val; \
  881. }
  882. __i915_read(8, b)
  883. __i915_read(16, w)
  884. __i915_read(32, l)
  885. __i915_read(64, q)
  886. #undef __i915_read
  887. #define __i915_write(x, y) \
  888. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  889. u32 __fifo_ret = 0; \
  890. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  891. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  892. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  893. } \
  894. write##y(val, dev_priv->regs + reg); \
  895. if (unlikely(__fifo_ret)) { \
  896. gen6_gt_check_fifodbg(dev_priv); \
  897. } \
  898. }
  899. __i915_write(8, b)
  900. __i915_write(16, w)
  901. __i915_write(32, l)
  902. __i915_write(64, q)
  903. #undef __i915_write