smc91x.h 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, write to the Free Software
  22. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. .
  24. . Information contained in this file was obtained from the LAN91C111
  25. . manual from SMC. To get a copy, if you really want one, you can find
  26. . information under www.smsc.com.
  27. .
  28. . Authors
  29. . Erik Stahlman <erik@vt.edu>
  30. . Daris A Nevil <dnevil@snmc.com>
  31. . Nicolas Pitre <nico@cam.org>
  32. .
  33. ---------------------------------------------------------------------------*/
  34. #ifndef _SMC91X_H_
  35. #define _SMC91X_H_
  36. #include <linux/smc91x.h>
  37. /*
  38. * Define your architecture specific bus configuration parameters here.
  39. */
  40. #if defined(CONFIG_ARCH_LUBBOCK) ||\
  41. defined(CONFIG_MACH_MAINSTONE) ||\
  42. defined(CONFIG_MACH_ZYLONITE) ||\
  43. defined(CONFIG_MACH_LITTLETON) ||\
  44. defined(CONFIG_ARCH_VIPER)
  45. #include <asm/mach-types.h>
  46. /* Now the bus width is specified in the platform data
  47. * pretend here to support all I/O access types
  48. */
  49. #define SMC_CAN_USE_8BIT 1
  50. #define SMC_CAN_USE_16BIT 1
  51. #define SMC_CAN_USE_32BIT 1
  52. #define SMC_NOWAIT 1
  53. #define SMC_IO_SHIFT (lp->io_shift)
  54. #define SMC_inb(a, r) readb((a) + (r))
  55. #define SMC_inw(a, r) readw((a) + (r))
  56. #define SMC_inl(a, r) readl((a) + (r))
  57. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  58. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  59. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  60. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  61. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  62. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  63. #define SMC_IRQ_FLAGS (-1) /* from resource */
  64. /* We actually can't write halfwords properly if not word aligned */
  65. static inline void SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  66. {
  67. if (machine_is_mainstone() && reg & 2) {
  68. unsigned int v = val << 16;
  69. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  70. writel(v, ioaddr + (reg & ~2));
  71. } else {
  72. writew(val, ioaddr + reg);
  73. }
  74. }
  75. #elif defined(CONFIG_BLACKFIN)
  76. #define SMC_IRQ_FLAGS IRQF_TRIGGER_HIGH
  77. #define RPC_LSA_DEFAULT RPC_LED_100_10
  78. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  79. #define SMC_CAN_USE_8BIT 0
  80. #define SMC_CAN_USE_16BIT 1
  81. # if defined(CONFIG_BF561)
  82. #define SMC_CAN_USE_32BIT 1
  83. # else
  84. #define SMC_CAN_USE_32BIT 0
  85. # endif
  86. #define SMC_IO_SHIFT 0
  87. #define SMC_NOWAIT 1
  88. #define SMC_USE_BFIN_DMA 0
  89. #define SMC_inw(a, r) readw((a) + (r))
  90. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  91. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  92. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  93. # if SMC_CAN_USE_32BIT
  94. #define SMC_inl(a, r) readl((a) + (r))
  95. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  96. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  97. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  98. # endif
  99. #elif defined(CONFIG_REDWOOD_5) || defined(CONFIG_REDWOOD_6)
  100. /* We can only do 16-bit reads and writes in the static memory space. */
  101. #define SMC_CAN_USE_8BIT 0
  102. #define SMC_CAN_USE_16BIT 1
  103. #define SMC_CAN_USE_32BIT 0
  104. #define SMC_NOWAIT 1
  105. #define SMC_IO_SHIFT 0
  106. #define SMC_inw(a, r) in_be16((volatile u16 *)((a) + (r)))
  107. #define SMC_outw(v, a, r) out_be16((volatile u16 *)((a) + (r)), v)
  108. #define SMC_insw(a, r, p, l) \
  109. do { \
  110. unsigned long __port = (a) + (r); \
  111. u16 *__p = (u16 *)(p); \
  112. int __l = (l); \
  113. insw(__port, __p, __l); \
  114. while (__l > 0) { \
  115. *__p = swab16(*__p); \
  116. __p++; \
  117. __l--; \
  118. } \
  119. } while (0)
  120. #define SMC_outsw(a, r, p, l) \
  121. do { \
  122. unsigned long __port = (a) + (r); \
  123. u16 *__p = (u16 *)(p); \
  124. int __l = (l); \
  125. while (__l > 0) { \
  126. /* Believe it or not, the swab isn't needed. */ \
  127. outw( /* swab16 */ (*__p++), __port); \
  128. __l--; \
  129. } \
  130. } while (0)
  131. #define SMC_IRQ_FLAGS (0)
  132. #elif defined(CONFIG_SA1100_PLEB)
  133. /* We can only do 16-bit reads and writes in the static memory space. */
  134. #define SMC_CAN_USE_8BIT 1
  135. #define SMC_CAN_USE_16BIT 1
  136. #define SMC_CAN_USE_32BIT 0
  137. #define SMC_IO_SHIFT 0
  138. #define SMC_NOWAIT 1
  139. #define SMC_inb(a, r) readb((a) + (r))
  140. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  141. #define SMC_inw(a, r) readw((a) + (r))
  142. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  143. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  144. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  145. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  146. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  147. #define SMC_IRQ_FLAGS (-1)
  148. #elif defined(CONFIG_SA1100_ASSABET)
  149. #include <mach/neponset.h>
  150. /* We can only do 8-bit reads and writes in the static memory space. */
  151. #define SMC_CAN_USE_8BIT 1
  152. #define SMC_CAN_USE_16BIT 0
  153. #define SMC_CAN_USE_32BIT 0
  154. #define SMC_NOWAIT 1
  155. /* The first two address lines aren't connected... */
  156. #define SMC_IO_SHIFT 2
  157. #define SMC_inb(a, r) readb((a) + (r))
  158. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  159. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, (l))
  160. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, (l))
  161. #define SMC_IRQ_FLAGS (-1) /* from resource */
  162. #elif defined(CONFIG_MACH_LOGICPD_PXA270)
  163. #define SMC_CAN_USE_8BIT 0
  164. #define SMC_CAN_USE_16BIT 1
  165. #define SMC_CAN_USE_32BIT 0
  166. #define SMC_IO_SHIFT 0
  167. #define SMC_NOWAIT 1
  168. #define SMC_inw(a, r) readw((a) + (r))
  169. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  170. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  171. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  172. #elif defined(CONFIG_ARCH_INNOKOM) || \
  173. defined(CONFIG_ARCH_PXA_IDP) || \
  174. defined(CONFIG_ARCH_RAMSES) || \
  175. defined(CONFIG_ARCH_PCM027)
  176. #define SMC_CAN_USE_8BIT 1
  177. #define SMC_CAN_USE_16BIT 1
  178. #define SMC_CAN_USE_32BIT 1
  179. #define SMC_IO_SHIFT 0
  180. #define SMC_NOWAIT 1
  181. #define SMC_USE_PXA_DMA 1
  182. #define SMC_inb(a, r) readb((a) + (r))
  183. #define SMC_inw(a, r) readw((a) + (r))
  184. #define SMC_inl(a, r) readl((a) + (r))
  185. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  186. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  187. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  188. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  189. #define SMC_IRQ_FLAGS (-1) /* from resource */
  190. /* We actually can't write halfwords properly if not word aligned */
  191. static inline void
  192. SMC_outw(u16 val, void __iomem *ioaddr, int reg)
  193. {
  194. if (reg & 2) {
  195. unsigned int v = val << 16;
  196. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  197. writel(v, ioaddr + (reg & ~2));
  198. } else {
  199. writew(val, ioaddr + reg);
  200. }
  201. }
  202. #elif defined(CONFIG_ARCH_OMAP)
  203. /* We can only do 16-bit reads and writes in the static memory space. */
  204. #define SMC_CAN_USE_8BIT 0
  205. #define SMC_CAN_USE_16BIT 1
  206. #define SMC_CAN_USE_32BIT 0
  207. #define SMC_IO_SHIFT 0
  208. #define SMC_NOWAIT 1
  209. #define SMC_inw(a, r) readw((a) + (r))
  210. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  211. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  212. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  213. #define SMC_IRQ_FLAGS (-1) /* from resource */
  214. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  215. #define SMC_CAN_USE_8BIT 0
  216. #define SMC_CAN_USE_16BIT 1
  217. #define SMC_CAN_USE_32BIT 0
  218. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  219. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  220. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  221. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  222. #define SMC_outw(v, a, r) outw(v, (a) + (r) - 0xa0000000)
  223. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  224. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  225. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  226. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  227. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  228. #define SMC_IRQ_FLAGS (0)
  229. #elif defined(CONFIG_M32R)
  230. #define SMC_CAN_USE_8BIT 0
  231. #define SMC_CAN_USE_16BIT 1
  232. #define SMC_CAN_USE_32BIT 0
  233. #define SMC_inb(a, r) inb(((u32)a) + (r))
  234. #define SMC_inw(a, r) inw(((u32)a) + (r))
  235. #define SMC_outb(v, a, r) outb(v, ((u32)a) + (r))
  236. #define SMC_outw(v, a, r) outw(v, ((u32)a) + (r))
  237. #define SMC_insw(a, r, p, l) insw(((u32)a) + (r), p, l)
  238. #define SMC_outsw(a, r, p, l) outsw(((u32)a) + (r), p, l)
  239. #define SMC_IRQ_FLAGS (0)
  240. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  241. #define RPC_LSB_DEFAULT RPC_LED_100_10
  242. #elif defined(CONFIG_MACH_LPD79520) \
  243. || defined(CONFIG_MACH_LPD7A400) \
  244. || defined(CONFIG_MACH_LPD7A404)
  245. /* The LPD7X_IOBARRIER is necessary to overcome a mismatch between the
  246. * way that the CPU handles chip selects and the way that the SMC chip
  247. * expects the chip select to operate. Refer to
  248. * Documentation/arm/Sharp-LH/IOBarrier for details. The read from
  249. * IOBARRIER is a byte, in order that we read the least-common
  250. * denominator. It would be wasteful to read 32 bits from an 8-bit
  251. * accessible region.
  252. *
  253. * There is no explicit protection against interrupts intervening
  254. * between the writew and the IOBARRIER. In SMC ISR there is a
  255. * preamble that performs an IOBARRIER in the extremely unlikely event
  256. * that the driver interrupts itself between a writew to the chip an
  257. * the IOBARRIER that follows *and* the cache is large enough that the
  258. * first off-chip access while handing the interrupt is to the SMC
  259. * chip. Other devices in the same address space as the SMC chip must
  260. * be aware of the potential for trouble and perform a similar
  261. * IOBARRIER on entry to their ISR.
  262. */
  263. #include <mach/constants.h> /* IOBARRIER_VIRT */
  264. #define SMC_CAN_USE_8BIT 0
  265. #define SMC_CAN_USE_16BIT 1
  266. #define SMC_CAN_USE_32BIT 0
  267. #define SMC_NOWAIT 0
  268. #define LPD7X_IOBARRIER readb (IOBARRIER_VIRT)
  269. #define SMC_inw(a,r)\
  270. ({ unsigned short v = readw ((void*) ((a) + (r))); LPD7X_IOBARRIER; v; })
  271. #define SMC_outw(v,a,r) ({ writew ((v), (a) + (r)); LPD7X_IOBARRIER; })
  272. #define SMC_insw LPD7_SMC_insw
  273. static inline void LPD7_SMC_insw (unsigned char* a, int r,
  274. unsigned char* p, int l)
  275. {
  276. unsigned short* ps = (unsigned short*) p;
  277. while (l-- > 0) {
  278. *ps++ = readw (a + r);
  279. LPD7X_IOBARRIER;
  280. }
  281. }
  282. #define SMC_outsw LPD7_SMC_outsw
  283. static inline void LPD7_SMC_outsw (unsigned char* a, int r,
  284. unsigned char* p, int l)
  285. {
  286. unsigned short* ps = (unsigned short*) p;
  287. while (l-- > 0) {
  288. writew (*ps++, a + r);
  289. LPD7X_IOBARRIER;
  290. }
  291. }
  292. #define SMC_INTERRUPT_PREAMBLE LPD7X_IOBARRIER
  293. #define RPC_LSA_DEFAULT RPC_LED_TX_RX
  294. #define RPC_LSB_DEFAULT RPC_LED_100_10
  295. #elif defined(CONFIG_SOC_AU1X00)
  296. #include <au1xxx.h>
  297. /* We can only do 16-bit reads and writes in the static memory space. */
  298. #define SMC_CAN_USE_8BIT 0
  299. #define SMC_CAN_USE_16BIT 1
  300. #define SMC_CAN_USE_32BIT 0
  301. #define SMC_IO_SHIFT 0
  302. #define SMC_NOWAIT 1
  303. #define SMC_inw(a, r) au_readw((unsigned long)((a) + (r)))
  304. #define SMC_insw(a, r, p, l) \
  305. do { \
  306. unsigned long _a = (unsigned long)((a) + (r)); \
  307. int _l = (l); \
  308. u16 *_p = (u16 *)(p); \
  309. while (_l-- > 0) \
  310. *_p++ = au_readw(_a); \
  311. } while(0)
  312. #define SMC_outw(v, a, r) au_writew(v, (unsigned long)((a) + (r)))
  313. #define SMC_outsw(a, r, p, l) \
  314. do { \
  315. unsigned long _a = (unsigned long)((a) + (r)); \
  316. int _l = (l); \
  317. const u16 *_p = (const u16 *)(p); \
  318. while (_l-- > 0) \
  319. au_writew(*_p++ , _a); \
  320. } while(0)
  321. #define SMC_IRQ_FLAGS (0)
  322. #elif defined(CONFIG_ARCH_VERSATILE)
  323. #define SMC_CAN_USE_8BIT 1
  324. #define SMC_CAN_USE_16BIT 1
  325. #define SMC_CAN_USE_32BIT 1
  326. #define SMC_NOWAIT 1
  327. #define SMC_inb(a, r) readb((a) + (r))
  328. #define SMC_inw(a, r) readw((a) + (r))
  329. #define SMC_inl(a, r) readl((a) + (r))
  330. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  331. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  332. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  333. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  334. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  335. #define SMC_IRQ_FLAGS (-1) /* from resource */
  336. #elif defined(CONFIG_MN10300)
  337. /*
  338. * MN10300/AM33 configuration
  339. */
  340. #include <asm/unit/smc91111.h>
  341. #else
  342. /*
  343. * Default configuration
  344. */
  345. #define SMC_CAN_USE_8BIT 1
  346. #define SMC_CAN_USE_16BIT 1
  347. #define SMC_CAN_USE_32BIT 1
  348. #define SMC_NOWAIT 1
  349. #define SMC_IO_SHIFT (lp->io_shift)
  350. #define SMC_inb(a, r) readb((a) + (r))
  351. #define SMC_inw(a, r) readw((a) + (r))
  352. #define SMC_inl(a, r) readl((a) + (r))
  353. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  354. #define SMC_outw(v, a, r) writew(v, (a) + (r))
  355. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  356. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  357. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  358. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  359. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  360. #define RPC_LSA_DEFAULT RPC_LED_100_10
  361. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  362. #endif
  363. /* store this information for the driver.. */
  364. struct smc_local {
  365. /*
  366. * If I have to wait until memory is available to send a
  367. * packet, I will store the skbuff here, until I get the
  368. * desired memory. Then, I'll send it out and free it.
  369. */
  370. struct sk_buff *pending_tx_skb;
  371. struct tasklet_struct tx_task;
  372. /* version/revision of the SMC91x chip */
  373. int version;
  374. /* Contains the current active transmission mode */
  375. int tcr_cur_mode;
  376. /* Contains the current active receive mode */
  377. int rcr_cur_mode;
  378. /* Contains the current active receive/phy mode */
  379. int rpc_cur_mode;
  380. int ctl_rfduplx;
  381. int ctl_rspeed;
  382. u32 msg_enable;
  383. u32 phy_type;
  384. struct mii_if_info mii;
  385. /* work queue */
  386. struct work_struct phy_configure;
  387. struct net_device *dev;
  388. int work_pending;
  389. spinlock_t lock;
  390. #ifdef CONFIG_ARCH_PXA
  391. /* DMA needs the physical address of the chip */
  392. u_long physaddr;
  393. struct device *device;
  394. #endif
  395. void __iomem *base;
  396. void __iomem *datacs;
  397. /* the low address lines on some platforms aren't connected... */
  398. int io_shift;
  399. struct smc91x_platdata cfg;
  400. };
  401. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  402. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  403. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  404. #ifdef CONFIG_ARCH_PXA
  405. /*
  406. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  407. * always happening in irq context so no need to worry about races. TX is
  408. * different and probably not worth it for that reason, and not as critical
  409. * as RX which can overrun memory and lose packets.
  410. */
  411. #include <linux/dma-mapping.h>
  412. #include <mach/dma.h>
  413. #ifdef SMC_insl
  414. #undef SMC_insl
  415. #define SMC_insl(a, r, p, l) \
  416. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  417. static inline void
  418. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  419. u_char *buf, int len)
  420. {
  421. u_long physaddr = lp->physaddr;
  422. dma_addr_t dmabuf;
  423. /* fallback if no DMA available */
  424. if (dma == (unsigned char)-1) {
  425. readsl(ioaddr + reg, buf, len);
  426. return;
  427. }
  428. /* 64 bit alignment is required for memory to memory DMA */
  429. if ((long)buf & 4) {
  430. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  431. buf += 4;
  432. len--;
  433. }
  434. len *= 4;
  435. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  436. DCSR(dma) = DCSR_NODESC;
  437. DTADR(dma) = dmabuf;
  438. DSADR(dma) = physaddr + reg;
  439. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  440. DCMD_WIDTH4 | (DCMD_LENGTH & len));
  441. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  442. while (!(DCSR(dma) & DCSR_STOPSTATE))
  443. cpu_relax();
  444. DCSR(dma) = 0;
  445. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  446. }
  447. #endif
  448. #ifdef SMC_insw
  449. #undef SMC_insw
  450. #define SMC_insw(a, r, p, l) \
  451. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  452. static inline void
  453. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  454. u_char *buf, int len)
  455. {
  456. u_long physaddr = lp->physaddr;
  457. dma_addr_t dmabuf;
  458. /* fallback if no DMA available */
  459. if (dma == (unsigned char)-1) {
  460. readsw(ioaddr + reg, buf, len);
  461. return;
  462. }
  463. /* 64 bit alignment is required for memory to memory DMA */
  464. while ((long)buf & 6) {
  465. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  466. buf += 2;
  467. len--;
  468. }
  469. len *= 2;
  470. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  471. DCSR(dma) = DCSR_NODESC;
  472. DTADR(dma) = dmabuf;
  473. DSADR(dma) = physaddr + reg;
  474. DCMD(dma) = (DCMD_INCTRGADDR | DCMD_BURST32 |
  475. DCMD_WIDTH2 | (DCMD_LENGTH & len));
  476. DCSR(dma) = DCSR_NODESC | DCSR_RUN;
  477. while (!(DCSR(dma) & DCSR_STOPSTATE))
  478. cpu_relax();
  479. DCSR(dma) = 0;
  480. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  481. }
  482. #endif
  483. static void
  484. smc_pxa_dma_irq(int dma, void *dummy)
  485. {
  486. DCSR(dma) = 0;
  487. }
  488. #endif /* CONFIG_ARCH_PXA */
  489. /*
  490. * Everything a particular hardware setup needs should have been defined
  491. * at this point. Add stubs for the undefined cases, mainly to avoid
  492. * compilation warnings since they'll be optimized away, or to prevent buggy
  493. * use of them.
  494. */
  495. #if ! SMC_CAN_USE_32BIT
  496. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  497. #define SMC_outl(x, ioaddr, reg) BUG()
  498. #define SMC_insl(a, r, p, l) BUG()
  499. #define SMC_outsl(a, r, p, l) BUG()
  500. #endif
  501. #if !defined(SMC_insl) || !defined(SMC_outsl)
  502. #define SMC_insl(a, r, p, l) BUG()
  503. #define SMC_outsl(a, r, p, l) BUG()
  504. #endif
  505. #if ! SMC_CAN_USE_16BIT
  506. /*
  507. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  508. * can't do it directly. Most registers are 16-bit so those are mandatory.
  509. */
  510. #define SMC_outw(x, ioaddr, reg) \
  511. do { \
  512. unsigned int __val16 = (x); \
  513. SMC_outb( __val16, ioaddr, reg ); \
  514. SMC_outb( __val16 >> 8, ioaddr, reg + (1 << SMC_IO_SHIFT));\
  515. } while (0)
  516. #define SMC_inw(ioaddr, reg) \
  517. ({ \
  518. unsigned int __val16; \
  519. __val16 = SMC_inb( ioaddr, reg ); \
  520. __val16 |= SMC_inb( ioaddr, reg + (1 << SMC_IO_SHIFT)) << 8; \
  521. __val16; \
  522. })
  523. #define SMC_insw(a, r, p, l) BUG()
  524. #define SMC_outsw(a, r, p, l) BUG()
  525. #endif
  526. #if !defined(SMC_insw) || !defined(SMC_outsw)
  527. #define SMC_insw(a, r, p, l) BUG()
  528. #define SMC_outsw(a, r, p, l) BUG()
  529. #endif
  530. #if ! SMC_CAN_USE_8BIT
  531. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  532. #define SMC_outb(x, ioaddr, reg) BUG()
  533. #define SMC_insb(a, r, p, l) BUG()
  534. #define SMC_outsb(a, r, p, l) BUG()
  535. #endif
  536. #if !defined(SMC_insb) || !defined(SMC_outsb)
  537. #define SMC_insb(a, r, p, l) BUG()
  538. #define SMC_outsb(a, r, p, l) BUG()
  539. #endif
  540. #ifndef SMC_CAN_USE_DATACS
  541. #define SMC_CAN_USE_DATACS 0
  542. #endif
  543. #ifndef SMC_IO_SHIFT
  544. #define SMC_IO_SHIFT 0
  545. #endif
  546. #ifndef SMC_IRQ_FLAGS
  547. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  548. #endif
  549. #ifndef SMC_INTERRUPT_PREAMBLE
  550. #define SMC_INTERRUPT_PREAMBLE
  551. #endif
  552. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  553. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  554. #define SMC_DATA_EXTENT (4)
  555. /*
  556. . Bank Select Register:
  557. .
  558. . yyyy yyyy 0000 00xx
  559. . xx = bank number
  560. . yyyy yyyy = 0x33, for identification purposes.
  561. */
  562. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  563. // Transmit Control Register
  564. /* BANK 0 */
  565. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  566. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  567. #define TCR_LOOP 0x0002 // Controls output pin LBK
  568. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  569. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  570. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  571. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  572. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  573. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  574. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  575. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  576. #define TCR_CLEAR 0 /* do NOTHING */
  577. /* the default settings for the TCR register : */
  578. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  579. // EPH Status Register
  580. /* BANK 0 */
  581. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  582. #define ES_TX_SUC 0x0001 // Last TX was successful
  583. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  584. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  585. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  586. #define ES_16COL 0x0010 // 16 Collisions Reached
  587. #define ES_SQET 0x0020 // Signal Quality Error Test
  588. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  589. #define ES_TXDEFR 0x0080 // Transmit Deferred
  590. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  591. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  592. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  593. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  594. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  595. #define ES_TXUNRN 0x8000 // Tx Underrun
  596. // Receive Control Register
  597. /* BANK 0 */
  598. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  599. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  600. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  601. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  602. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  603. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  604. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  605. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  606. #define RCR_SOFTRST 0x8000 // resets the chip
  607. /* the normal settings for the RCR register : */
  608. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  609. #define RCR_CLEAR 0x0 // set it to a base state
  610. // Counter Register
  611. /* BANK 0 */
  612. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  613. // Memory Information Register
  614. /* BANK 0 */
  615. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  616. // Receive/Phy Control Register
  617. /* BANK 0 */
  618. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  619. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  620. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  621. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  622. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  623. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  624. #ifndef RPC_LSA_DEFAULT
  625. #define RPC_LSA_DEFAULT RPC_LED_100
  626. #endif
  627. #ifndef RPC_LSB_DEFAULT
  628. #define RPC_LSB_DEFAULT RPC_LED_FD
  629. #endif
  630. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  631. /* Bank 0 0x0C is reserved */
  632. // Bank Select Register
  633. /* All Banks */
  634. #define BSR_REG 0x000E
  635. // Configuration Reg
  636. /* BANK 1 */
  637. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  638. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  639. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  640. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  641. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  642. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  643. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  644. // Base Address Register
  645. /* BANK 1 */
  646. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  647. // Individual Address Registers
  648. /* BANK 1 */
  649. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  650. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  651. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  652. // General Purpose Register
  653. /* BANK 1 */
  654. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  655. // Control Register
  656. /* BANK 1 */
  657. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  658. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  659. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  660. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  661. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  662. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  663. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  664. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  665. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  666. // MMU Command Register
  667. /* BANK 2 */
  668. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  669. #define MC_BUSY 1 // When 1 the last release has not completed
  670. #define MC_NOP (0<<5) // No Op
  671. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  672. #define MC_RESET (2<<5) // Reset MMU to initial state
  673. #define MC_REMOVE (3<<5) // Remove the current rx packet
  674. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  675. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  676. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  677. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  678. // Packet Number Register
  679. /* BANK 2 */
  680. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  681. // Allocation Result Register
  682. /* BANK 2 */
  683. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  684. #define AR_FAILED 0x80 // Alocation Failed
  685. // TX FIFO Ports Register
  686. /* BANK 2 */
  687. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  688. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  689. // RX FIFO Ports Register
  690. /* BANK 2 */
  691. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  692. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  693. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  694. // Pointer Register
  695. /* BANK 2 */
  696. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  697. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  698. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  699. #define PTR_READ 0x2000 // When 1 the operation is a read
  700. // Data Register
  701. /* BANK 2 */
  702. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  703. // Interrupt Status/Acknowledge Register
  704. /* BANK 2 */
  705. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  706. // Interrupt Mask Register
  707. /* BANK 2 */
  708. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  709. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  710. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  711. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  712. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  713. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  714. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  715. #define IM_TX_INT 0x02 // Transmit Interrupt
  716. #define IM_RCV_INT 0x01 // Receive Interrupt
  717. // Multicast Table Registers
  718. /* BANK 3 */
  719. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  720. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  721. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  722. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  723. // Management Interface Register (MII)
  724. /* BANK 3 */
  725. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  726. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  727. #define MII_MDOE 0x0008 // MII Output Enable
  728. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  729. #define MII_MDI 0x0002 // MII Input, pin MDI
  730. #define MII_MDO 0x0001 // MII Output, pin MDO
  731. // Revision Register
  732. /* BANK 3 */
  733. /* ( hi: chip id low: rev # ) */
  734. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  735. // Early RCV Register
  736. /* BANK 3 */
  737. /* this is NOT on SMC9192 */
  738. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  739. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  740. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  741. // External Register
  742. /* BANK 7 */
  743. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  744. #define CHIP_9192 3
  745. #define CHIP_9194 4
  746. #define CHIP_9195 5
  747. #define CHIP_9196 6
  748. #define CHIP_91100 7
  749. #define CHIP_91100FD 8
  750. #define CHIP_91111FD 9
  751. static const char * chip_ids[ 16 ] = {
  752. NULL, NULL, NULL,
  753. /* 3 */ "SMC91C90/91C92",
  754. /* 4 */ "SMC91C94",
  755. /* 5 */ "SMC91C95",
  756. /* 6 */ "SMC91C96",
  757. /* 7 */ "SMC91C100",
  758. /* 8 */ "SMC91C100FD",
  759. /* 9 */ "SMC91C11xFD",
  760. NULL, NULL, NULL,
  761. NULL, NULL, NULL};
  762. /*
  763. . Receive status bits
  764. */
  765. #define RS_ALGNERR 0x8000
  766. #define RS_BRODCAST 0x4000
  767. #define RS_BADCRC 0x2000
  768. #define RS_ODDFRAME 0x1000
  769. #define RS_TOOLONG 0x0800
  770. #define RS_TOOSHORT 0x0400
  771. #define RS_MULTICAST 0x0001
  772. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  773. /*
  774. * PHY IDs
  775. * LAN83C183 == LAN91C111 Internal PHY
  776. */
  777. #define PHY_LAN83C183 0x0016f840
  778. #define PHY_LAN83C180 0x02821c50
  779. /*
  780. * PHY Register Addresses (LAN91C111 Internal PHY)
  781. *
  782. * Generic PHY registers can be found in <linux/mii.h>
  783. *
  784. * These phy registers are specific to our on-board phy.
  785. */
  786. // PHY Configuration Register 1
  787. #define PHY_CFG1_REG 0x10
  788. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  789. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  790. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  791. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  792. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  793. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  794. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  795. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  796. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  797. #define PHY_CFG1_TLVL_MASK 0x003C
  798. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  799. // PHY Configuration Register 2
  800. #define PHY_CFG2_REG 0x11
  801. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  802. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  803. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  804. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  805. // PHY Status Output (and Interrupt status) Register
  806. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  807. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  808. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  809. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  810. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  811. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  812. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  813. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  814. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  815. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  816. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  817. // PHY Interrupt/Status Mask Register
  818. #define PHY_MASK_REG 0x13 // Interrupt Mask
  819. // Uses the same bit definitions as PHY_INT_REG
  820. /*
  821. * SMC91C96 ethernet config and status registers.
  822. * These are in the "attribute" space.
  823. */
  824. #define ECOR 0x8000
  825. #define ECOR_RESET 0x80
  826. #define ECOR_LEVEL_IRQ 0x40
  827. #define ECOR_WR_ATTRIB 0x04
  828. #define ECOR_ENABLE 0x01
  829. #define ECSR 0x8002
  830. #define ECSR_IOIS8 0x20
  831. #define ECSR_PWRDWN 0x04
  832. #define ECSR_INT 0x02
  833. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  834. /*
  835. * Macros to abstract register access according to the data bus
  836. * capabilities. Please use those and not the in/out primitives.
  837. * Note: the following macros do *not* select the bank -- this must
  838. * be done separately as needed in the main code. The SMC_REG() macro
  839. * only uses the bank argument for debugging purposes (when enabled).
  840. *
  841. * Note: despite inline functions being safer, everything leading to this
  842. * should preferably be macros to let BUG() display the line number in
  843. * the core source code since we're interested in the top call site
  844. * not in any inline function location.
  845. */
  846. #if SMC_DEBUG > 0
  847. #define SMC_REG(lp, reg, bank) \
  848. ({ \
  849. int __b = SMC_CURRENT_BANK(lp); \
  850. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  851. printk( "%s: bank reg screwed (0x%04x)\n", \
  852. CARDNAME, __b ); \
  853. BUG(); \
  854. } \
  855. reg<<SMC_IO_SHIFT; \
  856. })
  857. #else
  858. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  859. #endif
  860. /*
  861. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  862. * aligned to a 32 bit boundary. I tell you that does exist!
  863. * Fortunately the affected register accesses can be easily worked around
  864. * since we can write zeroes to the preceeding 16 bits without adverse
  865. * effects and use a 32-bit access.
  866. *
  867. * Enforce it on any 32-bit capable setup for now.
  868. */
  869. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  870. #define SMC_GET_PN(lp) \
  871. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  872. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  873. #define SMC_SET_PN(lp, x) \
  874. do { \
  875. if (SMC_MUST_ALIGN_WRITE(lp)) \
  876. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  877. else if (SMC_8BIT(lp)) \
  878. SMC_outb(x, ioaddr, PN_REG(lp)); \
  879. else \
  880. SMC_outw(x, ioaddr, PN_REG(lp)); \
  881. } while (0)
  882. #define SMC_GET_AR(lp) \
  883. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  884. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  885. #define SMC_GET_TXFIFO(lp) \
  886. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  887. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  888. #define SMC_GET_RXFIFO(lp) \
  889. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  890. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  891. #define SMC_GET_INT(lp) \
  892. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  893. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  894. #define SMC_ACK_INT(lp, x) \
  895. do { \
  896. if (SMC_8BIT(lp)) \
  897. SMC_outb(x, ioaddr, INT_REG(lp)); \
  898. else { \
  899. unsigned long __flags; \
  900. int __mask; \
  901. local_irq_save(__flags); \
  902. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  903. SMC_outw(__mask | (x), ioaddr, INT_REG(lp)); \
  904. local_irq_restore(__flags); \
  905. } \
  906. } while (0)
  907. #define SMC_GET_INT_MASK(lp) \
  908. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  909. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  910. #define SMC_SET_INT_MASK(lp, x) \
  911. do { \
  912. if (SMC_8BIT(lp)) \
  913. SMC_outb(x, ioaddr, IM_REG(lp)); \
  914. else \
  915. SMC_outw((x) << 8, ioaddr, INT_REG(lp)); \
  916. } while (0)
  917. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  918. #define SMC_SELECT_BANK(lp, x) \
  919. do { \
  920. if (SMC_MUST_ALIGN_WRITE(lp)) \
  921. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  922. else \
  923. SMC_outw(x, ioaddr, BANK_SELECT); \
  924. } while (0)
  925. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  926. #define SMC_SET_BASE(lp, x) SMC_outw(x, ioaddr, BASE_REG(lp))
  927. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  928. #define SMC_SET_CONFIG(lp, x) SMC_outw(x, ioaddr, CONFIG_REG(lp))
  929. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  930. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  931. #define SMC_SET_CTL(lp, x) SMC_outw(x, ioaddr, CTL_REG(lp))
  932. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  933. #define SMC_SET_MII(lp, x) SMC_outw(x, ioaddr, MII_REG(lp))
  934. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  935. #define SMC_SET_MIR(lp, x) SMC_outw(x, ioaddr, MIR_REG(lp))
  936. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  937. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(x, ioaddr, MMU_CMD_REG(lp))
  938. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  939. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  940. #define SMC_SET_PTR(lp, x) \
  941. do { \
  942. if (SMC_MUST_ALIGN_WRITE(lp)) \
  943. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  944. else \
  945. SMC_outw(x, ioaddr, PTR_REG(lp)); \
  946. } while (0)
  947. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  948. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  949. #define SMC_SET_RCR(lp, x) SMC_outw(x, ioaddr, RCR_REG(lp))
  950. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  951. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  952. #define SMC_SET_RPC(lp, x) \
  953. do { \
  954. if (SMC_MUST_ALIGN_WRITE(lp)) \
  955. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  956. else \
  957. SMC_outw(x, ioaddr, RPC_REG(lp)); \
  958. } while (0)
  959. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  960. #define SMC_SET_TCR(lp, x) SMC_outw(x, ioaddr, TCR_REG(lp))
  961. #ifndef SMC_GET_MAC_ADDR
  962. #define SMC_GET_MAC_ADDR(lp, addr) \
  963. do { \
  964. unsigned int __v; \
  965. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  966. addr[0] = __v; addr[1] = __v >> 8; \
  967. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  968. addr[2] = __v; addr[3] = __v >> 8; \
  969. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  970. addr[4] = __v; addr[5] = __v >> 8; \
  971. } while (0)
  972. #endif
  973. #define SMC_SET_MAC_ADDR(lp, addr) \
  974. do { \
  975. SMC_outw(addr[0]|(addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  976. SMC_outw(addr[2]|(addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  977. SMC_outw(addr[4]|(addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  978. } while (0)
  979. #define SMC_SET_MCAST(lp, x) \
  980. do { \
  981. const unsigned char *mt = (x); \
  982. SMC_outw(mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  983. SMC_outw(mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  984. SMC_outw(mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  985. SMC_outw(mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  986. } while (0)
  987. #define SMC_PUT_PKT_HDR(lp, status, length) \
  988. do { \
  989. if (SMC_32BIT(lp)) \
  990. SMC_outl((status) | (length)<<16, ioaddr, \
  991. DATA_REG(lp)); \
  992. else { \
  993. SMC_outw(status, ioaddr, DATA_REG(lp)); \
  994. SMC_outw(length, ioaddr, DATA_REG(lp)); \
  995. } \
  996. } while (0)
  997. #define SMC_GET_PKT_HDR(lp, status, length) \
  998. do { \
  999. if (SMC_32BIT(lp)) { \
  1000. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  1001. (status) = __val & 0xffff; \
  1002. (length) = __val >> 16; \
  1003. } else { \
  1004. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  1005. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  1006. } \
  1007. } while (0)
  1008. #define SMC_PUSH_DATA(lp, p, l) \
  1009. do { \
  1010. if (SMC_32BIT(lp)) { \
  1011. void *__ptr = (p); \
  1012. int __len = (l); \
  1013. void __iomem *__ioaddr = ioaddr; \
  1014. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  1015. __len -= 2; \
  1016. SMC_outw(*(u16 *)__ptr, ioaddr, \
  1017. DATA_REG(lp)); \
  1018. __ptr += 2; \
  1019. } \
  1020. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1021. __ioaddr = lp->datacs; \
  1022. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  1023. if (__len & 2) { \
  1024. __ptr += (__len & ~3); \
  1025. SMC_outw(*((u16 *)__ptr), ioaddr, \
  1026. DATA_REG(lp)); \
  1027. } \
  1028. } else if (SMC_16BIT(lp)) \
  1029. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  1030. else if (SMC_8BIT(lp)) \
  1031. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  1032. } while (0)
  1033. #define SMC_PULL_DATA(lp, p, l) \
  1034. do { \
  1035. if (SMC_32BIT(lp)) { \
  1036. void *__ptr = (p); \
  1037. int __len = (l); \
  1038. void __iomem *__ioaddr = ioaddr; \
  1039. if ((unsigned long)__ptr & 2) { \
  1040. /* \
  1041. * We want 32bit alignment here. \
  1042. * Since some buses perform a full \
  1043. * 32bit fetch even for 16bit data \
  1044. * we can't use SMC_inw() here. \
  1045. * Back both source (on-chip) and \
  1046. * destination pointers of 2 bytes. \
  1047. * This is possible since the call to \
  1048. * SMC_GET_PKT_HDR() already advanced \
  1049. * the source pointer of 4 bytes, and \
  1050. * the skb_reserve(skb, 2) advanced \
  1051. * the destination pointer of 2 bytes. \
  1052. */ \
  1053. __ptr -= 2; \
  1054. __len += 2; \
  1055. SMC_SET_PTR(lp, \
  1056. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  1057. } \
  1058. if (SMC_CAN_USE_DATACS && lp->datacs) \
  1059. __ioaddr = lp->datacs; \
  1060. __len += 2; \
  1061. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  1062. } else if (SMC_16BIT(lp)) \
  1063. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  1064. else if (SMC_8BIT(lp)) \
  1065. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  1066. } while (0)
  1067. #endif /* _SMC91X_H_ */