intel_i2c.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include <linux/export.h>
  32. #include "drmP.h"
  33. #include "drm.h"
  34. #include "intel_drv.h"
  35. #include "i915_drm.h"
  36. #include "i915_drv.h"
  37. struct gmbus_port {
  38. const char *name;
  39. int reg;
  40. };
  41. static const struct gmbus_port gmbus_ports[] = {
  42. { "ssc", GPIOB },
  43. { "vga", GPIOA },
  44. { "panel", GPIOC },
  45. { "dpc", GPIOD },
  46. { "dpb", GPIOE },
  47. { "dpd", GPIOF },
  48. };
  49. /* Intel GPIO access functions */
  50. #define I2C_RISEFALL_TIME 10
  51. static inline struct intel_gmbus *
  52. to_intel_gmbus(struct i2c_adapter *i2c)
  53. {
  54. return container_of(i2c, struct intel_gmbus, adapter);
  55. }
  56. void
  57. intel_i2c_reset(struct drm_device *dev)
  58. {
  59. struct drm_i915_private *dev_priv = dev->dev_private;
  60. I915_WRITE(dev_priv->gpio_mmio_base + GMBUS0, 0);
  61. }
  62. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  63. {
  64. u32 val;
  65. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  66. if (!IS_PINEVIEW(dev_priv->dev))
  67. return;
  68. val = I915_READ(DSPCLK_GATE_D);
  69. if (enable)
  70. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  71. else
  72. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  73. I915_WRITE(DSPCLK_GATE_D, val);
  74. }
  75. static u32 get_reserved(struct intel_gmbus *bus)
  76. {
  77. struct drm_i915_private *dev_priv = bus->dev_priv;
  78. struct drm_device *dev = dev_priv->dev;
  79. u32 reserved = 0;
  80. /* On most chips, these bits must be preserved in software. */
  81. if (!IS_I830(dev) && !IS_845G(dev))
  82. reserved = I915_READ_NOTRACE(bus->gpio_reg) &
  83. (GPIO_DATA_PULLUP_DISABLE |
  84. GPIO_CLOCK_PULLUP_DISABLE);
  85. return reserved;
  86. }
  87. static int get_clock(void *data)
  88. {
  89. struct intel_gmbus *bus = data;
  90. struct drm_i915_private *dev_priv = bus->dev_priv;
  91. u32 reserved = get_reserved(bus);
  92. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_CLOCK_DIR_MASK);
  93. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  94. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_CLOCK_VAL_IN) != 0;
  95. }
  96. static int get_data(void *data)
  97. {
  98. struct intel_gmbus *bus = data;
  99. struct drm_i915_private *dev_priv = bus->dev_priv;
  100. u32 reserved = get_reserved(bus);
  101. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | GPIO_DATA_DIR_MASK);
  102. I915_WRITE_NOTRACE(bus->gpio_reg, reserved);
  103. return (I915_READ_NOTRACE(bus->gpio_reg) & GPIO_DATA_VAL_IN) != 0;
  104. }
  105. static void set_clock(void *data, int state_high)
  106. {
  107. struct intel_gmbus *bus = data;
  108. struct drm_i915_private *dev_priv = bus->dev_priv;
  109. u32 reserved = get_reserved(bus);
  110. u32 clock_bits;
  111. if (state_high)
  112. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  113. else
  114. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  115. GPIO_CLOCK_VAL_MASK;
  116. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | clock_bits);
  117. POSTING_READ(bus->gpio_reg);
  118. }
  119. static void set_data(void *data, int state_high)
  120. {
  121. struct intel_gmbus *bus = data;
  122. struct drm_i915_private *dev_priv = bus->dev_priv;
  123. u32 reserved = get_reserved(bus);
  124. u32 data_bits;
  125. if (state_high)
  126. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  127. else
  128. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  129. GPIO_DATA_VAL_MASK;
  130. I915_WRITE_NOTRACE(bus->gpio_reg, reserved | data_bits);
  131. POSTING_READ(bus->gpio_reg);
  132. }
  133. static int
  134. intel_gpio_pre_xfer(struct i2c_adapter *adapter)
  135. {
  136. struct intel_gmbus *bus = container_of(adapter,
  137. struct intel_gmbus,
  138. adapter);
  139. struct drm_i915_private *dev_priv = bus->dev_priv;
  140. intel_i2c_reset(dev_priv->dev);
  141. intel_i2c_quirk_set(dev_priv, true);
  142. set_data(bus, 1);
  143. set_clock(bus, 1);
  144. udelay(I2C_RISEFALL_TIME);
  145. return 0;
  146. }
  147. static void
  148. intel_gpio_post_xfer(struct i2c_adapter *adapter)
  149. {
  150. struct intel_gmbus *bus = container_of(adapter,
  151. struct intel_gmbus,
  152. adapter);
  153. struct drm_i915_private *dev_priv = bus->dev_priv;
  154. set_data(bus, 1);
  155. set_clock(bus, 1);
  156. intel_i2c_quirk_set(dev_priv, false);
  157. }
  158. static void
  159. intel_gpio_setup(struct intel_gmbus *bus, u32 pin)
  160. {
  161. struct drm_i915_private *dev_priv = bus->dev_priv;
  162. struct i2c_algo_bit_data *algo;
  163. algo = &bus->bit_algo;
  164. /* -1 to map pin pair to gmbus index */
  165. bus->gpio_reg = dev_priv->gpio_mmio_base + gmbus_ports[pin - 1].reg;
  166. bus->adapter.algo_data = algo;
  167. algo->setsda = set_data;
  168. algo->setscl = set_clock;
  169. algo->getsda = get_data;
  170. algo->getscl = get_clock;
  171. algo->pre_xfer = intel_gpio_pre_xfer;
  172. algo->post_xfer = intel_gpio_post_xfer;
  173. algo->udelay = I2C_RISEFALL_TIME;
  174. algo->timeout = usecs_to_jiffies(2200);
  175. algo->data = bus;
  176. }
  177. static int
  178. gmbus_xfer_read(struct drm_i915_private *dev_priv, struct i2c_msg *msg,
  179. u32 gmbus1_index)
  180. {
  181. int reg_offset = dev_priv->gpio_mmio_base;
  182. u16 len = msg->len;
  183. u8 *buf = msg->buf;
  184. I915_WRITE(GMBUS1 + reg_offset,
  185. gmbus1_index |
  186. GMBUS_CYCLE_WAIT |
  187. (len << GMBUS_BYTE_COUNT_SHIFT) |
  188. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  189. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  190. POSTING_READ(GMBUS2 + reg_offset);
  191. do {
  192. u32 val, loop = 0;
  193. if (wait_for(I915_READ(GMBUS2 + reg_offset) &
  194. (GMBUS_SATOER | GMBUS_HW_RDY),
  195. 50))
  196. return -ETIMEDOUT;
  197. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  198. return -ENXIO;
  199. val = I915_READ(GMBUS3 + reg_offset);
  200. do {
  201. *buf++ = val & 0xff;
  202. val >>= 8;
  203. } while (--len && ++loop < 4);
  204. } while (len);
  205. return 0;
  206. }
  207. static int
  208. gmbus_xfer_write(struct drm_i915_private *dev_priv, struct i2c_msg *msg)
  209. {
  210. int reg_offset = dev_priv->gpio_mmio_base;
  211. u16 len = msg->len;
  212. u8 *buf = msg->buf;
  213. u32 val, loop;
  214. val = loop = 0;
  215. while (len && loop < 4) {
  216. val |= *buf++ << (8 * loop++);
  217. len -= 1;
  218. }
  219. I915_WRITE(GMBUS3 + reg_offset, val);
  220. I915_WRITE(GMBUS1 + reg_offset,
  221. GMBUS_CYCLE_WAIT |
  222. (msg->len << GMBUS_BYTE_COUNT_SHIFT) |
  223. (msg->addr << GMBUS_SLAVE_ADDR_SHIFT) |
  224. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  225. POSTING_READ(GMBUS2 + reg_offset);
  226. while (len) {
  227. val = loop = 0;
  228. do {
  229. val |= *buf++ << (8 * loop);
  230. } while (--len && ++loop < 4);
  231. I915_WRITE(GMBUS3 + reg_offset, val);
  232. POSTING_READ(GMBUS2 + reg_offset);
  233. if (wait_for(I915_READ(GMBUS2 + reg_offset) &
  234. (GMBUS_SATOER | GMBUS_HW_RDY),
  235. 50))
  236. return -ETIMEDOUT;
  237. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  238. return -ENXIO;
  239. }
  240. return 0;
  241. }
  242. /*
  243. * The gmbus controller can combine a 1 or 2 byte write with a read that
  244. * immediately follows it by using an "INDEX" cycle.
  245. */
  246. static bool
  247. gmbus_is_index_read(struct i2c_msg *msgs, int i, int num)
  248. {
  249. return (i + 1 < num &&
  250. !(msgs[i].flags & I2C_M_RD) && msgs[i].len <= 2 &&
  251. (msgs[i + 1].flags & I2C_M_RD));
  252. }
  253. static int
  254. gmbus_xfer_index_read(struct drm_i915_private *dev_priv, struct i2c_msg *msgs)
  255. {
  256. int reg_offset = dev_priv->gpio_mmio_base;
  257. u32 gmbus1_index = 0;
  258. u32 gmbus5 = 0;
  259. int ret;
  260. if (msgs[0].len == 2)
  261. gmbus5 = GMBUS_2BYTE_INDEX_EN |
  262. msgs[0].buf[1] | (msgs[0].buf[0] << 8);
  263. if (msgs[0].len == 1)
  264. gmbus1_index = GMBUS_CYCLE_INDEX |
  265. (msgs[0].buf[0] << GMBUS_SLAVE_INDEX_SHIFT);
  266. /* GMBUS5 holds 16-bit index */
  267. if (gmbus5)
  268. I915_WRITE(GMBUS5 + reg_offset, gmbus5);
  269. ret = gmbus_xfer_read(dev_priv, &msgs[1], gmbus1_index);
  270. /* Clear GMBUS5 after each index transfer */
  271. if (gmbus5)
  272. I915_WRITE(GMBUS5 + reg_offset, 0);
  273. return ret;
  274. }
  275. static int
  276. gmbus_xfer(struct i2c_adapter *adapter,
  277. struct i2c_msg *msgs,
  278. int num)
  279. {
  280. struct intel_gmbus *bus = container_of(adapter,
  281. struct intel_gmbus,
  282. adapter);
  283. struct drm_i915_private *dev_priv = bus->dev_priv;
  284. int i, reg_offset;
  285. int ret = 0;
  286. mutex_lock(&dev_priv->gmbus_mutex);
  287. if (bus->force_bit) {
  288. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  289. goto out;
  290. }
  291. reg_offset = dev_priv->gpio_mmio_base;
  292. I915_WRITE(GMBUS0 + reg_offset, bus->reg0);
  293. for (i = 0; i < num; i++) {
  294. if (gmbus_is_index_read(msgs, i, num)) {
  295. ret = gmbus_xfer_index_read(dev_priv, &msgs[i]);
  296. i += 1; /* set i to the index of the read xfer */
  297. } else if (msgs[i].flags & I2C_M_RD) {
  298. ret = gmbus_xfer_read(dev_priv, &msgs[i], 0);
  299. } else {
  300. ret = gmbus_xfer_write(dev_priv, &msgs[i]);
  301. }
  302. if (ret == -ETIMEDOUT)
  303. goto timeout;
  304. if (ret == -ENXIO)
  305. goto clear_err;
  306. if (wait_for(I915_READ(GMBUS2 + reg_offset) &
  307. (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE),
  308. 50))
  309. goto timeout;
  310. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  311. goto clear_err;
  312. }
  313. /* Generate a STOP condition on the bus. Note that gmbus can't generata
  314. * a STOP on the very first cycle. To simplify the code we
  315. * unconditionally generate the STOP condition with an additional gmbus
  316. * cycle. */
  317. I915_WRITE(GMBUS1 + reg_offset, GMBUS_CYCLE_STOP | GMBUS_SW_RDY);
  318. /* Mark the GMBUS interface as disabled after waiting for idle.
  319. * We will re-enable it at the start of the next xfer,
  320. * till then let it sleep.
  321. */
  322. if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0,
  323. 10)) {
  324. DRM_INFO("GMBUS [%s] timed out waiting for idle\n",
  325. adapter->name);
  326. ret = -ETIMEDOUT;
  327. }
  328. I915_WRITE(GMBUS0 + reg_offset, 0);
  329. ret = ret ?: i;
  330. goto out;
  331. clear_err:
  332. /*
  333. * Wait for bus to IDLE before clearing NAK.
  334. * If we clear the NAK while bus is still active, then it will stay
  335. * active and the next transaction may fail.
  336. */
  337. if (wait_for((I915_READ(GMBUS2 + reg_offset) & GMBUS_ACTIVE) == 0,
  338. 10))
  339. DRM_INFO("GMBUS [%s] timed out after NAK\n", adapter->name);
  340. /* Toggle the Software Clear Interrupt bit. This has the effect
  341. * of resetting the GMBUS controller and so clearing the
  342. * BUS_ERROR raised by the slave's NAK.
  343. */
  344. I915_WRITE(GMBUS1 + reg_offset, GMBUS_SW_CLR_INT);
  345. I915_WRITE(GMBUS1 + reg_offset, 0);
  346. I915_WRITE(GMBUS0 + reg_offset, 0);
  347. DRM_DEBUG_DRIVER("GMBUS [%s] NAK for addr: %04x %c(%d)\n",
  348. adapter->name, msgs[i].addr,
  349. (msgs[i].flags & I2C_M_RD) ? 'r' : 'w', msgs[i].len);
  350. /*
  351. * If no ACK is received during the address phase of a transaction,
  352. * the adapter must report -ENXIO.
  353. * It is not clear what to return if no ACK is received at other times.
  354. * So, we always return -ENXIO in all NAK cases, to ensure we send
  355. * it at least during the one case that is specified.
  356. */
  357. ret = -ENXIO;
  358. goto out;
  359. timeout:
  360. DRM_INFO("GMBUS [%s] timed out, falling back to bit banging on pin %d\n",
  361. bus->adapter.name, bus->reg0 & 0xff);
  362. I915_WRITE(GMBUS0 + reg_offset, 0);
  363. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  364. bus->force_bit = true;
  365. ret = i2c_bit_algo.master_xfer(adapter, msgs, num);
  366. out:
  367. mutex_unlock(&dev_priv->gmbus_mutex);
  368. return ret;
  369. }
  370. static u32 gmbus_func(struct i2c_adapter *adapter)
  371. {
  372. return i2c_bit_algo.functionality(adapter) &
  373. (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  374. /* I2C_FUNC_10BIT_ADDR | */
  375. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  376. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  377. }
  378. static const struct i2c_algorithm gmbus_algorithm = {
  379. .master_xfer = gmbus_xfer,
  380. .functionality = gmbus_func
  381. };
  382. /**
  383. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  384. * @dev: DRM device
  385. */
  386. int intel_setup_gmbus(struct drm_device *dev)
  387. {
  388. struct drm_i915_private *dev_priv = dev->dev_private;
  389. int ret, i;
  390. if (HAS_PCH_SPLIT(dev))
  391. dev_priv->gpio_mmio_base = PCH_GPIOA - GPIOA;
  392. else
  393. dev_priv->gpio_mmio_base = 0;
  394. mutex_init(&dev_priv->gmbus_mutex);
  395. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  396. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  397. u32 port = i + 1; /* +1 to map gmbus index to pin pair */
  398. bus->adapter.owner = THIS_MODULE;
  399. bus->adapter.class = I2C_CLASS_DDC;
  400. snprintf(bus->adapter.name,
  401. sizeof(bus->adapter.name),
  402. "i915 gmbus %s",
  403. gmbus_ports[i].name);
  404. bus->adapter.dev.parent = &dev->pdev->dev;
  405. bus->dev_priv = dev_priv;
  406. bus->adapter.algo = &gmbus_algorithm;
  407. ret = i2c_add_adapter(&bus->adapter);
  408. if (ret)
  409. goto err;
  410. /* By default use a conservative clock rate */
  411. bus->reg0 = port | GMBUS_RATE_100KHZ;
  412. intel_gpio_setup(bus, port);
  413. }
  414. intel_i2c_reset(dev_priv->dev);
  415. return 0;
  416. err:
  417. while (--i) {
  418. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  419. i2c_del_adapter(&bus->adapter);
  420. }
  421. return ret;
  422. }
  423. struct i2c_adapter *intel_gmbus_get_adapter(struct drm_i915_private *dev_priv,
  424. unsigned port)
  425. {
  426. WARN_ON(!intel_gmbus_is_port_valid(port));
  427. /* -1 to map pin pair to gmbus index */
  428. return (intel_gmbus_is_port_valid(port)) ?
  429. &dev_priv->gmbus[port - 1].adapter : NULL;
  430. }
  431. void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed)
  432. {
  433. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  434. bus->reg0 = (bus->reg0 & ~(0x3 << 8)) | speed;
  435. }
  436. void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit)
  437. {
  438. struct intel_gmbus *bus = to_intel_gmbus(adapter);
  439. bus->force_bit = force_bit;
  440. }
  441. void intel_teardown_gmbus(struct drm_device *dev)
  442. {
  443. struct drm_i915_private *dev_priv = dev->dev_private;
  444. int i;
  445. if (dev_priv->gmbus == NULL)
  446. return;
  447. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  448. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  449. i2c_del_adapter(&bus->adapter);
  450. }
  451. }