gpio.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <mach/hardware.h>
  20. #include <asm/irq.h>
  21. #include <mach/irqs.h>
  22. #include <mach/gpio.h>
  23. #include <asm/mach/irq.h>
  24. #include <asm/io.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE IO_ADDRESS(0xfffce000)
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE IO_ADDRESS(0xfffbe400)
  41. #define OMAP1610_GPIO2_BASE IO_ADDRESS(0xfffbec00)
  42. #define OMAP1610_GPIO3_BASE IO_ADDRESS(0xfffbb400)
  43. #define OMAP1610_GPIO4_BASE IO_ADDRESS(0xfffbbc00)
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE IO_ADDRESS(0xfffbc000)
  65. #define OMAP730_GPIO2_BASE IO_ADDRESS(0xfffbc800)
  66. #define OMAP730_GPIO3_BASE IO_ADDRESS(0xfffbd000)
  67. #define OMAP730_GPIO4_BASE IO_ADDRESS(0xfffbd800)
  68. #define OMAP730_GPIO5_BASE IO_ADDRESS(0xfffbe000)
  69. #define OMAP730_GPIO6_BASE IO_ADDRESS(0xfffbe800)
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE IO_ADDRESS(0x48018000)
  80. #define OMAP242X_GPIO2_BASE IO_ADDRESS(0x4801a000)
  81. #define OMAP242X_GPIO3_BASE IO_ADDRESS(0x4801c000)
  82. #define OMAP242X_GPIO4_BASE IO_ADDRESS(0x4801e000)
  83. #define OMAP243X_GPIO1_BASE IO_ADDRESS(0x4900C000)
  84. #define OMAP243X_GPIO2_BASE IO_ADDRESS(0x4900E000)
  85. #define OMAP243X_GPIO3_BASE IO_ADDRESS(0x49010000)
  86. #define OMAP243X_GPIO4_BASE IO_ADDRESS(0x49012000)
  87. #define OMAP243X_GPIO5_BASE IO_ADDRESS(0x480B6000)
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  104. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  105. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  106. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  107. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  108. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  109. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  110. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  111. /*
  112. * omap34xx specific GPIO registers
  113. */
  114. #define OMAP34XX_GPIO1_BASE IO_ADDRESS(0x48310000)
  115. #define OMAP34XX_GPIO2_BASE IO_ADDRESS(0x49050000)
  116. #define OMAP34XX_GPIO3_BASE IO_ADDRESS(0x49052000)
  117. #define OMAP34XX_GPIO4_BASE IO_ADDRESS(0x49054000)
  118. #define OMAP34XX_GPIO5_BASE IO_ADDRESS(0x49056000)
  119. #define OMAP34XX_GPIO6_BASE IO_ADDRESS(0x49058000)
  120. #define OMAP_MPUIO_VBASE IO_ADDRESS(OMAP_MPUIO_BASE)
  121. struct gpio_bank {
  122. void __iomem *base;
  123. u16 irq;
  124. u16 virtual_irq_start;
  125. int method;
  126. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  127. u32 suspend_wakeup;
  128. u32 saved_wakeup;
  129. #endif
  130. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  131. u32 non_wakeup_gpios;
  132. u32 enabled_non_wakeup_gpios;
  133. u32 saved_datain;
  134. u32 saved_fallingdetect;
  135. u32 saved_risingdetect;
  136. #endif
  137. u32 level_mask;
  138. spinlock_t lock;
  139. struct gpio_chip chip;
  140. };
  141. #define METHOD_MPUIO 0
  142. #define METHOD_GPIO_1510 1
  143. #define METHOD_GPIO_1610 2
  144. #define METHOD_GPIO_730 3
  145. #define METHOD_GPIO_24XX 4
  146. #ifdef CONFIG_ARCH_OMAP16XX
  147. static struct gpio_bank gpio_bank_1610[5] = {
  148. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  149. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  150. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  151. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  152. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  153. };
  154. #endif
  155. #ifdef CONFIG_ARCH_OMAP15XX
  156. static struct gpio_bank gpio_bank_1510[2] = {
  157. { OMAP_MPUIO_VBASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  158. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  159. };
  160. #endif
  161. #ifdef CONFIG_ARCH_OMAP730
  162. static struct gpio_bank gpio_bank_730[7] = {
  163. { OMAP_MPUIO_VBASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  164. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  165. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  166. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  167. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  168. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  169. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  170. };
  171. #endif
  172. #ifdef CONFIG_ARCH_OMAP24XX
  173. static struct gpio_bank gpio_bank_242x[4] = {
  174. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  175. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  176. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  177. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  178. };
  179. static struct gpio_bank gpio_bank_243x[5] = {
  180. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  181. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  182. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  183. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  184. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  185. };
  186. #endif
  187. #ifdef CONFIG_ARCH_OMAP34XX
  188. static struct gpio_bank gpio_bank_34xx[6] = {
  189. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  191. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  193. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  194. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  195. };
  196. #endif
  197. static struct gpio_bank *gpio_bank;
  198. static int gpio_bank_count;
  199. static inline struct gpio_bank *get_gpio_bank(int gpio)
  200. {
  201. if (cpu_is_omap15xx()) {
  202. if (OMAP_GPIO_IS_MPUIO(gpio))
  203. return &gpio_bank[0];
  204. return &gpio_bank[1];
  205. }
  206. if (cpu_is_omap16xx()) {
  207. if (OMAP_GPIO_IS_MPUIO(gpio))
  208. return &gpio_bank[0];
  209. return &gpio_bank[1 + (gpio >> 4)];
  210. }
  211. if (cpu_is_omap730()) {
  212. if (OMAP_GPIO_IS_MPUIO(gpio))
  213. return &gpio_bank[0];
  214. return &gpio_bank[1 + (gpio >> 5)];
  215. }
  216. if (cpu_is_omap24xx())
  217. return &gpio_bank[gpio >> 5];
  218. if (cpu_is_omap34xx())
  219. return &gpio_bank[gpio >> 5];
  220. }
  221. static inline int get_gpio_index(int gpio)
  222. {
  223. if (cpu_is_omap730())
  224. return gpio & 0x1f;
  225. if (cpu_is_omap24xx())
  226. return gpio & 0x1f;
  227. if (cpu_is_omap34xx())
  228. return gpio & 0x1f;
  229. return gpio & 0x0f;
  230. }
  231. static inline int gpio_valid(int gpio)
  232. {
  233. if (gpio < 0)
  234. return -1;
  235. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  236. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  237. return -1;
  238. return 0;
  239. }
  240. if (cpu_is_omap15xx() && gpio < 16)
  241. return 0;
  242. if ((cpu_is_omap16xx()) && gpio < 64)
  243. return 0;
  244. if (cpu_is_omap730() && gpio < 192)
  245. return 0;
  246. if (cpu_is_omap24xx() && gpio < 128)
  247. return 0;
  248. if (cpu_is_omap34xx() && gpio < 160)
  249. return 0;
  250. return -1;
  251. }
  252. static int check_gpio(int gpio)
  253. {
  254. if (unlikely(gpio_valid(gpio)) < 0) {
  255. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  256. dump_stack();
  257. return -1;
  258. }
  259. return 0;
  260. }
  261. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  262. {
  263. void __iomem *reg = bank->base;
  264. u32 l;
  265. switch (bank->method) {
  266. #ifdef CONFIG_ARCH_OMAP1
  267. case METHOD_MPUIO:
  268. reg += OMAP_MPUIO_IO_CNTL;
  269. break;
  270. #endif
  271. #ifdef CONFIG_ARCH_OMAP15XX
  272. case METHOD_GPIO_1510:
  273. reg += OMAP1510_GPIO_DIR_CONTROL;
  274. break;
  275. #endif
  276. #ifdef CONFIG_ARCH_OMAP16XX
  277. case METHOD_GPIO_1610:
  278. reg += OMAP1610_GPIO_DIRECTION;
  279. break;
  280. #endif
  281. #ifdef CONFIG_ARCH_OMAP730
  282. case METHOD_GPIO_730:
  283. reg += OMAP730_GPIO_DIR_CONTROL;
  284. break;
  285. #endif
  286. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  287. case METHOD_GPIO_24XX:
  288. reg += OMAP24XX_GPIO_OE;
  289. break;
  290. #endif
  291. default:
  292. WARN_ON(1);
  293. return;
  294. }
  295. l = __raw_readl(reg);
  296. if (is_input)
  297. l |= 1 << gpio;
  298. else
  299. l &= ~(1 << gpio);
  300. __raw_writel(l, reg);
  301. }
  302. void omap_set_gpio_direction(int gpio, int is_input)
  303. {
  304. struct gpio_bank *bank;
  305. unsigned long flags;
  306. if (check_gpio(gpio) < 0)
  307. return;
  308. bank = get_gpio_bank(gpio);
  309. spin_lock_irqsave(&bank->lock, flags);
  310. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  311. spin_unlock_irqrestore(&bank->lock, flags);
  312. }
  313. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  314. {
  315. void __iomem *reg = bank->base;
  316. u32 l = 0;
  317. switch (bank->method) {
  318. #ifdef CONFIG_ARCH_OMAP1
  319. case METHOD_MPUIO:
  320. reg += OMAP_MPUIO_OUTPUT;
  321. l = __raw_readl(reg);
  322. if (enable)
  323. l |= 1 << gpio;
  324. else
  325. l &= ~(1 << gpio);
  326. break;
  327. #endif
  328. #ifdef CONFIG_ARCH_OMAP15XX
  329. case METHOD_GPIO_1510:
  330. reg += OMAP1510_GPIO_DATA_OUTPUT;
  331. l = __raw_readl(reg);
  332. if (enable)
  333. l |= 1 << gpio;
  334. else
  335. l &= ~(1 << gpio);
  336. break;
  337. #endif
  338. #ifdef CONFIG_ARCH_OMAP16XX
  339. case METHOD_GPIO_1610:
  340. if (enable)
  341. reg += OMAP1610_GPIO_SET_DATAOUT;
  342. else
  343. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  344. l = 1 << gpio;
  345. break;
  346. #endif
  347. #ifdef CONFIG_ARCH_OMAP730
  348. case METHOD_GPIO_730:
  349. reg += OMAP730_GPIO_DATA_OUTPUT;
  350. l = __raw_readl(reg);
  351. if (enable)
  352. l |= 1 << gpio;
  353. else
  354. l &= ~(1 << gpio);
  355. break;
  356. #endif
  357. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  358. case METHOD_GPIO_24XX:
  359. if (enable)
  360. reg += OMAP24XX_GPIO_SETDATAOUT;
  361. else
  362. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  363. l = 1 << gpio;
  364. break;
  365. #endif
  366. default:
  367. WARN_ON(1);
  368. return;
  369. }
  370. __raw_writel(l, reg);
  371. }
  372. void omap_set_gpio_dataout(int gpio, int enable)
  373. {
  374. struct gpio_bank *bank;
  375. unsigned long flags;
  376. if (check_gpio(gpio) < 0)
  377. return;
  378. bank = get_gpio_bank(gpio);
  379. spin_lock_irqsave(&bank->lock, flags);
  380. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  381. spin_unlock_irqrestore(&bank->lock, flags);
  382. }
  383. int omap_get_gpio_datain(int gpio)
  384. {
  385. struct gpio_bank *bank;
  386. void __iomem *reg;
  387. if (check_gpio(gpio) < 0)
  388. return -EINVAL;
  389. bank = get_gpio_bank(gpio);
  390. reg = bank->base;
  391. switch (bank->method) {
  392. #ifdef CONFIG_ARCH_OMAP1
  393. case METHOD_MPUIO:
  394. reg += OMAP_MPUIO_INPUT_LATCH;
  395. break;
  396. #endif
  397. #ifdef CONFIG_ARCH_OMAP15XX
  398. case METHOD_GPIO_1510:
  399. reg += OMAP1510_GPIO_DATA_INPUT;
  400. break;
  401. #endif
  402. #ifdef CONFIG_ARCH_OMAP16XX
  403. case METHOD_GPIO_1610:
  404. reg += OMAP1610_GPIO_DATAIN;
  405. break;
  406. #endif
  407. #ifdef CONFIG_ARCH_OMAP730
  408. case METHOD_GPIO_730:
  409. reg += OMAP730_GPIO_DATA_INPUT;
  410. break;
  411. #endif
  412. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  413. case METHOD_GPIO_24XX:
  414. reg += OMAP24XX_GPIO_DATAIN;
  415. break;
  416. #endif
  417. default:
  418. return -EINVAL;
  419. }
  420. return (__raw_readl(reg)
  421. & (1 << get_gpio_index(gpio))) != 0;
  422. }
  423. #define MOD_REG_BIT(reg, bit_mask, set) \
  424. do { \
  425. int l = __raw_readl(base + reg); \
  426. if (set) l |= bit_mask; \
  427. else l &= ~bit_mask; \
  428. __raw_writel(l, base + reg); \
  429. } while(0)
  430. void omap_set_gpio_debounce(int gpio, int enable)
  431. {
  432. struct gpio_bank *bank;
  433. void __iomem *reg;
  434. u32 val, l = 1 << get_gpio_index(gpio);
  435. if (cpu_class_is_omap1())
  436. return;
  437. bank = get_gpio_bank(gpio);
  438. reg = bank->base;
  439. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  440. val = __raw_readl(reg);
  441. if (enable)
  442. val |= l;
  443. else
  444. val &= ~l;
  445. __raw_writel(val, reg);
  446. }
  447. EXPORT_SYMBOL(omap_set_gpio_debounce);
  448. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  449. {
  450. struct gpio_bank *bank;
  451. void __iomem *reg;
  452. if (cpu_class_is_omap1())
  453. return;
  454. bank = get_gpio_bank(gpio);
  455. reg = bank->base;
  456. enc_time &= 0xff;
  457. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  458. __raw_writel(enc_time, reg);
  459. }
  460. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  461. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  462. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  463. int trigger)
  464. {
  465. void __iomem *base = bank->base;
  466. u32 gpio_bit = 1 << gpio;
  467. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  468. trigger & IRQ_TYPE_LEVEL_LOW);
  469. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  470. trigger & IRQ_TYPE_LEVEL_HIGH);
  471. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  472. trigger & IRQ_TYPE_EDGE_RISING);
  473. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  474. trigger & IRQ_TYPE_EDGE_FALLING);
  475. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  476. if (trigger != 0)
  477. __raw_writel(1 << gpio, bank->base
  478. + OMAP24XX_GPIO_SETWKUENA);
  479. else
  480. __raw_writel(1 << gpio, bank->base
  481. + OMAP24XX_GPIO_CLEARWKUENA);
  482. } else {
  483. if (trigger != 0)
  484. bank->enabled_non_wakeup_gpios |= gpio_bit;
  485. else
  486. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  487. }
  488. bank->level_mask =
  489. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  490. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  491. }
  492. #endif
  493. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  494. {
  495. void __iomem *reg = bank->base;
  496. u32 l = 0;
  497. switch (bank->method) {
  498. #ifdef CONFIG_ARCH_OMAP1
  499. case METHOD_MPUIO:
  500. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  501. l = __raw_readl(reg);
  502. if (trigger & IRQ_TYPE_EDGE_RISING)
  503. l |= 1 << gpio;
  504. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  505. l &= ~(1 << gpio);
  506. else
  507. goto bad;
  508. break;
  509. #endif
  510. #ifdef CONFIG_ARCH_OMAP15XX
  511. case METHOD_GPIO_1510:
  512. reg += OMAP1510_GPIO_INT_CONTROL;
  513. l = __raw_readl(reg);
  514. if (trigger & IRQ_TYPE_EDGE_RISING)
  515. l |= 1 << gpio;
  516. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  517. l &= ~(1 << gpio);
  518. else
  519. goto bad;
  520. break;
  521. #endif
  522. #ifdef CONFIG_ARCH_OMAP16XX
  523. case METHOD_GPIO_1610:
  524. if (gpio & 0x08)
  525. reg += OMAP1610_GPIO_EDGE_CTRL2;
  526. else
  527. reg += OMAP1610_GPIO_EDGE_CTRL1;
  528. gpio &= 0x07;
  529. l = __raw_readl(reg);
  530. l &= ~(3 << (gpio << 1));
  531. if (trigger & IRQ_TYPE_EDGE_RISING)
  532. l |= 2 << (gpio << 1);
  533. if (trigger & IRQ_TYPE_EDGE_FALLING)
  534. l |= 1 << (gpio << 1);
  535. if (trigger)
  536. /* Enable wake-up during idle for dynamic tick */
  537. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  538. else
  539. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  540. break;
  541. #endif
  542. #ifdef CONFIG_ARCH_OMAP730
  543. case METHOD_GPIO_730:
  544. reg += OMAP730_GPIO_INT_CONTROL;
  545. l = __raw_readl(reg);
  546. if (trigger & IRQ_TYPE_EDGE_RISING)
  547. l |= 1 << gpio;
  548. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  549. l &= ~(1 << gpio);
  550. else
  551. goto bad;
  552. break;
  553. #endif
  554. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  555. case METHOD_GPIO_24XX:
  556. set_24xx_gpio_triggering(bank, gpio, trigger);
  557. break;
  558. #endif
  559. default:
  560. goto bad;
  561. }
  562. __raw_writel(l, reg);
  563. return 0;
  564. bad:
  565. return -EINVAL;
  566. }
  567. static int gpio_irq_type(unsigned irq, unsigned type)
  568. {
  569. struct gpio_bank *bank;
  570. unsigned gpio;
  571. int retval;
  572. unsigned long flags;
  573. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  574. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  575. else
  576. gpio = irq - IH_GPIO_BASE;
  577. if (check_gpio(gpio) < 0)
  578. return -EINVAL;
  579. if (type & ~IRQ_TYPE_SENSE_MASK)
  580. return -EINVAL;
  581. /* OMAP1 allows only only edge triggering */
  582. if (!cpu_class_is_omap2()
  583. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  584. return -EINVAL;
  585. bank = get_irq_chip_data(irq);
  586. spin_lock_irqsave(&bank->lock, flags);
  587. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  588. if (retval == 0) {
  589. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  590. irq_desc[irq].status |= type;
  591. }
  592. spin_unlock_irqrestore(&bank->lock, flags);
  593. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  594. __set_irq_handler_unlocked(irq, handle_level_irq);
  595. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  596. __set_irq_handler_unlocked(irq, handle_edge_irq);
  597. return retval;
  598. }
  599. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  600. {
  601. void __iomem *reg = bank->base;
  602. switch (bank->method) {
  603. #ifdef CONFIG_ARCH_OMAP1
  604. case METHOD_MPUIO:
  605. /* MPUIO irqstatus is reset by reading the status register,
  606. * so do nothing here */
  607. return;
  608. #endif
  609. #ifdef CONFIG_ARCH_OMAP15XX
  610. case METHOD_GPIO_1510:
  611. reg += OMAP1510_GPIO_INT_STATUS;
  612. break;
  613. #endif
  614. #ifdef CONFIG_ARCH_OMAP16XX
  615. case METHOD_GPIO_1610:
  616. reg += OMAP1610_GPIO_IRQSTATUS1;
  617. break;
  618. #endif
  619. #ifdef CONFIG_ARCH_OMAP730
  620. case METHOD_GPIO_730:
  621. reg += OMAP730_GPIO_INT_STATUS;
  622. break;
  623. #endif
  624. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  625. case METHOD_GPIO_24XX:
  626. reg += OMAP24XX_GPIO_IRQSTATUS1;
  627. break;
  628. #endif
  629. default:
  630. WARN_ON(1);
  631. return;
  632. }
  633. __raw_writel(gpio_mask, reg);
  634. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  635. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  636. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  637. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  638. #endif
  639. }
  640. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  641. {
  642. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  643. }
  644. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  645. {
  646. void __iomem *reg = bank->base;
  647. int inv = 0;
  648. u32 l;
  649. u32 mask;
  650. switch (bank->method) {
  651. #ifdef CONFIG_ARCH_OMAP1
  652. case METHOD_MPUIO:
  653. reg += OMAP_MPUIO_GPIO_MASKIT;
  654. mask = 0xffff;
  655. inv = 1;
  656. break;
  657. #endif
  658. #ifdef CONFIG_ARCH_OMAP15XX
  659. case METHOD_GPIO_1510:
  660. reg += OMAP1510_GPIO_INT_MASK;
  661. mask = 0xffff;
  662. inv = 1;
  663. break;
  664. #endif
  665. #ifdef CONFIG_ARCH_OMAP16XX
  666. case METHOD_GPIO_1610:
  667. reg += OMAP1610_GPIO_IRQENABLE1;
  668. mask = 0xffff;
  669. break;
  670. #endif
  671. #ifdef CONFIG_ARCH_OMAP730
  672. case METHOD_GPIO_730:
  673. reg += OMAP730_GPIO_INT_MASK;
  674. mask = 0xffffffff;
  675. inv = 1;
  676. break;
  677. #endif
  678. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  679. case METHOD_GPIO_24XX:
  680. reg += OMAP24XX_GPIO_IRQENABLE1;
  681. mask = 0xffffffff;
  682. break;
  683. #endif
  684. default:
  685. WARN_ON(1);
  686. return 0;
  687. }
  688. l = __raw_readl(reg);
  689. if (inv)
  690. l = ~l;
  691. l &= mask;
  692. return l;
  693. }
  694. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  695. {
  696. void __iomem *reg = bank->base;
  697. u32 l;
  698. switch (bank->method) {
  699. #ifdef CONFIG_ARCH_OMAP1
  700. case METHOD_MPUIO:
  701. reg += OMAP_MPUIO_GPIO_MASKIT;
  702. l = __raw_readl(reg);
  703. if (enable)
  704. l &= ~(gpio_mask);
  705. else
  706. l |= gpio_mask;
  707. break;
  708. #endif
  709. #ifdef CONFIG_ARCH_OMAP15XX
  710. case METHOD_GPIO_1510:
  711. reg += OMAP1510_GPIO_INT_MASK;
  712. l = __raw_readl(reg);
  713. if (enable)
  714. l &= ~(gpio_mask);
  715. else
  716. l |= gpio_mask;
  717. break;
  718. #endif
  719. #ifdef CONFIG_ARCH_OMAP16XX
  720. case METHOD_GPIO_1610:
  721. if (enable)
  722. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  723. else
  724. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  725. l = gpio_mask;
  726. break;
  727. #endif
  728. #ifdef CONFIG_ARCH_OMAP730
  729. case METHOD_GPIO_730:
  730. reg += OMAP730_GPIO_INT_MASK;
  731. l = __raw_readl(reg);
  732. if (enable)
  733. l &= ~(gpio_mask);
  734. else
  735. l |= gpio_mask;
  736. break;
  737. #endif
  738. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  739. case METHOD_GPIO_24XX:
  740. if (enable)
  741. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  742. else
  743. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  744. l = gpio_mask;
  745. break;
  746. #endif
  747. default:
  748. WARN_ON(1);
  749. return;
  750. }
  751. __raw_writel(l, reg);
  752. }
  753. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  754. {
  755. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  756. }
  757. /*
  758. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  759. * 1510 does not seem to have a wake-up register. If JTAG is connected
  760. * to the target, system will wake up always on GPIO events. While
  761. * system is running all registered GPIO interrupts need to have wake-up
  762. * enabled. When system is suspended, only selected GPIO interrupts need
  763. * to have wake-up enabled.
  764. */
  765. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  766. {
  767. unsigned long flags;
  768. switch (bank->method) {
  769. #ifdef CONFIG_ARCH_OMAP16XX
  770. case METHOD_MPUIO:
  771. case METHOD_GPIO_1610:
  772. spin_lock_irqsave(&bank->lock, flags);
  773. if (enable) {
  774. bank->suspend_wakeup |= (1 << gpio);
  775. enable_irq_wake(bank->irq);
  776. } else {
  777. disable_irq_wake(bank->irq);
  778. bank->suspend_wakeup &= ~(1 << gpio);
  779. }
  780. spin_unlock_irqrestore(&bank->lock, flags);
  781. return 0;
  782. #endif
  783. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  784. case METHOD_GPIO_24XX:
  785. if (bank->non_wakeup_gpios & (1 << gpio)) {
  786. printk(KERN_ERR "Unable to modify wakeup on "
  787. "non-wakeup GPIO%d\n",
  788. (bank - gpio_bank) * 32 + gpio);
  789. return -EINVAL;
  790. }
  791. spin_lock_irqsave(&bank->lock, flags);
  792. if (enable) {
  793. bank->suspend_wakeup |= (1 << gpio);
  794. enable_irq_wake(bank->irq);
  795. } else {
  796. disable_irq_wake(bank->irq);
  797. bank->suspend_wakeup &= ~(1 << gpio);
  798. }
  799. spin_unlock_irqrestore(&bank->lock, flags);
  800. return 0;
  801. #endif
  802. default:
  803. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  804. bank->method);
  805. return -EINVAL;
  806. }
  807. }
  808. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  809. {
  810. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  811. _set_gpio_irqenable(bank, gpio, 0);
  812. _clear_gpio_irqstatus(bank, gpio);
  813. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  814. }
  815. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  816. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  817. {
  818. unsigned int gpio = irq - IH_GPIO_BASE;
  819. struct gpio_bank *bank;
  820. int retval;
  821. if (check_gpio(gpio) < 0)
  822. return -ENODEV;
  823. bank = get_irq_chip_data(irq);
  824. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  825. return retval;
  826. }
  827. int omap_request_gpio(int gpio)
  828. {
  829. struct gpio_bank *bank;
  830. unsigned long flags;
  831. int status;
  832. if (check_gpio(gpio) < 0)
  833. return -EINVAL;
  834. status = gpio_request(gpio, NULL);
  835. if (status < 0)
  836. return status;
  837. bank = get_gpio_bank(gpio);
  838. spin_lock_irqsave(&bank->lock, flags);
  839. /* Set trigger to none. You need to enable the desired trigger with
  840. * request_irq() or set_irq_type().
  841. */
  842. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  843. #ifdef CONFIG_ARCH_OMAP15XX
  844. if (bank->method == METHOD_GPIO_1510) {
  845. void __iomem *reg;
  846. /* Claim the pin for MPU */
  847. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  848. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  849. }
  850. #endif
  851. spin_unlock_irqrestore(&bank->lock, flags);
  852. return 0;
  853. }
  854. void omap_free_gpio(int gpio)
  855. {
  856. struct gpio_bank *bank;
  857. unsigned long flags;
  858. if (check_gpio(gpio) < 0)
  859. return;
  860. bank = get_gpio_bank(gpio);
  861. spin_lock_irqsave(&bank->lock, flags);
  862. if (unlikely(!gpiochip_is_requested(&bank->chip,
  863. get_gpio_index(gpio)))) {
  864. spin_unlock_irqrestore(&bank->lock, flags);
  865. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  866. dump_stack();
  867. return;
  868. }
  869. #ifdef CONFIG_ARCH_OMAP16XX
  870. if (bank->method == METHOD_GPIO_1610) {
  871. /* Disable wake-up during idle for dynamic tick */
  872. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  873. __raw_writel(1 << get_gpio_index(gpio), reg);
  874. }
  875. #endif
  876. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  877. if (bank->method == METHOD_GPIO_24XX) {
  878. /* Disable wake-up during idle for dynamic tick */
  879. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  880. __raw_writel(1 << get_gpio_index(gpio), reg);
  881. }
  882. #endif
  883. _reset_gpio(bank, gpio);
  884. spin_unlock_irqrestore(&bank->lock, flags);
  885. gpio_free(gpio);
  886. }
  887. /*
  888. * We need to unmask the GPIO bank interrupt as soon as possible to
  889. * avoid missing GPIO interrupts for other lines in the bank.
  890. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  891. * in the bank to avoid missing nested interrupts for a GPIO line.
  892. * If we wait to unmask individual GPIO lines in the bank after the
  893. * line's interrupt handler has been run, we may miss some nested
  894. * interrupts.
  895. */
  896. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  897. {
  898. void __iomem *isr_reg = NULL;
  899. u32 isr;
  900. unsigned int gpio_irq;
  901. struct gpio_bank *bank;
  902. u32 retrigger = 0;
  903. int unmasked = 0;
  904. desc->chip->ack(irq);
  905. bank = get_irq_data(irq);
  906. #ifdef CONFIG_ARCH_OMAP1
  907. if (bank->method == METHOD_MPUIO)
  908. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  909. #endif
  910. #ifdef CONFIG_ARCH_OMAP15XX
  911. if (bank->method == METHOD_GPIO_1510)
  912. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  913. #endif
  914. #if defined(CONFIG_ARCH_OMAP16XX)
  915. if (bank->method == METHOD_GPIO_1610)
  916. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  917. #endif
  918. #ifdef CONFIG_ARCH_OMAP730
  919. if (bank->method == METHOD_GPIO_730)
  920. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  921. #endif
  922. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  923. if (bank->method == METHOD_GPIO_24XX)
  924. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  925. #endif
  926. while(1) {
  927. u32 isr_saved, level_mask = 0;
  928. u32 enabled;
  929. enabled = _get_gpio_irqbank_mask(bank);
  930. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  931. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  932. isr &= 0x0000ffff;
  933. if (cpu_class_is_omap2()) {
  934. level_mask = bank->level_mask & enabled;
  935. }
  936. /* clear edge sensitive interrupts before handler(s) are
  937. called so that we don't miss any interrupt occurred while
  938. executing them */
  939. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  940. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  941. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  942. /* if there is only edge sensitive GPIO pin interrupts
  943. configured, we could unmask GPIO bank interrupt immediately */
  944. if (!level_mask && !unmasked) {
  945. unmasked = 1;
  946. desc->chip->unmask(irq);
  947. }
  948. isr |= retrigger;
  949. retrigger = 0;
  950. if (!isr)
  951. break;
  952. gpio_irq = bank->virtual_irq_start;
  953. for (; isr != 0; isr >>= 1, gpio_irq++) {
  954. struct irq_desc *d;
  955. if (!(isr & 1))
  956. continue;
  957. d = irq_desc + gpio_irq;
  958. desc_handle_irq(gpio_irq, d);
  959. }
  960. }
  961. /* if bank has any level sensitive GPIO pin interrupt
  962. configured, we must unmask the bank interrupt only after
  963. handler(s) are executed in order to avoid spurious bank
  964. interrupt */
  965. if (!unmasked)
  966. desc->chip->unmask(irq);
  967. }
  968. static void gpio_irq_shutdown(unsigned int irq)
  969. {
  970. unsigned int gpio = irq - IH_GPIO_BASE;
  971. struct gpio_bank *bank = get_irq_chip_data(irq);
  972. _reset_gpio(bank, gpio);
  973. }
  974. static void gpio_ack_irq(unsigned int irq)
  975. {
  976. unsigned int gpio = irq - IH_GPIO_BASE;
  977. struct gpio_bank *bank = get_irq_chip_data(irq);
  978. _clear_gpio_irqstatus(bank, gpio);
  979. }
  980. static void gpio_mask_irq(unsigned int irq)
  981. {
  982. unsigned int gpio = irq - IH_GPIO_BASE;
  983. struct gpio_bank *bank = get_irq_chip_data(irq);
  984. _set_gpio_irqenable(bank, gpio, 0);
  985. }
  986. static void gpio_unmask_irq(unsigned int irq)
  987. {
  988. unsigned int gpio = irq - IH_GPIO_BASE;
  989. struct gpio_bank *bank = get_irq_chip_data(irq);
  990. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  991. /* For level-triggered GPIOs, the clearing must be done after
  992. * the HW source is cleared, thus after the handler has run */
  993. if (bank->level_mask & irq_mask) {
  994. _set_gpio_irqenable(bank, gpio, 0);
  995. _clear_gpio_irqstatus(bank, gpio);
  996. }
  997. _set_gpio_irqenable(bank, gpio, 1);
  998. }
  999. static struct irq_chip gpio_irq_chip = {
  1000. .name = "GPIO",
  1001. .shutdown = gpio_irq_shutdown,
  1002. .ack = gpio_ack_irq,
  1003. .mask = gpio_mask_irq,
  1004. .unmask = gpio_unmask_irq,
  1005. .set_type = gpio_irq_type,
  1006. .set_wake = gpio_wake_enable,
  1007. };
  1008. /*---------------------------------------------------------------------*/
  1009. #ifdef CONFIG_ARCH_OMAP1
  1010. /* MPUIO uses the always-on 32k clock */
  1011. static void mpuio_ack_irq(unsigned int irq)
  1012. {
  1013. /* The ISR is reset automatically, so do nothing here. */
  1014. }
  1015. static void mpuio_mask_irq(unsigned int irq)
  1016. {
  1017. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1018. struct gpio_bank *bank = get_irq_chip_data(irq);
  1019. _set_gpio_irqenable(bank, gpio, 0);
  1020. }
  1021. static void mpuio_unmask_irq(unsigned int irq)
  1022. {
  1023. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1024. struct gpio_bank *bank = get_irq_chip_data(irq);
  1025. _set_gpio_irqenable(bank, gpio, 1);
  1026. }
  1027. static struct irq_chip mpuio_irq_chip = {
  1028. .name = "MPUIO",
  1029. .ack = mpuio_ack_irq,
  1030. .mask = mpuio_mask_irq,
  1031. .unmask = mpuio_unmask_irq,
  1032. .set_type = gpio_irq_type,
  1033. #ifdef CONFIG_ARCH_OMAP16XX
  1034. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1035. .set_wake = gpio_wake_enable,
  1036. #endif
  1037. };
  1038. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1039. #ifdef CONFIG_ARCH_OMAP16XX
  1040. #include <linux/platform_device.h>
  1041. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1042. {
  1043. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1044. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1045. unsigned long flags;
  1046. spin_lock_irqsave(&bank->lock, flags);
  1047. bank->saved_wakeup = __raw_readl(mask_reg);
  1048. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1049. spin_unlock_irqrestore(&bank->lock, flags);
  1050. return 0;
  1051. }
  1052. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1053. {
  1054. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1055. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1056. unsigned long flags;
  1057. spin_lock_irqsave(&bank->lock, flags);
  1058. __raw_writel(bank->saved_wakeup, mask_reg);
  1059. spin_unlock_irqrestore(&bank->lock, flags);
  1060. return 0;
  1061. }
  1062. /* use platform_driver for this, now that there's no longer any
  1063. * point to sys_device (other than not disturbing old code).
  1064. */
  1065. static struct platform_driver omap_mpuio_driver = {
  1066. .suspend_late = omap_mpuio_suspend_late,
  1067. .resume_early = omap_mpuio_resume_early,
  1068. .driver = {
  1069. .name = "mpuio",
  1070. },
  1071. };
  1072. static struct platform_device omap_mpuio_device = {
  1073. .name = "mpuio",
  1074. .id = -1,
  1075. .dev = {
  1076. .driver = &omap_mpuio_driver.driver,
  1077. }
  1078. /* could list the /proc/iomem resources */
  1079. };
  1080. static inline void mpuio_init(void)
  1081. {
  1082. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1083. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1084. (void) platform_device_register(&omap_mpuio_device);
  1085. }
  1086. #else
  1087. static inline void mpuio_init(void) {}
  1088. #endif /* 16xx */
  1089. #else
  1090. extern struct irq_chip mpuio_irq_chip;
  1091. #define bank_is_mpuio(bank) 0
  1092. static inline void mpuio_init(void) {}
  1093. #endif
  1094. /*---------------------------------------------------------------------*/
  1095. /* REVISIT these are stupid implementations! replace by ones that
  1096. * don't switch on METHOD_* and which mostly avoid spinlocks
  1097. */
  1098. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1099. {
  1100. struct gpio_bank *bank;
  1101. unsigned long flags;
  1102. bank = container_of(chip, struct gpio_bank, chip);
  1103. spin_lock_irqsave(&bank->lock, flags);
  1104. _set_gpio_direction(bank, offset, 1);
  1105. spin_unlock_irqrestore(&bank->lock, flags);
  1106. return 0;
  1107. }
  1108. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1109. {
  1110. return omap_get_gpio_datain(chip->base + offset);
  1111. }
  1112. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1113. {
  1114. struct gpio_bank *bank;
  1115. unsigned long flags;
  1116. bank = container_of(chip, struct gpio_bank, chip);
  1117. spin_lock_irqsave(&bank->lock, flags);
  1118. _set_gpio_dataout(bank, offset, value);
  1119. _set_gpio_direction(bank, offset, 0);
  1120. spin_unlock_irqrestore(&bank->lock, flags);
  1121. return 0;
  1122. }
  1123. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1124. {
  1125. struct gpio_bank *bank;
  1126. unsigned long flags;
  1127. bank = container_of(chip, struct gpio_bank, chip);
  1128. spin_lock_irqsave(&bank->lock, flags);
  1129. _set_gpio_dataout(bank, offset, value);
  1130. spin_unlock_irqrestore(&bank->lock, flags);
  1131. }
  1132. /*---------------------------------------------------------------------*/
  1133. static int initialized;
  1134. #if !defined(CONFIG_ARCH_OMAP3)
  1135. static struct clk * gpio_ick;
  1136. #endif
  1137. #if defined(CONFIG_ARCH_OMAP2)
  1138. static struct clk * gpio_fck;
  1139. #endif
  1140. #if defined(CONFIG_ARCH_OMAP2430)
  1141. static struct clk * gpio5_ick;
  1142. static struct clk * gpio5_fck;
  1143. #endif
  1144. #if defined(CONFIG_ARCH_OMAP3)
  1145. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1146. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1147. #endif
  1148. /* This lock class tells lockdep that GPIO irqs are in a different
  1149. * category than their parents, so it won't report false recursion.
  1150. */
  1151. static struct lock_class_key gpio_lock_class;
  1152. static int __init _omap_gpio_init(void)
  1153. {
  1154. int i;
  1155. int gpio = 0;
  1156. struct gpio_bank *bank;
  1157. #if defined(CONFIG_ARCH_OMAP3)
  1158. char clk_name[11];
  1159. #endif
  1160. initialized = 1;
  1161. #if defined(CONFIG_ARCH_OMAP1)
  1162. if (cpu_is_omap15xx()) {
  1163. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1164. if (IS_ERR(gpio_ick))
  1165. printk("Could not get arm_gpio_ck\n");
  1166. else
  1167. clk_enable(gpio_ick);
  1168. }
  1169. #endif
  1170. #if defined(CONFIG_ARCH_OMAP2)
  1171. if (cpu_class_is_omap2()) {
  1172. gpio_ick = clk_get(NULL, "gpios_ick");
  1173. if (IS_ERR(gpio_ick))
  1174. printk("Could not get gpios_ick\n");
  1175. else
  1176. clk_enable(gpio_ick);
  1177. gpio_fck = clk_get(NULL, "gpios_fck");
  1178. if (IS_ERR(gpio_fck))
  1179. printk("Could not get gpios_fck\n");
  1180. else
  1181. clk_enable(gpio_fck);
  1182. /*
  1183. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1184. */
  1185. #if defined(CONFIG_ARCH_OMAP2430)
  1186. if (cpu_is_omap2430()) {
  1187. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1188. if (IS_ERR(gpio5_ick))
  1189. printk("Could not get gpio5_ick\n");
  1190. else
  1191. clk_enable(gpio5_ick);
  1192. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1193. if (IS_ERR(gpio5_fck))
  1194. printk("Could not get gpio5_fck\n");
  1195. else
  1196. clk_enable(gpio5_fck);
  1197. }
  1198. #endif
  1199. }
  1200. #endif
  1201. #if defined(CONFIG_ARCH_OMAP3)
  1202. if (cpu_is_omap34xx()) {
  1203. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1204. sprintf(clk_name, "gpio%d_ick", i + 1);
  1205. gpio_iclks[i] = clk_get(NULL, clk_name);
  1206. if (IS_ERR(gpio_iclks[i]))
  1207. printk(KERN_ERR "Could not get %s\n", clk_name);
  1208. else
  1209. clk_enable(gpio_iclks[i]);
  1210. sprintf(clk_name, "gpio%d_fck", i + 1);
  1211. gpio_fclks[i] = clk_get(NULL, clk_name);
  1212. if (IS_ERR(gpio_fclks[i]))
  1213. printk(KERN_ERR "Could not get %s\n", clk_name);
  1214. else
  1215. clk_enable(gpio_fclks[i]);
  1216. }
  1217. }
  1218. #endif
  1219. #ifdef CONFIG_ARCH_OMAP15XX
  1220. if (cpu_is_omap15xx()) {
  1221. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1222. gpio_bank_count = 2;
  1223. gpio_bank = gpio_bank_1510;
  1224. }
  1225. #endif
  1226. #if defined(CONFIG_ARCH_OMAP16XX)
  1227. if (cpu_is_omap16xx()) {
  1228. u32 rev;
  1229. gpio_bank_count = 5;
  1230. gpio_bank = gpio_bank_1610;
  1231. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1232. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1233. (rev >> 4) & 0x0f, rev & 0x0f);
  1234. }
  1235. #endif
  1236. #ifdef CONFIG_ARCH_OMAP730
  1237. if (cpu_is_omap730()) {
  1238. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1239. gpio_bank_count = 7;
  1240. gpio_bank = gpio_bank_730;
  1241. }
  1242. #endif
  1243. #ifdef CONFIG_ARCH_OMAP24XX
  1244. if (cpu_is_omap242x()) {
  1245. int rev;
  1246. gpio_bank_count = 4;
  1247. gpio_bank = gpio_bank_242x;
  1248. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1249. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1250. (rev >> 4) & 0x0f, rev & 0x0f);
  1251. }
  1252. if (cpu_is_omap243x()) {
  1253. int rev;
  1254. gpio_bank_count = 5;
  1255. gpio_bank = gpio_bank_243x;
  1256. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1257. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1258. (rev >> 4) & 0x0f, rev & 0x0f);
  1259. }
  1260. #endif
  1261. #ifdef CONFIG_ARCH_OMAP34XX
  1262. if (cpu_is_omap34xx()) {
  1263. int rev;
  1264. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1265. gpio_bank = gpio_bank_34xx;
  1266. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1267. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1268. (rev >> 4) & 0x0f, rev & 0x0f);
  1269. }
  1270. #endif
  1271. for (i = 0; i < gpio_bank_count; i++) {
  1272. int j, gpio_count = 16;
  1273. bank = &gpio_bank[i];
  1274. spin_lock_init(&bank->lock);
  1275. if (bank_is_mpuio(bank))
  1276. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1277. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1278. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1279. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1280. }
  1281. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1282. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1283. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1284. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1285. }
  1286. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1287. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1288. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1289. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1290. }
  1291. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1292. if (bank->method == METHOD_GPIO_24XX) {
  1293. static const u32 non_wakeup_gpios[] = {
  1294. 0xe203ffc0, 0x08700040
  1295. };
  1296. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1297. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1298. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1299. /* Initialize interface clock ungated, module enabled */
  1300. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1301. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1302. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1303. gpio_count = 32;
  1304. }
  1305. #endif
  1306. /* REVISIT eventually switch from OMAP-specific gpio structs
  1307. * over to the generic ones
  1308. */
  1309. bank->chip.direction_input = gpio_input;
  1310. bank->chip.get = gpio_get;
  1311. bank->chip.direction_output = gpio_output;
  1312. bank->chip.set = gpio_set;
  1313. if (bank_is_mpuio(bank)) {
  1314. bank->chip.label = "mpuio";
  1315. #ifdef CONFIG_ARCH_OMAP16XX
  1316. bank->chip.dev = &omap_mpuio_device.dev;
  1317. #endif
  1318. bank->chip.base = OMAP_MPUIO(0);
  1319. } else {
  1320. bank->chip.label = "gpio";
  1321. bank->chip.base = gpio;
  1322. gpio += gpio_count;
  1323. }
  1324. bank->chip.ngpio = gpio_count;
  1325. gpiochip_add(&bank->chip);
  1326. for (j = bank->virtual_irq_start;
  1327. j < bank->virtual_irq_start + gpio_count; j++) {
  1328. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1329. set_irq_chip_data(j, bank);
  1330. if (bank_is_mpuio(bank))
  1331. set_irq_chip(j, &mpuio_irq_chip);
  1332. else
  1333. set_irq_chip(j, &gpio_irq_chip);
  1334. set_irq_handler(j, handle_simple_irq);
  1335. set_irq_flags(j, IRQF_VALID);
  1336. }
  1337. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1338. set_irq_data(bank->irq, bank);
  1339. }
  1340. /* Enable system clock for GPIO module.
  1341. * The CAM_CLK_CTRL *is* really the right place. */
  1342. if (cpu_is_omap16xx())
  1343. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1344. /* Enable autoidle for the OCP interface */
  1345. if (cpu_is_omap24xx())
  1346. omap_writel(1 << 0, 0x48019010);
  1347. if (cpu_is_omap34xx())
  1348. omap_writel(1 << 0, 0x48306814);
  1349. return 0;
  1350. }
  1351. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1352. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1353. {
  1354. int i;
  1355. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1356. return 0;
  1357. for (i = 0; i < gpio_bank_count; i++) {
  1358. struct gpio_bank *bank = &gpio_bank[i];
  1359. void __iomem *wake_status;
  1360. void __iomem *wake_clear;
  1361. void __iomem *wake_set;
  1362. unsigned long flags;
  1363. switch (bank->method) {
  1364. #ifdef CONFIG_ARCH_OMAP16XX
  1365. case METHOD_GPIO_1610:
  1366. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1367. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1368. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1369. break;
  1370. #endif
  1371. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1372. case METHOD_GPIO_24XX:
  1373. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1374. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1375. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1376. break;
  1377. #endif
  1378. default:
  1379. continue;
  1380. }
  1381. spin_lock_irqsave(&bank->lock, flags);
  1382. bank->saved_wakeup = __raw_readl(wake_status);
  1383. __raw_writel(0xffffffff, wake_clear);
  1384. __raw_writel(bank->suspend_wakeup, wake_set);
  1385. spin_unlock_irqrestore(&bank->lock, flags);
  1386. }
  1387. return 0;
  1388. }
  1389. static int omap_gpio_resume(struct sys_device *dev)
  1390. {
  1391. int i;
  1392. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1393. return 0;
  1394. for (i = 0; i < gpio_bank_count; i++) {
  1395. struct gpio_bank *bank = &gpio_bank[i];
  1396. void __iomem *wake_clear;
  1397. void __iomem *wake_set;
  1398. unsigned long flags;
  1399. switch (bank->method) {
  1400. #ifdef CONFIG_ARCH_OMAP16XX
  1401. case METHOD_GPIO_1610:
  1402. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1403. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1404. break;
  1405. #endif
  1406. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1407. case METHOD_GPIO_24XX:
  1408. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1409. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1410. break;
  1411. #endif
  1412. default:
  1413. continue;
  1414. }
  1415. spin_lock_irqsave(&bank->lock, flags);
  1416. __raw_writel(0xffffffff, wake_clear);
  1417. __raw_writel(bank->saved_wakeup, wake_set);
  1418. spin_unlock_irqrestore(&bank->lock, flags);
  1419. }
  1420. return 0;
  1421. }
  1422. static struct sysdev_class omap_gpio_sysclass = {
  1423. .name = "gpio",
  1424. .suspend = omap_gpio_suspend,
  1425. .resume = omap_gpio_resume,
  1426. };
  1427. static struct sys_device omap_gpio_device = {
  1428. .id = 0,
  1429. .cls = &omap_gpio_sysclass,
  1430. };
  1431. #endif
  1432. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1433. static int workaround_enabled;
  1434. void omap2_gpio_prepare_for_retention(void)
  1435. {
  1436. int i, c = 0;
  1437. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1438. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1439. for (i = 0; i < gpio_bank_count; i++) {
  1440. struct gpio_bank *bank = &gpio_bank[i];
  1441. u32 l1, l2;
  1442. if (!(bank->enabled_non_wakeup_gpios))
  1443. continue;
  1444. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1445. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1446. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1447. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1448. #endif
  1449. bank->saved_fallingdetect = l1;
  1450. bank->saved_risingdetect = l2;
  1451. l1 &= ~bank->enabled_non_wakeup_gpios;
  1452. l2 &= ~bank->enabled_non_wakeup_gpios;
  1453. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1454. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1455. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1456. #endif
  1457. c++;
  1458. }
  1459. if (!c) {
  1460. workaround_enabled = 0;
  1461. return;
  1462. }
  1463. workaround_enabled = 1;
  1464. }
  1465. void omap2_gpio_resume_after_retention(void)
  1466. {
  1467. int i;
  1468. if (!workaround_enabled)
  1469. return;
  1470. for (i = 0; i < gpio_bank_count; i++) {
  1471. struct gpio_bank *bank = &gpio_bank[i];
  1472. u32 l;
  1473. if (!(bank->enabled_non_wakeup_gpios))
  1474. continue;
  1475. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1476. __raw_writel(bank->saved_fallingdetect,
  1477. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1478. __raw_writel(bank->saved_risingdetect,
  1479. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1480. #endif
  1481. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1482. * state. If so, generate an IRQ by software. This is
  1483. * horribly racy, but it's the best we can do to work around
  1484. * this silicon bug. */
  1485. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1486. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1487. #endif
  1488. l ^= bank->saved_datain;
  1489. l &= bank->non_wakeup_gpios;
  1490. if (l) {
  1491. u32 old0, old1;
  1492. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1493. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1494. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1495. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1496. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1497. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1498. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1499. #endif
  1500. }
  1501. }
  1502. }
  1503. #endif
  1504. /*
  1505. * This may get called early from board specific init
  1506. * for boards that have interrupts routed via FPGA.
  1507. */
  1508. int __init omap_gpio_init(void)
  1509. {
  1510. if (!initialized)
  1511. return _omap_gpio_init();
  1512. else
  1513. return 0;
  1514. }
  1515. static int __init omap_gpio_sysinit(void)
  1516. {
  1517. int ret = 0;
  1518. if (!initialized)
  1519. ret = _omap_gpio_init();
  1520. mpuio_init();
  1521. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1522. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1523. if (ret == 0) {
  1524. ret = sysdev_class_register(&omap_gpio_sysclass);
  1525. if (ret == 0)
  1526. ret = sysdev_register(&omap_gpio_device);
  1527. }
  1528. }
  1529. #endif
  1530. return ret;
  1531. }
  1532. EXPORT_SYMBOL(omap_request_gpio);
  1533. EXPORT_SYMBOL(omap_free_gpio);
  1534. EXPORT_SYMBOL(omap_set_gpio_direction);
  1535. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1536. EXPORT_SYMBOL(omap_get_gpio_datain);
  1537. arch_initcall(omap_gpio_sysinit);
  1538. #ifdef CONFIG_DEBUG_FS
  1539. #include <linux/debugfs.h>
  1540. #include <linux/seq_file.h>
  1541. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1542. {
  1543. void __iomem *reg = bank->base;
  1544. switch (bank->method) {
  1545. case METHOD_MPUIO:
  1546. reg += OMAP_MPUIO_IO_CNTL;
  1547. break;
  1548. case METHOD_GPIO_1510:
  1549. reg += OMAP1510_GPIO_DIR_CONTROL;
  1550. break;
  1551. case METHOD_GPIO_1610:
  1552. reg += OMAP1610_GPIO_DIRECTION;
  1553. break;
  1554. case METHOD_GPIO_730:
  1555. reg += OMAP730_GPIO_DIR_CONTROL;
  1556. break;
  1557. case METHOD_GPIO_24XX:
  1558. reg += OMAP24XX_GPIO_OE;
  1559. break;
  1560. }
  1561. return __raw_readl(reg) & mask;
  1562. }
  1563. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1564. {
  1565. unsigned i, j, gpio;
  1566. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1567. struct gpio_bank *bank = gpio_bank + i;
  1568. unsigned bankwidth = 16;
  1569. u32 mask = 1;
  1570. if (bank_is_mpuio(bank))
  1571. gpio = OMAP_MPUIO(0);
  1572. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1573. bankwidth = 32;
  1574. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1575. unsigned irq, value, is_in, irqstat;
  1576. const char *label;
  1577. label = gpiochip_is_requested(&bank->chip, j);
  1578. if (!label)
  1579. continue;
  1580. irq = bank->virtual_irq_start + j;
  1581. value = omap_get_gpio_datain(gpio);
  1582. is_in = gpio_is_input(bank, mask);
  1583. if (bank_is_mpuio(bank))
  1584. seq_printf(s, "MPUIO %2d ", j);
  1585. else
  1586. seq_printf(s, "GPIO %3d ", gpio);
  1587. seq_printf(s, "(%10s): %s %s",
  1588. label,
  1589. is_in ? "in " : "out",
  1590. value ? "hi" : "lo");
  1591. /* FIXME for at least omap2, show pullup/pulldown state */
  1592. irqstat = irq_desc[irq].status;
  1593. if (is_in && ((bank->suspend_wakeup & mask)
  1594. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1595. char *trigger = NULL;
  1596. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1597. case IRQ_TYPE_EDGE_FALLING:
  1598. trigger = "falling";
  1599. break;
  1600. case IRQ_TYPE_EDGE_RISING:
  1601. trigger = "rising";
  1602. break;
  1603. case IRQ_TYPE_EDGE_BOTH:
  1604. trigger = "bothedge";
  1605. break;
  1606. case IRQ_TYPE_LEVEL_LOW:
  1607. trigger = "low";
  1608. break;
  1609. case IRQ_TYPE_LEVEL_HIGH:
  1610. trigger = "high";
  1611. break;
  1612. case IRQ_TYPE_NONE:
  1613. trigger = "(?)";
  1614. break;
  1615. }
  1616. seq_printf(s, ", irq-%d %-8s%s",
  1617. irq, trigger,
  1618. (bank->suspend_wakeup & mask)
  1619. ? " wakeup" : "");
  1620. }
  1621. seq_printf(s, "\n");
  1622. }
  1623. if (bank_is_mpuio(bank)) {
  1624. seq_printf(s, "\n");
  1625. gpio = 0;
  1626. }
  1627. }
  1628. return 0;
  1629. }
  1630. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1631. {
  1632. return single_open(file, dbg_gpio_show, &inode->i_private);
  1633. }
  1634. static const struct file_operations debug_fops = {
  1635. .open = dbg_gpio_open,
  1636. .read = seq_read,
  1637. .llseek = seq_lseek,
  1638. .release = single_release,
  1639. };
  1640. static int __init omap_gpio_debuginit(void)
  1641. {
  1642. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1643. NULL, NULL, &debug_fops);
  1644. return 0;
  1645. }
  1646. late_initcall(omap_gpio_debuginit);
  1647. #endif