ehca_qp.c 62 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235
  1. /*
  2. * IBM eServer eHCA Infiniband device driver for Linux on POWER
  3. *
  4. * QP functions
  5. *
  6. * Authors: Joachim Fenkes <fenkes@de.ibm.com>
  7. * Stefan Roscher <stefan.roscher@de.ibm.com>
  8. * Waleri Fomin <fomin@de.ibm.com>
  9. * Hoang-Nam Nguyen <hnguyen@de.ibm.com>
  10. * Reinhard Ernst <rernst@de.ibm.com>
  11. * Heiko J Schick <schickhj@de.ibm.com>
  12. *
  13. * Copyright (c) 2005 IBM Corporation
  14. *
  15. * All rights reserved.
  16. *
  17. * This source code is distributed under a dual license of GPL v2.0 and OpenIB
  18. * BSD.
  19. *
  20. * OpenIB BSD License
  21. *
  22. * Redistribution and use in source and binary forms, with or without
  23. * modification, are permitted provided that the following conditions are met:
  24. *
  25. * Redistributions of source code must retain the above copyright notice, this
  26. * list of conditions and the following disclaimer.
  27. *
  28. * Redistributions in binary form must reproduce the above copyright notice,
  29. * this list of conditions and the following disclaimer in the documentation
  30. * and/or other materials
  31. * provided with the distribution.
  32. *
  33. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  34. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  35. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  36. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  37. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  38. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  39. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  40. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  41. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  42. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  43. * POSSIBILITY OF SUCH DAMAGE.
  44. */
  45. #include "ehca_classes.h"
  46. #include "ehca_tools.h"
  47. #include "ehca_qes.h"
  48. #include "ehca_iverbs.h"
  49. #include "hcp_if.h"
  50. #include "hipz_fns.h"
  51. static struct kmem_cache *qp_cache;
  52. /*
  53. * attributes not supported by query qp
  54. */
  55. #define QP_ATTR_QUERY_NOT_SUPPORTED (IB_QP_MAX_DEST_RD_ATOMIC | \
  56. IB_QP_MAX_QP_RD_ATOMIC | \
  57. IB_QP_ACCESS_FLAGS | \
  58. IB_QP_EN_SQD_ASYNC_NOTIFY)
  59. /*
  60. * ehca (internal) qp state values
  61. */
  62. enum ehca_qp_state {
  63. EHCA_QPS_RESET = 1,
  64. EHCA_QPS_INIT = 2,
  65. EHCA_QPS_RTR = 3,
  66. EHCA_QPS_RTS = 5,
  67. EHCA_QPS_SQD = 6,
  68. EHCA_QPS_SQE = 8,
  69. EHCA_QPS_ERR = 128
  70. };
  71. /*
  72. * qp state transitions as defined by IB Arch Rel 1.1 page 431
  73. */
  74. enum ib_qp_statetrans {
  75. IB_QPST_ANY2RESET,
  76. IB_QPST_ANY2ERR,
  77. IB_QPST_RESET2INIT,
  78. IB_QPST_INIT2RTR,
  79. IB_QPST_INIT2INIT,
  80. IB_QPST_RTR2RTS,
  81. IB_QPST_RTS2SQD,
  82. IB_QPST_RTS2RTS,
  83. IB_QPST_SQD2RTS,
  84. IB_QPST_SQE2RTS,
  85. IB_QPST_SQD2SQD,
  86. IB_QPST_MAX /* nr of transitions, this must be last!!! */
  87. };
  88. /*
  89. * ib2ehca_qp_state maps IB to ehca qp_state
  90. * returns ehca qp state corresponding to given ib qp state
  91. */
  92. static inline enum ehca_qp_state ib2ehca_qp_state(enum ib_qp_state ib_qp_state)
  93. {
  94. switch (ib_qp_state) {
  95. case IB_QPS_RESET:
  96. return EHCA_QPS_RESET;
  97. case IB_QPS_INIT:
  98. return EHCA_QPS_INIT;
  99. case IB_QPS_RTR:
  100. return EHCA_QPS_RTR;
  101. case IB_QPS_RTS:
  102. return EHCA_QPS_RTS;
  103. case IB_QPS_SQD:
  104. return EHCA_QPS_SQD;
  105. case IB_QPS_SQE:
  106. return EHCA_QPS_SQE;
  107. case IB_QPS_ERR:
  108. return EHCA_QPS_ERR;
  109. default:
  110. ehca_gen_err("invalid ib_qp_state=%x", ib_qp_state);
  111. return -EINVAL;
  112. }
  113. }
  114. /*
  115. * ehca2ib_qp_state maps ehca to IB qp_state
  116. * returns ib qp state corresponding to given ehca qp state
  117. */
  118. static inline enum ib_qp_state ehca2ib_qp_state(enum ehca_qp_state
  119. ehca_qp_state)
  120. {
  121. switch (ehca_qp_state) {
  122. case EHCA_QPS_RESET:
  123. return IB_QPS_RESET;
  124. case EHCA_QPS_INIT:
  125. return IB_QPS_INIT;
  126. case EHCA_QPS_RTR:
  127. return IB_QPS_RTR;
  128. case EHCA_QPS_RTS:
  129. return IB_QPS_RTS;
  130. case EHCA_QPS_SQD:
  131. return IB_QPS_SQD;
  132. case EHCA_QPS_SQE:
  133. return IB_QPS_SQE;
  134. case EHCA_QPS_ERR:
  135. return IB_QPS_ERR;
  136. default:
  137. ehca_gen_err("invalid ehca_qp_state=%x", ehca_qp_state);
  138. return -EINVAL;
  139. }
  140. }
  141. /*
  142. * ehca_qp_type used as index for req_attr and opt_attr of
  143. * struct ehca_modqp_statetrans
  144. */
  145. enum ehca_qp_type {
  146. QPT_RC = 0,
  147. QPT_UC = 1,
  148. QPT_UD = 2,
  149. QPT_SQP = 3,
  150. QPT_MAX
  151. };
  152. /*
  153. * ib2ehcaqptype maps Ib to ehca qp_type
  154. * returns ehca qp type corresponding to ib qp type
  155. */
  156. static inline enum ehca_qp_type ib2ehcaqptype(enum ib_qp_type ibqptype)
  157. {
  158. switch (ibqptype) {
  159. case IB_QPT_SMI:
  160. case IB_QPT_GSI:
  161. return QPT_SQP;
  162. case IB_QPT_RC:
  163. return QPT_RC;
  164. case IB_QPT_UC:
  165. return QPT_UC;
  166. case IB_QPT_UD:
  167. return QPT_UD;
  168. default:
  169. ehca_gen_err("Invalid ibqptype=%x", ibqptype);
  170. return -EINVAL;
  171. }
  172. }
  173. static inline enum ib_qp_statetrans get_modqp_statetrans(int ib_fromstate,
  174. int ib_tostate)
  175. {
  176. int index = -EINVAL;
  177. switch (ib_tostate) {
  178. case IB_QPS_RESET:
  179. index = IB_QPST_ANY2RESET;
  180. break;
  181. case IB_QPS_INIT:
  182. switch (ib_fromstate) {
  183. case IB_QPS_RESET:
  184. index = IB_QPST_RESET2INIT;
  185. break;
  186. case IB_QPS_INIT:
  187. index = IB_QPST_INIT2INIT;
  188. break;
  189. }
  190. break;
  191. case IB_QPS_RTR:
  192. if (ib_fromstate == IB_QPS_INIT)
  193. index = IB_QPST_INIT2RTR;
  194. break;
  195. case IB_QPS_RTS:
  196. switch (ib_fromstate) {
  197. case IB_QPS_RTR:
  198. index = IB_QPST_RTR2RTS;
  199. break;
  200. case IB_QPS_RTS:
  201. index = IB_QPST_RTS2RTS;
  202. break;
  203. case IB_QPS_SQD:
  204. index = IB_QPST_SQD2RTS;
  205. break;
  206. case IB_QPS_SQE:
  207. index = IB_QPST_SQE2RTS;
  208. break;
  209. }
  210. break;
  211. case IB_QPS_SQD:
  212. if (ib_fromstate == IB_QPS_RTS)
  213. index = IB_QPST_RTS2SQD;
  214. break;
  215. case IB_QPS_SQE:
  216. break;
  217. case IB_QPS_ERR:
  218. index = IB_QPST_ANY2ERR;
  219. break;
  220. default:
  221. break;
  222. }
  223. return index;
  224. }
  225. /*
  226. * ibqptype2servicetype returns hcp service type corresponding to given
  227. * ib qp type used by create_qp()
  228. */
  229. static inline int ibqptype2servicetype(enum ib_qp_type ibqptype)
  230. {
  231. switch (ibqptype) {
  232. case IB_QPT_SMI:
  233. case IB_QPT_GSI:
  234. return ST_UD;
  235. case IB_QPT_RC:
  236. return ST_RC;
  237. case IB_QPT_UC:
  238. return ST_UC;
  239. case IB_QPT_UD:
  240. return ST_UD;
  241. case IB_QPT_RAW_IPV6:
  242. return -EINVAL;
  243. case IB_QPT_RAW_ETY:
  244. return -EINVAL;
  245. default:
  246. ehca_gen_err("Invalid ibqptype=%x", ibqptype);
  247. return -EINVAL;
  248. }
  249. }
  250. /*
  251. * init userspace queue info from ipz_queue data
  252. */
  253. static inline void queue2resp(struct ipzu_queue_resp *resp,
  254. struct ipz_queue *queue)
  255. {
  256. resp->qe_size = queue->qe_size;
  257. resp->act_nr_of_sg = queue->act_nr_of_sg;
  258. resp->queue_length = queue->queue_length;
  259. resp->pagesize = queue->pagesize;
  260. resp->toggle_state = queue->toggle_state;
  261. resp->offset = queue->offset;
  262. }
  263. /*
  264. * init_qp_queue initializes/constructs r/squeue and registers queue pages.
  265. */
  266. static inline int init_qp_queue(struct ehca_shca *shca,
  267. struct ehca_pd *pd,
  268. struct ehca_qp *my_qp,
  269. struct ipz_queue *queue,
  270. int q_type,
  271. u64 expected_hret,
  272. struct ehca_alloc_queue_parms *parms,
  273. int wqe_size)
  274. {
  275. int ret, cnt, ipz_rc, nr_q_pages;
  276. void *vpage;
  277. u64 rpage, h_ret;
  278. struct ib_device *ib_dev = &shca->ib_device;
  279. struct ipz_adapter_handle ipz_hca_handle = shca->ipz_hca_handle;
  280. if (!parms->queue_size)
  281. return 0;
  282. if (parms->is_small) {
  283. nr_q_pages = 1;
  284. ipz_rc = ipz_queue_ctor(pd, queue, nr_q_pages,
  285. 128 << parms->page_size,
  286. wqe_size, parms->act_nr_sges, 1);
  287. } else {
  288. nr_q_pages = parms->queue_size;
  289. ipz_rc = ipz_queue_ctor(pd, queue, nr_q_pages,
  290. EHCA_PAGESIZE, wqe_size,
  291. parms->act_nr_sges, 0);
  292. }
  293. if (!ipz_rc) {
  294. ehca_err(ib_dev, "Cannot allocate page for queue. ipz_rc=%i",
  295. ipz_rc);
  296. return -EBUSY;
  297. }
  298. /* register queue pages */
  299. for (cnt = 0; cnt < nr_q_pages; cnt++) {
  300. vpage = ipz_qpageit_get_inc(queue);
  301. if (!vpage) {
  302. ehca_err(ib_dev, "ipz_qpageit_get_inc() "
  303. "failed p_vpage= %p", vpage);
  304. ret = -EINVAL;
  305. goto init_qp_queue1;
  306. }
  307. rpage = virt_to_abs(vpage);
  308. h_ret = hipz_h_register_rpage_qp(ipz_hca_handle,
  309. my_qp->ipz_qp_handle,
  310. NULL, 0, q_type,
  311. rpage, parms->is_small ? 0 : 1,
  312. my_qp->galpas.kernel);
  313. if (cnt == (nr_q_pages - 1)) { /* last page! */
  314. if (h_ret != expected_hret) {
  315. ehca_err(ib_dev, "hipz_qp_register_rpage() "
  316. "h_ret=%li", h_ret);
  317. ret = ehca2ib_return_code(h_ret);
  318. goto init_qp_queue1;
  319. }
  320. vpage = ipz_qpageit_get_inc(&my_qp->ipz_rqueue);
  321. if (vpage) {
  322. ehca_err(ib_dev, "ipz_qpageit_get_inc() "
  323. "should not succeed vpage=%p", vpage);
  324. ret = -EINVAL;
  325. goto init_qp_queue1;
  326. }
  327. } else {
  328. if (h_ret != H_PAGE_REGISTERED) {
  329. ehca_err(ib_dev, "hipz_qp_register_rpage() "
  330. "h_ret=%li", h_ret);
  331. ret = ehca2ib_return_code(h_ret);
  332. goto init_qp_queue1;
  333. }
  334. }
  335. }
  336. ipz_qeit_reset(queue);
  337. return 0;
  338. init_qp_queue1:
  339. ipz_queue_dtor(pd, queue);
  340. return ret;
  341. }
  342. static inline int ehca_calc_wqe_size(int act_nr_sge, int is_llqp)
  343. {
  344. if (is_llqp)
  345. return 128 << act_nr_sge;
  346. else
  347. return offsetof(struct ehca_wqe,
  348. u.nud.sg_list[act_nr_sge]);
  349. }
  350. static void ehca_determine_small_queue(struct ehca_alloc_queue_parms *queue,
  351. int req_nr_sge, int is_llqp)
  352. {
  353. u32 wqe_size, q_size;
  354. int act_nr_sge = req_nr_sge;
  355. if (!is_llqp)
  356. /* round up #SGEs so WQE size is a power of 2 */
  357. for (act_nr_sge = 4; act_nr_sge <= 252;
  358. act_nr_sge = 4 + 2 * act_nr_sge)
  359. if (act_nr_sge >= req_nr_sge)
  360. break;
  361. wqe_size = ehca_calc_wqe_size(act_nr_sge, is_llqp);
  362. q_size = wqe_size * (queue->max_wr + 1);
  363. if (q_size <= 512)
  364. queue->page_size = 2;
  365. else if (q_size <= 1024)
  366. queue->page_size = 3;
  367. else
  368. queue->page_size = 0;
  369. queue->is_small = (queue->page_size != 0);
  370. }
  371. /* needs to be called with cq->spinlock held */
  372. void ehca_add_to_err_list(struct ehca_qp *qp, int on_sq)
  373. {
  374. struct list_head *list, *node;
  375. /* TODO: support low latency QPs */
  376. if (qp->ext_type == EQPT_LLQP)
  377. return;
  378. if (on_sq) {
  379. list = &qp->send_cq->sqp_err_list;
  380. node = &qp->sq_err_node;
  381. } else {
  382. list = &qp->recv_cq->rqp_err_list;
  383. node = &qp->rq_err_node;
  384. }
  385. if (list_empty(node))
  386. list_add_tail(node, list);
  387. return;
  388. }
  389. static void del_from_err_list(struct ehca_cq *cq, struct list_head *node)
  390. {
  391. unsigned long flags;
  392. spin_lock_irqsave(&cq->spinlock, flags);
  393. if (!list_empty(node))
  394. list_del_init(node);
  395. spin_unlock_irqrestore(&cq->spinlock, flags);
  396. }
  397. static void reset_queue_map(struct ehca_queue_map *qmap)
  398. {
  399. int i;
  400. qmap->tail = 0;
  401. for (i = 0; i < qmap->entries; i++)
  402. qmap->map[i].reported = 1;
  403. }
  404. /*
  405. * Create an ib_qp struct that is either a QP or an SRQ, depending on
  406. * the value of the is_srq parameter. If init_attr and srq_init_attr share
  407. * fields, the field out of init_attr is used.
  408. */
  409. static struct ehca_qp *internal_create_qp(
  410. struct ib_pd *pd,
  411. struct ib_qp_init_attr *init_attr,
  412. struct ib_srq_init_attr *srq_init_attr,
  413. struct ib_udata *udata, int is_srq)
  414. {
  415. struct ehca_qp *my_qp, *my_srq = NULL;
  416. struct ehca_pd *my_pd = container_of(pd, struct ehca_pd, ib_pd);
  417. struct ehca_shca *shca = container_of(pd->device, struct ehca_shca,
  418. ib_device);
  419. struct ib_ucontext *context = NULL;
  420. u64 h_ret;
  421. int is_llqp = 0, has_srq = 0;
  422. int qp_type, max_send_sge, max_recv_sge, ret;
  423. /* h_call's out parameters */
  424. struct ehca_alloc_qp_parms parms;
  425. u32 swqe_size = 0, rwqe_size = 0, ib_qp_num;
  426. unsigned long flags;
  427. if (!atomic_add_unless(&shca->num_qps, 1, shca->max_num_qps)) {
  428. ehca_err(pd->device, "Unable to create QP, max number of %i "
  429. "QPs reached.", shca->max_num_qps);
  430. ehca_err(pd->device, "To increase the maximum number of QPs "
  431. "use the number_of_qps module parameter.\n");
  432. return ERR_PTR(-ENOSPC);
  433. }
  434. if (init_attr->create_flags) {
  435. atomic_dec(&shca->num_qps);
  436. return ERR_PTR(-EINVAL);
  437. }
  438. memset(&parms, 0, sizeof(parms));
  439. qp_type = init_attr->qp_type;
  440. if (init_attr->sq_sig_type != IB_SIGNAL_REQ_WR &&
  441. init_attr->sq_sig_type != IB_SIGNAL_ALL_WR) {
  442. ehca_err(pd->device, "init_attr->sg_sig_type=%x not allowed",
  443. init_attr->sq_sig_type);
  444. atomic_dec(&shca->num_qps);
  445. return ERR_PTR(-EINVAL);
  446. }
  447. /* save LLQP info */
  448. if (qp_type & 0x80) {
  449. is_llqp = 1;
  450. parms.ext_type = EQPT_LLQP;
  451. parms.ll_comp_flags = qp_type & LLQP_COMP_MASK;
  452. }
  453. qp_type &= 0x1F;
  454. init_attr->qp_type &= 0x1F;
  455. /* handle SRQ base QPs */
  456. if (init_attr->srq) {
  457. my_srq = container_of(init_attr->srq, struct ehca_qp, ib_srq);
  458. if (qp_type == IB_QPT_UC) {
  459. ehca_err(pd->device, "UC with SRQ not supported");
  460. atomic_dec(&shca->num_qps);
  461. return ERR_PTR(-EINVAL);
  462. }
  463. has_srq = 1;
  464. parms.ext_type = EQPT_SRQBASE;
  465. parms.srq_qpn = my_srq->real_qp_num;
  466. }
  467. if (is_llqp && has_srq) {
  468. ehca_err(pd->device, "LLQPs can't have an SRQ");
  469. atomic_dec(&shca->num_qps);
  470. return ERR_PTR(-EINVAL);
  471. }
  472. /* handle SRQs */
  473. if (is_srq) {
  474. parms.ext_type = EQPT_SRQ;
  475. parms.srq_limit = srq_init_attr->attr.srq_limit;
  476. if (init_attr->cap.max_recv_sge > 3) {
  477. ehca_err(pd->device, "no more than three SGEs "
  478. "supported for SRQ pd=%p max_sge=%x",
  479. pd, init_attr->cap.max_recv_sge);
  480. atomic_dec(&shca->num_qps);
  481. return ERR_PTR(-EINVAL);
  482. }
  483. }
  484. /* check QP type */
  485. if (qp_type != IB_QPT_UD &&
  486. qp_type != IB_QPT_UC &&
  487. qp_type != IB_QPT_RC &&
  488. qp_type != IB_QPT_SMI &&
  489. qp_type != IB_QPT_GSI) {
  490. ehca_err(pd->device, "wrong QP Type=%x", qp_type);
  491. atomic_dec(&shca->num_qps);
  492. return ERR_PTR(-EINVAL);
  493. }
  494. if (is_llqp) {
  495. switch (qp_type) {
  496. case IB_QPT_RC:
  497. if ((init_attr->cap.max_send_wr > 255) ||
  498. (init_attr->cap.max_recv_wr > 255)) {
  499. ehca_err(pd->device,
  500. "Invalid Number of max_sq_wr=%x "
  501. "or max_rq_wr=%x for RC LLQP",
  502. init_attr->cap.max_send_wr,
  503. init_attr->cap.max_recv_wr);
  504. atomic_dec(&shca->num_qps);
  505. return ERR_PTR(-EINVAL);
  506. }
  507. break;
  508. case IB_QPT_UD:
  509. if (!EHCA_BMASK_GET(HCA_CAP_UD_LL_QP, shca->hca_cap)) {
  510. ehca_err(pd->device, "UD LLQP not supported "
  511. "by this adapter");
  512. atomic_dec(&shca->num_qps);
  513. return ERR_PTR(-ENOSYS);
  514. }
  515. if (!(init_attr->cap.max_send_sge <= 5
  516. && init_attr->cap.max_send_sge >= 1
  517. && init_attr->cap.max_recv_sge <= 5
  518. && init_attr->cap.max_recv_sge >= 1)) {
  519. ehca_err(pd->device,
  520. "Invalid Number of max_send_sge=%x "
  521. "or max_recv_sge=%x for UD LLQP",
  522. init_attr->cap.max_send_sge,
  523. init_attr->cap.max_recv_sge);
  524. atomic_dec(&shca->num_qps);
  525. return ERR_PTR(-EINVAL);
  526. } else if (init_attr->cap.max_send_wr > 255) {
  527. ehca_err(pd->device,
  528. "Invalid Number of "
  529. "max_send_wr=%x for UD QP_TYPE=%x",
  530. init_attr->cap.max_send_wr, qp_type);
  531. atomic_dec(&shca->num_qps);
  532. return ERR_PTR(-EINVAL);
  533. }
  534. break;
  535. default:
  536. ehca_err(pd->device, "unsupported LL QP Type=%x",
  537. qp_type);
  538. atomic_dec(&shca->num_qps);
  539. return ERR_PTR(-EINVAL);
  540. }
  541. } else {
  542. int max_sge = (qp_type == IB_QPT_UD || qp_type == IB_QPT_SMI
  543. || qp_type == IB_QPT_GSI) ? 250 : 252;
  544. if (init_attr->cap.max_send_sge > max_sge
  545. || init_attr->cap.max_recv_sge > max_sge) {
  546. ehca_err(pd->device, "Invalid number of SGEs requested "
  547. "send_sge=%x recv_sge=%x max_sge=%x",
  548. init_attr->cap.max_send_sge,
  549. init_attr->cap.max_recv_sge, max_sge);
  550. atomic_dec(&shca->num_qps);
  551. return ERR_PTR(-EINVAL);
  552. }
  553. }
  554. if (pd->uobject && udata)
  555. context = pd->uobject->context;
  556. my_qp = kmem_cache_zalloc(qp_cache, GFP_KERNEL);
  557. if (!my_qp) {
  558. ehca_err(pd->device, "pd=%p not enough memory to alloc qp", pd);
  559. atomic_dec(&shca->num_qps);
  560. return ERR_PTR(-ENOMEM);
  561. }
  562. atomic_set(&my_qp->nr_events, 0);
  563. init_waitqueue_head(&my_qp->wait_completion);
  564. spin_lock_init(&my_qp->spinlock_s);
  565. spin_lock_init(&my_qp->spinlock_r);
  566. my_qp->qp_type = qp_type;
  567. my_qp->ext_type = parms.ext_type;
  568. my_qp->state = IB_QPS_RESET;
  569. if (init_attr->recv_cq)
  570. my_qp->recv_cq =
  571. container_of(init_attr->recv_cq, struct ehca_cq, ib_cq);
  572. if (init_attr->send_cq)
  573. my_qp->send_cq =
  574. container_of(init_attr->send_cq, struct ehca_cq, ib_cq);
  575. do {
  576. if (!idr_pre_get(&ehca_qp_idr, GFP_KERNEL)) {
  577. ret = -ENOMEM;
  578. ehca_err(pd->device, "Can't reserve idr resources.");
  579. goto create_qp_exit0;
  580. }
  581. write_lock_irqsave(&ehca_qp_idr_lock, flags);
  582. ret = idr_get_new(&ehca_qp_idr, my_qp, &my_qp->token);
  583. write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
  584. } while (ret == -EAGAIN);
  585. if (ret) {
  586. ret = -ENOMEM;
  587. ehca_err(pd->device, "Can't allocate new idr entry.");
  588. goto create_qp_exit0;
  589. }
  590. if (my_qp->token > 0x1FFFFFF) {
  591. ret = -EINVAL;
  592. ehca_err(pd->device, "Invalid number of qp");
  593. goto create_qp_exit1;
  594. }
  595. if (has_srq)
  596. parms.srq_token = my_qp->token;
  597. parms.servicetype = ibqptype2servicetype(qp_type);
  598. if (parms.servicetype < 0) {
  599. ret = -EINVAL;
  600. ehca_err(pd->device, "Invalid qp_type=%x", qp_type);
  601. goto create_qp_exit1;
  602. }
  603. /* Always signal by WQE so we can hide circ. WQEs */
  604. parms.sigtype = HCALL_SIGT_BY_WQE;
  605. /* UD_AV CIRCUMVENTION */
  606. max_send_sge = init_attr->cap.max_send_sge;
  607. max_recv_sge = init_attr->cap.max_recv_sge;
  608. if (parms.servicetype == ST_UD && !is_llqp) {
  609. max_send_sge += 2;
  610. max_recv_sge += 2;
  611. }
  612. parms.token = my_qp->token;
  613. parms.eq_handle = shca->eq.ipz_eq_handle;
  614. parms.pd = my_pd->fw_pd;
  615. if (my_qp->send_cq)
  616. parms.send_cq_handle = my_qp->send_cq->ipz_cq_handle;
  617. if (my_qp->recv_cq)
  618. parms.recv_cq_handle = my_qp->recv_cq->ipz_cq_handle;
  619. parms.squeue.max_wr = init_attr->cap.max_send_wr;
  620. parms.rqueue.max_wr = init_attr->cap.max_recv_wr;
  621. parms.squeue.max_sge = max_send_sge;
  622. parms.rqueue.max_sge = max_recv_sge;
  623. /* RC QPs need one more SWQE for unsolicited ack circumvention */
  624. if (qp_type == IB_QPT_RC)
  625. parms.squeue.max_wr++;
  626. if (EHCA_BMASK_GET(HCA_CAP_MINI_QP, shca->hca_cap)) {
  627. if (HAS_SQ(my_qp))
  628. ehca_determine_small_queue(
  629. &parms.squeue, max_send_sge, is_llqp);
  630. if (HAS_RQ(my_qp))
  631. ehca_determine_small_queue(
  632. &parms.rqueue, max_recv_sge, is_llqp);
  633. parms.qp_storage =
  634. (parms.squeue.is_small || parms.rqueue.is_small);
  635. }
  636. h_ret = hipz_h_alloc_resource_qp(shca->ipz_hca_handle, &parms);
  637. if (h_ret != H_SUCCESS) {
  638. ehca_err(pd->device, "h_alloc_resource_qp() failed h_ret=%li",
  639. h_ret);
  640. ret = ehca2ib_return_code(h_ret);
  641. goto create_qp_exit1;
  642. }
  643. ib_qp_num = my_qp->real_qp_num = parms.real_qp_num;
  644. my_qp->ipz_qp_handle = parms.qp_handle;
  645. my_qp->galpas = parms.galpas;
  646. swqe_size = ehca_calc_wqe_size(parms.squeue.act_nr_sges, is_llqp);
  647. rwqe_size = ehca_calc_wqe_size(parms.rqueue.act_nr_sges, is_llqp);
  648. switch (qp_type) {
  649. case IB_QPT_RC:
  650. if (is_llqp) {
  651. parms.squeue.act_nr_sges = 1;
  652. parms.rqueue.act_nr_sges = 1;
  653. }
  654. /* hide the extra WQE */
  655. parms.squeue.act_nr_wqes--;
  656. break;
  657. case IB_QPT_UD:
  658. case IB_QPT_GSI:
  659. case IB_QPT_SMI:
  660. /* UD circumvention */
  661. if (is_llqp) {
  662. parms.squeue.act_nr_sges = 1;
  663. parms.rqueue.act_nr_sges = 1;
  664. } else {
  665. parms.squeue.act_nr_sges -= 2;
  666. parms.rqueue.act_nr_sges -= 2;
  667. }
  668. if (IB_QPT_GSI == qp_type || IB_QPT_SMI == qp_type) {
  669. parms.squeue.act_nr_wqes = init_attr->cap.max_send_wr;
  670. parms.rqueue.act_nr_wqes = init_attr->cap.max_recv_wr;
  671. parms.squeue.act_nr_sges = init_attr->cap.max_send_sge;
  672. parms.rqueue.act_nr_sges = init_attr->cap.max_recv_sge;
  673. ib_qp_num = (qp_type == IB_QPT_SMI) ? 0 : 1;
  674. }
  675. break;
  676. default:
  677. break;
  678. }
  679. /* initialize r/squeue and register queue pages */
  680. if (HAS_SQ(my_qp)) {
  681. ret = init_qp_queue(
  682. shca, my_pd, my_qp, &my_qp->ipz_squeue, 0,
  683. HAS_RQ(my_qp) ? H_PAGE_REGISTERED : H_SUCCESS,
  684. &parms.squeue, swqe_size);
  685. if (ret) {
  686. ehca_err(pd->device, "Couldn't initialize squeue "
  687. "and pages ret=%i", ret);
  688. goto create_qp_exit2;
  689. }
  690. my_qp->sq_map.entries = my_qp->ipz_squeue.queue_length /
  691. my_qp->ipz_squeue.qe_size;
  692. my_qp->sq_map.map = vmalloc(my_qp->sq_map.entries *
  693. sizeof(struct ehca_qmap_entry));
  694. if (!my_qp->sq_map.map) {
  695. ehca_err(pd->device, "Couldn't allocate squeue "
  696. "map ret=%i", ret);
  697. goto create_qp_exit3;
  698. }
  699. INIT_LIST_HEAD(&my_qp->sq_err_node);
  700. /* to avoid the generation of bogus flush CQEs */
  701. reset_queue_map(&my_qp->sq_map);
  702. }
  703. if (HAS_RQ(my_qp)) {
  704. ret = init_qp_queue(
  705. shca, my_pd, my_qp, &my_qp->ipz_rqueue, 1,
  706. H_SUCCESS, &parms.rqueue, rwqe_size);
  707. if (ret) {
  708. ehca_err(pd->device, "Couldn't initialize rqueue "
  709. "and pages ret=%i", ret);
  710. goto create_qp_exit4;
  711. }
  712. my_qp->rq_map.entries = my_qp->ipz_rqueue.queue_length /
  713. my_qp->ipz_rqueue.qe_size;
  714. my_qp->rq_map.map = vmalloc(my_qp->rq_map.entries *
  715. sizeof(struct ehca_qmap_entry));
  716. if (!my_qp->rq_map.map) {
  717. ehca_err(pd->device, "Couldn't allocate squeue "
  718. "map ret=%i", ret);
  719. goto create_qp_exit5;
  720. }
  721. INIT_LIST_HEAD(&my_qp->rq_err_node);
  722. /* to avoid the generation of bogus flush CQEs */
  723. reset_queue_map(&my_qp->rq_map);
  724. } else if (init_attr->srq) {
  725. /* this is a base QP, use the queue map of the SRQ */
  726. my_qp->rq_map = my_srq->rq_map;
  727. INIT_LIST_HEAD(&my_qp->rq_err_node);
  728. my_qp->ipz_rqueue = my_srq->ipz_rqueue;
  729. }
  730. if (is_srq) {
  731. my_qp->ib_srq.pd = &my_pd->ib_pd;
  732. my_qp->ib_srq.device = my_pd->ib_pd.device;
  733. my_qp->ib_srq.srq_context = init_attr->qp_context;
  734. my_qp->ib_srq.event_handler = init_attr->event_handler;
  735. } else {
  736. my_qp->ib_qp.qp_num = ib_qp_num;
  737. my_qp->ib_qp.pd = &my_pd->ib_pd;
  738. my_qp->ib_qp.device = my_pd->ib_pd.device;
  739. my_qp->ib_qp.recv_cq = init_attr->recv_cq;
  740. my_qp->ib_qp.send_cq = init_attr->send_cq;
  741. my_qp->ib_qp.qp_type = qp_type;
  742. my_qp->ib_qp.srq = init_attr->srq;
  743. my_qp->ib_qp.qp_context = init_attr->qp_context;
  744. my_qp->ib_qp.event_handler = init_attr->event_handler;
  745. }
  746. init_attr->cap.max_inline_data = 0; /* not supported yet */
  747. init_attr->cap.max_recv_sge = parms.rqueue.act_nr_sges;
  748. init_attr->cap.max_recv_wr = parms.rqueue.act_nr_wqes;
  749. init_attr->cap.max_send_sge = parms.squeue.act_nr_sges;
  750. init_attr->cap.max_send_wr = parms.squeue.act_nr_wqes;
  751. my_qp->init_attr = *init_attr;
  752. if (qp_type == IB_QPT_SMI || qp_type == IB_QPT_GSI) {
  753. shca->sport[init_attr->port_num - 1].ibqp_sqp[qp_type] =
  754. &my_qp->ib_qp;
  755. if (ehca_nr_ports < 0) {
  756. /* alloc array to cache subsequent modify qp parms
  757. * for autodetect mode
  758. */
  759. my_qp->mod_qp_parm =
  760. kzalloc(EHCA_MOD_QP_PARM_MAX *
  761. sizeof(*my_qp->mod_qp_parm),
  762. GFP_KERNEL);
  763. if (!my_qp->mod_qp_parm) {
  764. ehca_err(pd->device,
  765. "Could not alloc mod_qp_parm");
  766. goto create_qp_exit5;
  767. }
  768. }
  769. }
  770. /* NOTE: define_apq0() not supported yet */
  771. if (qp_type == IB_QPT_GSI) {
  772. h_ret = ehca_define_sqp(shca, my_qp, init_attr);
  773. if (h_ret != H_SUCCESS) {
  774. ret = ehca2ib_return_code(h_ret);
  775. goto create_qp_exit6;
  776. }
  777. }
  778. if (my_qp->send_cq) {
  779. ret = ehca_cq_assign_qp(my_qp->send_cq, my_qp);
  780. if (ret) {
  781. ehca_err(pd->device,
  782. "Couldn't assign qp to send_cq ret=%i", ret);
  783. goto create_qp_exit7;
  784. }
  785. }
  786. /* copy queues, galpa data to user space */
  787. if (context && udata) {
  788. struct ehca_create_qp_resp resp;
  789. memset(&resp, 0, sizeof(resp));
  790. resp.qp_num = my_qp->real_qp_num;
  791. resp.token = my_qp->token;
  792. resp.qp_type = my_qp->qp_type;
  793. resp.ext_type = my_qp->ext_type;
  794. resp.qkey = my_qp->qkey;
  795. resp.real_qp_num = my_qp->real_qp_num;
  796. if (HAS_SQ(my_qp))
  797. queue2resp(&resp.ipz_squeue, &my_qp->ipz_squeue);
  798. if (HAS_RQ(my_qp))
  799. queue2resp(&resp.ipz_rqueue, &my_qp->ipz_rqueue);
  800. resp.fw_handle_ofs = (u32)
  801. (my_qp->galpas.user.fw_handle & (PAGE_SIZE - 1));
  802. if (ib_copy_to_udata(udata, &resp, sizeof resp)) {
  803. ehca_err(pd->device, "Copy to udata failed");
  804. ret = -EINVAL;
  805. goto create_qp_exit8;
  806. }
  807. }
  808. return my_qp;
  809. create_qp_exit8:
  810. ehca_cq_unassign_qp(my_qp->send_cq, my_qp->real_qp_num);
  811. create_qp_exit7:
  812. kfree(my_qp->mod_qp_parm);
  813. create_qp_exit6:
  814. if (HAS_RQ(my_qp))
  815. vfree(my_qp->rq_map.map);
  816. create_qp_exit5:
  817. if (HAS_RQ(my_qp))
  818. ipz_queue_dtor(my_pd, &my_qp->ipz_rqueue);
  819. create_qp_exit4:
  820. if (HAS_SQ(my_qp))
  821. vfree(my_qp->sq_map.map);
  822. create_qp_exit3:
  823. if (HAS_SQ(my_qp))
  824. ipz_queue_dtor(my_pd, &my_qp->ipz_squeue);
  825. create_qp_exit2:
  826. hipz_h_destroy_qp(shca->ipz_hca_handle, my_qp);
  827. create_qp_exit1:
  828. write_lock_irqsave(&ehca_qp_idr_lock, flags);
  829. idr_remove(&ehca_qp_idr, my_qp->token);
  830. write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
  831. create_qp_exit0:
  832. kmem_cache_free(qp_cache, my_qp);
  833. atomic_dec(&shca->num_qps);
  834. return ERR_PTR(ret);
  835. }
  836. struct ib_qp *ehca_create_qp(struct ib_pd *pd,
  837. struct ib_qp_init_attr *qp_init_attr,
  838. struct ib_udata *udata)
  839. {
  840. struct ehca_qp *ret;
  841. ret = internal_create_qp(pd, qp_init_attr, NULL, udata, 0);
  842. return IS_ERR(ret) ? (struct ib_qp *)ret : &ret->ib_qp;
  843. }
  844. static int internal_destroy_qp(struct ib_device *dev, struct ehca_qp *my_qp,
  845. struct ib_uobject *uobject);
  846. struct ib_srq *ehca_create_srq(struct ib_pd *pd,
  847. struct ib_srq_init_attr *srq_init_attr,
  848. struct ib_udata *udata)
  849. {
  850. struct ib_qp_init_attr qp_init_attr;
  851. struct ehca_qp *my_qp;
  852. struct ib_srq *ret;
  853. struct ehca_shca *shca = container_of(pd->device, struct ehca_shca,
  854. ib_device);
  855. struct hcp_modify_qp_control_block *mqpcb;
  856. u64 hret, update_mask;
  857. /* For common attributes, internal_create_qp() takes its info
  858. * out of qp_init_attr, so copy all common attrs there.
  859. */
  860. memset(&qp_init_attr, 0, sizeof(qp_init_attr));
  861. qp_init_attr.event_handler = srq_init_attr->event_handler;
  862. qp_init_attr.qp_context = srq_init_attr->srq_context;
  863. qp_init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
  864. qp_init_attr.qp_type = IB_QPT_RC;
  865. qp_init_attr.cap.max_recv_wr = srq_init_attr->attr.max_wr;
  866. qp_init_attr.cap.max_recv_sge = srq_init_attr->attr.max_sge;
  867. my_qp = internal_create_qp(pd, &qp_init_attr, srq_init_attr, udata, 1);
  868. if (IS_ERR(my_qp))
  869. return (struct ib_srq *)my_qp;
  870. /* copy back return values */
  871. srq_init_attr->attr.max_wr = qp_init_attr.cap.max_recv_wr;
  872. srq_init_attr->attr.max_sge = 3;
  873. /* drive SRQ into RTR state */
  874. mqpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
  875. if (!mqpcb) {
  876. ehca_err(pd->device, "Could not get zeroed page for mqpcb "
  877. "ehca_qp=%p qp_num=%x ", my_qp, my_qp->real_qp_num);
  878. ret = ERR_PTR(-ENOMEM);
  879. goto create_srq1;
  880. }
  881. mqpcb->qp_state = EHCA_QPS_INIT;
  882. mqpcb->prim_phys_port = 1;
  883. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
  884. hret = hipz_h_modify_qp(shca->ipz_hca_handle,
  885. my_qp->ipz_qp_handle,
  886. &my_qp->pf,
  887. update_mask,
  888. mqpcb, my_qp->galpas.kernel);
  889. if (hret != H_SUCCESS) {
  890. ehca_err(pd->device, "Could not modify SRQ to INIT "
  891. "ehca_qp=%p qp_num=%x h_ret=%li",
  892. my_qp, my_qp->real_qp_num, hret);
  893. goto create_srq2;
  894. }
  895. mqpcb->qp_enable = 1;
  896. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_ENABLE, 1);
  897. hret = hipz_h_modify_qp(shca->ipz_hca_handle,
  898. my_qp->ipz_qp_handle,
  899. &my_qp->pf,
  900. update_mask,
  901. mqpcb, my_qp->galpas.kernel);
  902. if (hret != H_SUCCESS) {
  903. ehca_err(pd->device, "Could not enable SRQ "
  904. "ehca_qp=%p qp_num=%x h_ret=%li",
  905. my_qp, my_qp->real_qp_num, hret);
  906. goto create_srq2;
  907. }
  908. mqpcb->qp_state = EHCA_QPS_RTR;
  909. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
  910. hret = hipz_h_modify_qp(shca->ipz_hca_handle,
  911. my_qp->ipz_qp_handle,
  912. &my_qp->pf,
  913. update_mask,
  914. mqpcb, my_qp->galpas.kernel);
  915. if (hret != H_SUCCESS) {
  916. ehca_err(pd->device, "Could not modify SRQ to RTR "
  917. "ehca_qp=%p qp_num=%x h_ret=%li",
  918. my_qp, my_qp->real_qp_num, hret);
  919. goto create_srq2;
  920. }
  921. ehca_free_fw_ctrlblock(mqpcb);
  922. return &my_qp->ib_srq;
  923. create_srq2:
  924. ret = ERR_PTR(ehca2ib_return_code(hret));
  925. ehca_free_fw_ctrlblock(mqpcb);
  926. create_srq1:
  927. internal_destroy_qp(pd->device, my_qp, my_qp->ib_srq.uobject);
  928. return ret;
  929. }
  930. /*
  931. * prepare_sqe_rts called by internal_modify_qp() at trans sqe -> rts
  932. * set purge bit of bad wqe and subsequent wqes to avoid reentering sqe
  933. * returns total number of bad wqes in bad_wqe_cnt
  934. */
  935. static int prepare_sqe_rts(struct ehca_qp *my_qp, struct ehca_shca *shca,
  936. int *bad_wqe_cnt)
  937. {
  938. u64 h_ret;
  939. struct ipz_queue *squeue;
  940. void *bad_send_wqe_p, *bad_send_wqe_v;
  941. u64 q_ofs;
  942. struct ehca_wqe *wqe;
  943. int qp_num = my_qp->ib_qp.qp_num;
  944. /* get send wqe pointer */
  945. h_ret = hipz_h_disable_and_get_wqe(shca->ipz_hca_handle,
  946. my_qp->ipz_qp_handle, &my_qp->pf,
  947. &bad_send_wqe_p, NULL, 2);
  948. if (h_ret != H_SUCCESS) {
  949. ehca_err(&shca->ib_device, "hipz_h_disable_and_get_wqe() failed"
  950. " ehca_qp=%p qp_num=%x h_ret=%li",
  951. my_qp, qp_num, h_ret);
  952. return ehca2ib_return_code(h_ret);
  953. }
  954. bad_send_wqe_p = (void *)((u64)bad_send_wqe_p & (~(1L << 63)));
  955. ehca_dbg(&shca->ib_device, "qp_num=%x bad_send_wqe_p=%p",
  956. qp_num, bad_send_wqe_p);
  957. /* convert wqe pointer to vadr */
  958. bad_send_wqe_v = abs_to_virt((u64)bad_send_wqe_p);
  959. if (ehca_debug_level >= 2)
  960. ehca_dmp(bad_send_wqe_v, 32, "qp_num=%x bad_wqe", qp_num);
  961. squeue = &my_qp->ipz_squeue;
  962. if (ipz_queue_abs_to_offset(squeue, (u64)bad_send_wqe_p, &q_ofs)) {
  963. ehca_err(&shca->ib_device, "failed to get wqe offset qp_num=%x"
  964. " bad_send_wqe_p=%p", qp_num, bad_send_wqe_p);
  965. return -EFAULT;
  966. }
  967. /* loop sets wqe's purge bit */
  968. wqe = (struct ehca_wqe *)ipz_qeit_calc(squeue, q_ofs);
  969. *bad_wqe_cnt = 0;
  970. while (wqe->optype != 0xff && wqe->wqef != 0xff) {
  971. if (ehca_debug_level >= 2)
  972. ehca_dmp(wqe, 32, "qp_num=%x wqe", qp_num);
  973. wqe->nr_of_data_seg = 0; /* suppress data access */
  974. wqe->wqef = WQEF_PURGE; /* WQE to be purged */
  975. q_ofs = ipz_queue_advance_offset(squeue, q_ofs);
  976. wqe = (struct ehca_wqe *)ipz_qeit_calc(squeue, q_ofs);
  977. *bad_wqe_cnt = (*bad_wqe_cnt)+1;
  978. }
  979. /*
  980. * bad wqe will be reprocessed and ignored when pol_cq() is called,
  981. * i.e. nr of wqes with flush error status is one less
  982. */
  983. ehca_dbg(&shca->ib_device, "qp_num=%x flusherr_wqe_cnt=%x",
  984. qp_num, (*bad_wqe_cnt)-1);
  985. wqe->wqef = 0;
  986. return 0;
  987. }
  988. static int calc_left_cqes(u64 wqe_p, struct ipz_queue *ipz_queue,
  989. struct ehca_queue_map *qmap)
  990. {
  991. void *wqe_v;
  992. u64 q_ofs;
  993. u32 wqe_idx;
  994. /* convert real to abs address */
  995. wqe_p = wqe_p & (~(1UL << 63));
  996. wqe_v = abs_to_virt(wqe_p);
  997. if (ipz_queue_abs_to_offset(ipz_queue, wqe_p, &q_ofs)) {
  998. ehca_gen_err("Invalid offset for calculating left cqes "
  999. "wqe_p=%#lx wqe_v=%p\n", wqe_p, wqe_v);
  1000. return -EFAULT;
  1001. }
  1002. wqe_idx = q_ofs / ipz_queue->qe_size;
  1003. if (wqe_idx < qmap->tail)
  1004. qmap->left_to_poll = (qmap->entries - qmap->tail) + wqe_idx;
  1005. else
  1006. qmap->left_to_poll = wqe_idx - qmap->tail;
  1007. return 0;
  1008. }
  1009. static int check_for_left_cqes(struct ehca_qp *my_qp, struct ehca_shca *shca)
  1010. {
  1011. u64 h_ret;
  1012. void *send_wqe_p, *recv_wqe_p;
  1013. int ret;
  1014. unsigned long flags;
  1015. int qp_num = my_qp->ib_qp.qp_num;
  1016. /* this hcall is not supported on base QPs */
  1017. if (my_qp->ext_type != EQPT_SRQBASE) {
  1018. /* get send and receive wqe pointer */
  1019. h_ret = hipz_h_disable_and_get_wqe(shca->ipz_hca_handle,
  1020. my_qp->ipz_qp_handle, &my_qp->pf,
  1021. &send_wqe_p, &recv_wqe_p, 4);
  1022. if (h_ret != H_SUCCESS) {
  1023. ehca_err(&shca->ib_device, "disable_and_get_wqe() "
  1024. "failed ehca_qp=%p qp_num=%x h_ret=%li",
  1025. my_qp, qp_num, h_ret);
  1026. return ehca2ib_return_code(h_ret);
  1027. }
  1028. /*
  1029. * acquire lock to ensure that nobody is polling the cq which
  1030. * could mean that the qmap->tail pointer is in an
  1031. * inconsistent state.
  1032. */
  1033. spin_lock_irqsave(&my_qp->send_cq->spinlock, flags);
  1034. ret = calc_left_cqes((u64)send_wqe_p, &my_qp->ipz_squeue,
  1035. &my_qp->sq_map);
  1036. spin_unlock_irqrestore(&my_qp->send_cq->spinlock, flags);
  1037. if (ret)
  1038. return ret;
  1039. spin_lock_irqsave(&my_qp->recv_cq->spinlock, flags);
  1040. ret = calc_left_cqes((u64)recv_wqe_p, &my_qp->ipz_rqueue,
  1041. &my_qp->rq_map);
  1042. spin_unlock_irqrestore(&my_qp->recv_cq->spinlock, flags);
  1043. if (ret)
  1044. return ret;
  1045. } else {
  1046. spin_lock_irqsave(&my_qp->send_cq->spinlock, flags);
  1047. my_qp->sq_map.left_to_poll = 0;
  1048. spin_unlock_irqrestore(&my_qp->send_cq->spinlock, flags);
  1049. spin_lock_irqsave(&my_qp->recv_cq->spinlock, flags);
  1050. my_qp->rq_map.left_to_poll = 0;
  1051. spin_unlock_irqrestore(&my_qp->recv_cq->spinlock, flags);
  1052. }
  1053. /* this assures flush cqes being generated only for pending wqes */
  1054. if ((my_qp->sq_map.left_to_poll == 0) &&
  1055. (my_qp->rq_map.left_to_poll == 0)) {
  1056. spin_lock_irqsave(&my_qp->send_cq->spinlock, flags);
  1057. ehca_add_to_err_list(my_qp, 1);
  1058. spin_unlock_irqrestore(&my_qp->send_cq->spinlock, flags);
  1059. if (HAS_RQ(my_qp)) {
  1060. spin_lock_irqsave(&my_qp->recv_cq->spinlock, flags);
  1061. ehca_add_to_err_list(my_qp, 0);
  1062. spin_unlock_irqrestore(&my_qp->recv_cq->spinlock,
  1063. flags);
  1064. }
  1065. }
  1066. return 0;
  1067. }
  1068. /*
  1069. * internal_modify_qp with circumvention to handle aqp0 properly
  1070. * smi_reset2init indicates if this is an internal reset-to-init-call for
  1071. * smi. This flag must always be zero if called from ehca_modify_qp()!
  1072. * This internal func was intorduced to avoid recursion of ehca_modify_qp()!
  1073. */
  1074. static int internal_modify_qp(struct ib_qp *ibqp,
  1075. struct ib_qp_attr *attr,
  1076. int attr_mask, int smi_reset2init)
  1077. {
  1078. enum ib_qp_state qp_cur_state, qp_new_state;
  1079. int cnt, qp_attr_idx, ret = 0;
  1080. enum ib_qp_statetrans statetrans;
  1081. struct hcp_modify_qp_control_block *mqpcb;
  1082. struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
  1083. struct ehca_shca *shca =
  1084. container_of(ibqp->pd->device, struct ehca_shca, ib_device);
  1085. u64 update_mask;
  1086. u64 h_ret;
  1087. int bad_wqe_cnt = 0;
  1088. int squeue_locked = 0;
  1089. unsigned long flags = 0;
  1090. /* do query_qp to obtain current attr values */
  1091. mqpcb = ehca_alloc_fw_ctrlblock(GFP_ATOMIC);
  1092. if (!mqpcb) {
  1093. ehca_err(ibqp->device, "Could not get zeroed page for mqpcb "
  1094. "ehca_qp=%p qp_num=%x ", my_qp, ibqp->qp_num);
  1095. return -ENOMEM;
  1096. }
  1097. h_ret = hipz_h_query_qp(shca->ipz_hca_handle,
  1098. my_qp->ipz_qp_handle,
  1099. &my_qp->pf,
  1100. mqpcb, my_qp->galpas.kernel);
  1101. if (h_ret != H_SUCCESS) {
  1102. ehca_err(ibqp->device, "hipz_h_query_qp() failed "
  1103. "ehca_qp=%p qp_num=%x h_ret=%li",
  1104. my_qp, ibqp->qp_num, h_ret);
  1105. ret = ehca2ib_return_code(h_ret);
  1106. goto modify_qp_exit1;
  1107. }
  1108. qp_cur_state = ehca2ib_qp_state(mqpcb->qp_state);
  1109. if (qp_cur_state == -EINVAL) { /* invalid qp state */
  1110. ret = -EINVAL;
  1111. ehca_err(ibqp->device, "Invalid current ehca_qp_state=%x "
  1112. "ehca_qp=%p qp_num=%x",
  1113. mqpcb->qp_state, my_qp, ibqp->qp_num);
  1114. goto modify_qp_exit1;
  1115. }
  1116. /*
  1117. * circumvention to set aqp0 initial state to init
  1118. * as expected by IB spec
  1119. */
  1120. if (smi_reset2init == 0 &&
  1121. ibqp->qp_type == IB_QPT_SMI &&
  1122. qp_cur_state == IB_QPS_RESET &&
  1123. (attr_mask & IB_QP_STATE) &&
  1124. attr->qp_state == IB_QPS_INIT) { /* RESET -> INIT */
  1125. struct ib_qp_attr smiqp_attr = {
  1126. .qp_state = IB_QPS_INIT,
  1127. .port_num = my_qp->init_attr.port_num,
  1128. .pkey_index = 0,
  1129. .qkey = 0
  1130. };
  1131. int smiqp_attr_mask = IB_QP_STATE | IB_QP_PORT |
  1132. IB_QP_PKEY_INDEX | IB_QP_QKEY;
  1133. int smirc = internal_modify_qp(
  1134. ibqp, &smiqp_attr, smiqp_attr_mask, 1);
  1135. if (smirc) {
  1136. ehca_err(ibqp->device, "SMI RESET -> INIT failed. "
  1137. "ehca_modify_qp() rc=%i", smirc);
  1138. ret = H_PARAMETER;
  1139. goto modify_qp_exit1;
  1140. }
  1141. qp_cur_state = IB_QPS_INIT;
  1142. ehca_dbg(ibqp->device, "SMI RESET -> INIT succeeded");
  1143. }
  1144. /* is transmitted current state equal to "real" current state */
  1145. if ((attr_mask & IB_QP_CUR_STATE) &&
  1146. qp_cur_state != attr->cur_qp_state) {
  1147. ret = -EINVAL;
  1148. ehca_err(ibqp->device,
  1149. "Invalid IB_QP_CUR_STATE attr->curr_qp_state=%x <>"
  1150. " actual cur_qp_state=%x. ehca_qp=%p qp_num=%x",
  1151. attr->cur_qp_state, qp_cur_state, my_qp, ibqp->qp_num);
  1152. goto modify_qp_exit1;
  1153. }
  1154. ehca_dbg(ibqp->device, "ehca_qp=%p qp_num=%x current qp_state=%x "
  1155. "new qp_state=%x attribute_mask=%x",
  1156. my_qp, ibqp->qp_num, qp_cur_state, attr->qp_state, attr_mask);
  1157. qp_new_state = attr_mask & IB_QP_STATE ? attr->qp_state : qp_cur_state;
  1158. if (!smi_reset2init &&
  1159. !ib_modify_qp_is_ok(qp_cur_state, qp_new_state, ibqp->qp_type,
  1160. attr_mask)) {
  1161. ret = -EINVAL;
  1162. ehca_err(ibqp->device,
  1163. "Invalid qp transition new_state=%x cur_state=%x "
  1164. "ehca_qp=%p qp_num=%x attr_mask=%x", qp_new_state,
  1165. qp_cur_state, my_qp, ibqp->qp_num, attr_mask);
  1166. goto modify_qp_exit1;
  1167. }
  1168. mqpcb->qp_state = ib2ehca_qp_state(qp_new_state);
  1169. if (mqpcb->qp_state)
  1170. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
  1171. else {
  1172. ret = -EINVAL;
  1173. ehca_err(ibqp->device, "Invalid new qp state=%x "
  1174. "ehca_qp=%p qp_num=%x",
  1175. qp_new_state, my_qp, ibqp->qp_num);
  1176. goto modify_qp_exit1;
  1177. }
  1178. /* retrieve state transition struct to get req and opt attrs */
  1179. statetrans = get_modqp_statetrans(qp_cur_state, qp_new_state);
  1180. if (statetrans < 0) {
  1181. ret = -EINVAL;
  1182. ehca_err(ibqp->device, "<INVALID STATE CHANGE> qp_cur_state=%x "
  1183. "new_qp_state=%x State_xsition=%x ehca_qp=%p "
  1184. "qp_num=%x", qp_cur_state, qp_new_state,
  1185. statetrans, my_qp, ibqp->qp_num);
  1186. goto modify_qp_exit1;
  1187. }
  1188. qp_attr_idx = ib2ehcaqptype(ibqp->qp_type);
  1189. if (qp_attr_idx < 0) {
  1190. ret = qp_attr_idx;
  1191. ehca_err(ibqp->device,
  1192. "Invalid QP type=%x ehca_qp=%p qp_num=%x",
  1193. ibqp->qp_type, my_qp, ibqp->qp_num);
  1194. goto modify_qp_exit1;
  1195. }
  1196. ehca_dbg(ibqp->device,
  1197. "ehca_qp=%p qp_num=%x <VALID STATE CHANGE> qp_state_xsit=%x",
  1198. my_qp, ibqp->qp_num, statetrans);
  1199. /* eHCA2 rev2 and higher require the SEND_GRH_FLAG to be set
  1200. * in non-LL UD QPs.
  1201. */
  1202. if ((my_qp->qp_type == IB_QPT_UD) &&
  1203. (my_qp->ext_type != EQPT_LLQP) &&
  1204. (statetrans == IB_QPST_INIT2RTR) &&
  1205. (shca->hw_level >= 0x22)) {
  1206. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG, 1);
  1207. mqpcb->send_grh_flag = 1;
  1208. }
  1209. /* sqe -> rts: set purge bit of bad wqe before actual trans */
  1210. if ((my_qp->qp_type == IB_QPT_UD ||
  1211. my_qp->qp_type == IB_QPT_GSI ||
  1212. my_qp->qp_type == IB_QPT_SMI) &&
  1213. statetrans == IB_QPST_SQE2RTS) {
  1214. /* mark next free wqe if kernel */
  1215. if (!ibqp->uobject) {
  1216. struct ehca_wqe *wqe;
  1217. /* lock send queue */
  1218. spin_lock_irqsave(&my_qp->spinlock_s, flags);
  1219. squeue_locked = 1;
  1220. /* mark next free wqe */
  1221. wqe = (struct ehca_wqe *)
  1222. ipz_qeit_get(&my_qp->ipz_squeue);
  1223. wqe->optype = wqe->wqef = 0xff;
  1224. ehca_dbg(ibqp->device, "qp_num=%x next_free_wqe=%p",
  1225. ibqp->qp_num, wqe);
  1226. }
  1227. ret = prepare_sqe_rts(my_qp, shca, &bad_wqe_cnt);
  1228. if (ret) {
  1229. ehca_err(ibqp->device, "prepare_sqe_rts() failed "
  1230. "ehca_qp=%p qp_num=%x ret=%i",
  1231. my_qp, ibqp->qp_num, ret);
  1232. goto modify_qp_exit2;
  1233. }
  1234. }
  1235. /*
  1236. * enable RDMA_Atomic_Control if reset->init und reliable con
  1237. * this is necessary since gen2 does not provide that flag,
  1238. * but pHyp requires it
  1239. */
  1240. if (statetrans == IB_QPST_RESET2INIT &&
  1241. (ibqp->qp_type == IB_QPT_RC || ibqp->qp_type == IB_QPT_UC)) {
  1242. mqpcb->rdma_atomic_ctrl = 3;
  1243. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RDMA_ATOMIC_CTRL, 1);
  1244. }
  1245. /* circ. pHyp requires #RDMA/Atomic Resp Res for UC INIT -> RTR */
  1246. if (statetrans == IB_QPST_INIT2RTR &&
  1247. (ibqp->qp_type == IB_QPT_UC) &&
  1248. !(attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)) {
  1249. mqpcb->rdma_nr_atomic_resp_res = 1; /* default to 1 */
  1250. update_mask |=
  1251. EHCA_BMASK_SET(MQPCB_MASK_RDMA_NR_ATOMIC_RESP_RES, 1);
  1252. }
  1253. if (attr_mask & IB_QP_PKEY_INDEX) {
  1254. if (attr->pkey_index >= 16) {
  1255. ret = -EINVAL;
  1256. ehca_err(ibqp->device, "Invalid pkey_index=%x. "
  1257. "ehca_qp=%p qp_num=%x max_pkey_index=f",
  1258. attr->pkey_index, my_qp, ibqp->qp_num);
  1259. goto modify_qp_exit2;
  1260. }
  1261. mqpcb->prim_p_key_idx = attr->pkey_index;
  1262. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PRIM_P_KEY_IDX, 1);
  1263. }
  1264. if (attr_mask & IB_QP_PORT) {
  1265. struct ehca_sport *sport;
  1266. struct ehca_qp *aqp1;
  1267. if (attr->port_num < 1 || attr->port_num > shca->num_ports) {
  1268. ret = -EINVAL;
  1269. ehca_err(ibqp->device, "Invalid port=%x. "
  1270. "ehca_qp=%p qp_num=%x num_ports=%x",
  1271. attr->port_num, my_qp, ibqp->qp_num,
  1272. shca->num_ports);
  1273. goto modify_qp_exit2;
  1274. }
  1275. sport = &shca->sport[attr->port_num - 1];
  1276. if (!sport->ibqp_sqp[IB_QPT_GSI]) {
  1277. /* should not occur */
  1278. ret = -EFAULT;
  1279. ehca_err(ibqp->device, "AQP1 was not created for "
  1280. "port=%x", attr->port_num);
  1281. goto modify_qp_exit2;
  1282. }
  1283. aqp1 = container_of(sport->ibqp_sqp[IB_QPT_GSI],
  1284. struct ehca_qp, ib_qp);
  1285. if (ibqp->qp_type != IB_QPT_GSI &&
  1286. ibqp->qp_type != IB_QPT_SMI &&
  1287. aqp1->mod_qp_parm) {
  1288. /*
  1289. * firmware will reject this modify_qp() because
  1290. * port is not activated/initialized fully
  1291. */
  1292. ret = -EFAULT;
  1293. ehca_warn(ibqp->device, "Couldn't modify qp port=%x: "
  1294. "either port is being activated (try again) "
  1295. "or cabling issue", attr->port_num);
  1296. goto modify_qp_exit2;
  1297. }
  1298. mqpcb->prim_phys_port = attr->port_num;
  1299. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PRIM_PHYS_PORT, 1);
  1300. }
  1301. if (attr_mask & IB_QP_QKEY) {
  1302. mqpcb->qkey = attr->qkey;
  1303. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_QKEY, 1);
  1304. }
  1305. if (attr_mask & IB_QP_AV) {
  1306. mqpcb->dlid = attr->ah_attr.dlid;
  1307. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DLID, 1);
  1308. mqpcb->source_path_bits = attr->ah_attr.src_path_bits;
  1309. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SOURCE_PATH_BITS, 1);
  1310. mqpcb->service_level = attr->ah_attr.sl;
  1311. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SERVICE_LEVEL, 1);
  1312. if (ehca_calc_ipd(shca, mqpcb->prim_phys_port,
  1313. attr->ah_attr.static_rate,
  1314. &mqpcb->max_static_rate)) {
  1315. ret = -EINVAL;
  1316. goto modify_qp_exit2;
  1317. }
  1318. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_MAX_STATIC_RATE, 1);
  1319. /*
  1320. * Always supply the GRH flag, even if it's zero, to give the
  1321. * hypervisor a clear "yes" or "no" instead of a "perhaps"
  1322. */
  1323. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG, 1);
  1324. /*
  1325. * only if GRH is TRUE we might consider SOURCE_GID_IDX
  1326. * and DEST_GID otherwise phype will return H_ATTR_PARM!!!
  1327. */
  1328. if (attr->ah_attr.ah_flags == IB_AH_GRH) {
  1329. mqpcb->send_grh_flag = 1;
  1330. mqpcb->source_gid_idx = attr->ah_attr.grh.sgid_index;
  1331. update_mask |=
  1332. EHCA_BMASK_SET(MQPCB_MASK_SOURCE_GID_IDX, 1);
  1333. for (cnt = 0; cnt < 16; cnt++)
  1334. mqpcb->dest_gid.byte[cnt] =
  1335. attr->ah_attr.grh.dgid.raw[cnt];
  1336. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DEST_GID, 1);
  1337. mqpcb->flow_label = attr->ah_attr.grh.flow_label;
  1338. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_FLOW_LABEL, 1);
  1339. mqpcb->hop_limit = attr->ah_attr.grh.hop_limit;
  1340. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_HOP_LIMIT, 1);
  1341. mqpcb->traffic_class = attr->ah_attr.grh.traffic_class;
  1342. update_mask |=
  1343. EHCA_BMASK_SET(MQPCB_MASK_TRAFFIC_CLASS, 1);
  1344. }
  1345. }
  1346. if (attr_mask & IB_QP_PATH_MTU) {
  1347. /* store ld(MTU) */
  1348. my_qp->mtu_shift = attr->path_mtu + 7;
  1349. mqpcb->path_mtu = attr->path_mtu;
  1350. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PATH_MTU, 1);
  1351. }
  1352. if (attr_mask & IB_QP_TIMEOUT) {
  1353. mqpcb->timeout = attr->timeout;
  1354. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_TIMEOUT, 1);
  1355. }
  1356. if (attr_mask & IB_QP_RETRY_CNT) {
  1357. mqpcb->retry_count = attr->retry_cnt;
  1358. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RETRY_COUNT, 1);
  1359. }
  1360. if (attr_mask & IB_QP_RNR_RETRY) {
  1361. mqpcb->rnr_retry_count = attr->rnr_retry;
  1362. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RNR_RETRY_COUNT, 1);
  1363. }
  1364. if (attr_mask & IB_QP_RQ_PSN) {
  1365. mqpcb->receive_psn = attr->rq_psn;
  1366. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RECEIVE_PSN, 1);
  1367. }
  1368. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1369. mqpcb->rdma_nr_atomic_resp_res = attr->max_dest_rd_atomic < 3 ?
  1370. attr->max_dest_rd_atomic : 2;
  1371. update_mask |=
  1372. EHCA_BMASK_SET(MQPCB_MASK_RDMA_NR_ATOMIC_RESP_RES, 1);
  1373. }
  1374. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1375. mqpcb->rdma_atomic_outst_dest_qp = attr->max_rd_atomic < 3 ?
  1376. attr->max_rd_atomic : 2;
  1377. update_mask |=
  1378. EHCA_BMASK_SET
  1379. (MQPCB_MASK_RDMA_ATOMIC_OUTST_DEST_QP, 1);
  1380. }
  1381. if (attr_mask & IB_QP_ALT_PATH) {
  1382. if (attr->alt_port_num < 1
  1383. || attr->alt_port_num > shca->num_ports) {
  1384. ret = -EINVAL;
  1385. ehca_err(ibqp->device, "Invalid alt_port=%x. "
  1386. "ehca_qp=%p qp_num=%x num_ports=%x",
  1387. attr->alt_port_num, my_qp, ibqp->qp_num,
  1388. shca->num_ports);
  1389. goto modify_qp_exit2;
  1390. }
  1391. mqpcb->alt_phys_port = attr->alt_port_num;
  1392. if (attr->alt_pkey_index >= 16) {
  1393. ret = -EINVAL;
  1394. ehca_err(ibqp->device, "Invalid alt_pkey_index=%x. "
  1395. "ehca_qp=%p qp_num=%x max_pkey_index=f",
  1396. attr->pkey_index, my_qp, ibqp->qp_num);
  1397. goto modify_qp_exit2;
  1398. }
  1399. mqpcb->alt_p_key_idx = attr->alt_pkey_index;
  1400. mqpcb->timeout_al = attr->alt_timeout;
  1401. mqpcb->dlid_al = attr->alt_ah_attr.dlid;
  1402. mqpcb->source_path_bits_al = attr->alt_ah_attr.src_path_bits;
  1403. mqpcb->service_level_al = attr->alt_ah_attr.sl;
  1404. if (ehca_calc_ipd(shca, mqpcb->alt_phys_port,
  1405. attr->alt_ah_attr.static_rate,
  1406. &mqpcb->max_static_rate_al)) {
  1407. ret = -EINVAL;
  1408. goto modify_qp_exit2;
  1409. }
  1410. /* OpenIB doesn't support alternate retry counts - copy them */
  1411. mqpcb->retry_count_al = mqpcb->retry_count;
  1412. mqpcb->rnr_retry_count_al = mqpcb->rnr_retry_count;
  1413. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_ALT_PHYS_PORT, 1)
  1414. | EHCA_BMASK_SET(MQPCB_MASK_ALT_P_KEY_IDX, 1)
  1415. | EHCA_BMASK_SET(MQPCB_MASK_TIMEOUT_AL, 1)
  1416. | EHCA_BMASK_SET(MQPCB_MASK_DLID_AL, 1)
  1417. | EHCA_BMASK_SET(MQPCB_MASK_SOURCE_PATH_BITS_AL, 1)
  1418. | EHCA_BMASK_SET(MQPCB_MASK_SERVICE_LEVEL_AL, 1)
  1419. | EHCA_BMASK_SET(MQPCB_MASK_MAX_STATIC_RATE_AL, 1)
  1420. | EHCA_BMASK_SET(MQPCB_MASK_RETRY_COUNT_AL, 1)
  1421. | EHCA_BMASK_SET(MQPCB_MASK_RNR_RETRY_COUNT_AL, 1);
  1422. /*
  1423. * Always supply the GRH flag, even if it's zero, to give the
  1424. * hypervisor a clear "yes" or "no" instead of a "perhaps"
  1425. */
  1426. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG_AL, 1);
  1427. /*
  1428. * only if GRH is TRUE we might consider SOURCE_GID_IDX
  1429. * and DEST_GID otherwise phype will return H_ATTR_PARM!!!
  1430. */
  1431. if (attr->alt_ah_attr.ah_flags == IB_AH_GRH) {
  1432. mqpcb->send_grh_flag_al = 1;
  1433. for (cnt = 0; cnt < 16; cnt++)
  1434. mqpcb->dest_gid_al.byte[cnt] =
  1435. attr->alt_ah_attr.grh.dgid.raw[cnt];
  1436. mqpcb->source_gid_idx_al =
  1437. attr->alt_ah_attr.grh.sgid_index;
  1438. mqpcb->flow_label_al = attr->alt_ah_attr.grh.flow_label;
  1439. mqpcb->hop_limit_al = attr->alt_ah_attr.grh.hop_limit;
  1440. mqpcb->traffic_class_al =
  1441. attr->alt_ah_attr.grh.traffic_class;
  1442. update_mask |=
  1443. EHCA_BMASK_SET(MQPCB_MASK_SOURCE_GID_IDX_AL, 1)
  1444. | EHCA_BMASK_SET(MQPCB_MASK_DEST_GID_AL, 1)
  1445. | EHCA_BMASK_SET(MQPCB_MASK_FLOW_LABEL_AL, 1)
  1446. | EHCA_BMASK_SET(MQPCB_MASK_HOP_LIMIT_AL, 1) |
  1447. EHCA_BMASK_SET(MQPCB_MASK_TRAFFIC_CLASS_AL, 1);
  1448. }
  1449. }
  1450. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  1451. mqpcb->min_rnr_nak_timer_field = attr->min_rnr_timer;
  1452. update_mask |=
  1453. EHCA_BMASK_SET(MQPCB_MASK_MIN_RNR_NAK_TIMER_FIELD, 1);
  1454. }
  1455. if (attr_mask & IB_QP_SQ_PSN) {
  1456. mqpcb->send_psn = attr->sq_psn;
  1457. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_PSN, 1);
  1458. }
  1459. if (attr_mask & IB_QP_DEST_QPN) {
  1460. mqpcb->dest_qp_nr = attr->dest_qp_num;
  1461. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DEST_QP_NR, 1);
  1462. }
  1463. if (attr_mask & IB_QP_PATH_MIG_STATE) {
  1464. if (attr->path_mig_state != IB_MIG_REARM
  1465. && attr->path_mig_state != IB_MIG_MIGRATED) {
  1466. ret = -EINVAL;
  1467. ehca_err(ibqp->device, "Invalid mig_state=%x",
  1468. attr->path_mig_state);
  1469. goto modify_qp_exit2;
  1470. }
  1471. mqpcb->path_migration_state = attr->path_mig_state + 1;
  1472. if (attr->path_mig_state == IB_MIG_REARM)
  1473. my_qp->mig_armed = 1;
  1474. update_mask |=
  1475. EHCA_BMASK_SET(MQPCB_MASK_PATH_MIGRATION_STATE, 1);
  1476. }
  1477. if (attr_mask & IB_QP_CAP) {
  1478. mqpcb->max_nr_outst_send_wr = attr->cap.max_send_wr+1;
  1479. update_mask |=
  1480. EHCA_BMASK_SET(MQPCB_MASK_MAX_NR_OUTST_SEND_WR, 1);
  1481. mqpcb->max_nr_outst_recv_wr = attr->cap.max_recv_wr+1;
  1482. update_mask |=
  1483. EHCA_BMASK_SET(MQPCB_MASK_MAX_NR_OUTST_RECV_WR, 1);
  1484. /* no support for max_send/recv_sge yet */
  1485. }
  1486. if (ehca_debug_level >= 2)
  1487. ehca_dmp(mqpcb, 4*70, "qp_num=%x", ibqp->qp_num);
  1488. h_ret = hipz_h_modify_qp(shca->ipz_hca_handle,
  1489. my_qp->ipz_qp_handle,
  1490. &my_qp->pf,
  1491. update_mask,
  1492. mqpcb, my_qp->galpas.kernel);
  1493. if (h_ret != H_SUCCESS) {
  1494. ret = ehca2ib_return_code(h_ret);
  1495. ehca_err(ibqp->device, "hipz_h_modify_qp() failed h_ret=%li "
  1496. "ehca_qp=%p qp_num=%x", h_ret, my_qp, ibqp->qp_num);
  1497. goto modify_qp_exit2;
  1498. }
  1499. if ((my_qp->qp_type == IB_QPT_UD ||
  1500. my_qp->qp_type == IB_QPT_GSI ||
  1501. my_qp->qp_type == IB_QPT_SMI) &&
  1502. statetrans == IB_QPST_SQE2RTS) {
  1503. /* doorbell to reprocessing wqes */
  1504. iosync(); /* serialize GAL register access */
  1505. hipz_update_sqa(my_qp, bad_wqe_cnt-1);
  1506. ehca_gen_dbg("doorbell for %x wqes", bad_wqe_cnt);
  1507. }
  1508. if (statetrans == IB_QPST_RESET2INIT ||
  1509. statetrans == IB_QPST_INIT2INIT) {
  1510. mqpcb->qp_enable = 1;
  1511. mqpcb->qp_state = EHCA_QPS_INIT;
  1512. update_mask = 0;
  1513. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_ENABLE, 1);
  1514. h_ret = hipz_h_modify_qp(shca->ipz_hca_handle,
  1515. my_qp->ipz_qp_handle,
  1516. &my_qp->pf,
  1517. update_mask,
  1518. mqpcb,
  1519. my_qp->galpas.kernel);
  1520. if (h_ret != H_SUCCESS) {
  1521. ret = ehca2ib_return_code(h_ret);
  1522. ehca_err(ibqp->device, "ENABLE in context of "
  1523. "RESET_2_INIT failed! Maybe you didn't get "
  1524. "a LID h_ret=%li ehca_qp=%p qp_num=%x",
  1525. h_ret, my_qp, ibqp->qp_num);
  1526. goto modify_qp_exit2;
  1527. }
  1528. }
  1529. if ((qp_new_state == IB_QPS_ERR) && (qp_cur_state != IB_QPS_ERR)) {
  1530. ret = check_for_left_cqes(my_qp, shca);
  1531. if (ret)
  1532. goto modify_qp_exit2;
  1533. }
  1534. if (statetrans == IB_QPST_ANY2RESET) {
  1535. ipz_qeit_reset(&my_qp->ipz_rqueue);
  1536. ipz_qeit_reset(&my_qp->ipz_squeue);
  1537. if (qp_cur_state == IB_QPS_ERR) {
  1538. del_from_err_list(my_qp->send_cq, &my_qp->sq_err_node);
  1539. if (HAS_RQ(my_qp))
  1540. del_from_err_list(my_qp->recv_cq,
  1541. &my_qp->rq_err_node);
  1542. }
  1543. reset_queue_map(&my_qp->sq_map);
  1544. if (HAS_RQ(my_qp))
  1545. reset_queue_map(&my_qp->rq_map);
  1546. }
  1547. if (attr_mask & IB_QP_QKEY)
  1548. my_qp->qkey = attr->qkey;
  1549. modify_qp_exit2:
  1550. if (squeue_locked) { /* this means: sqe -> rts */
  1551. spin_unlock_irqrestore(&my_qp->spinlock_s, flags);
  1552. my_qp->sqerr_purgeflag = 1;
  1553. }
  1554. modify_qp_exit1:
  1555. ehca_free_fw_ctrlblock(mqpcb);
  1556. return ret;
  1557. }
  1558. int ehca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
  1559. struct ib_udata *udata)
  1560. {
  1561. int ret = 0;
  1562. struct ehca_shca *shca = container_of(ibqp->device, struct ehca_shca,
  1563. ib_device);
  1564. struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
  1565. /* The if-block below caches qp_attr to be modified for GSI and SMI
  1566. * qps during the initialization by ib_mad. When the respective port
  1567. * is activated, ie we got an event PORT_ACTIVE, we'll replay the
  1568. * cached modify calls sequence, see ehca_recover_sqs() below.
  1569. * Why that is required:
  1570. * 1) If one port is connected, older code requires that port one
  1571. * to be connected and module option nr_ports=1 to be given by
  1572. * user, which is very inconvenient for end user.
  1573. * 2) Firmware accepts modify_qp() only if respective port has become
  1574. * active. Older code had a wait loop of 30sec create_qp()/
  1575. * define_aqp1(), which is not appropriate in practice. This
  1576. * code now removes that wait loop, see define_aqp1(), and always
  1577. * reports all ports to ib_mad resp. users. Only activated ports
  1578. * will then usable for the users.
  1579. */
  1580. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1581. int port = my_qp->init_attr.port_num;
  1582. struct ehca_sport *sport = &shca->sport[port - 1];
  1583. unsigned long flags;
  1584. spin_lock_irqsave(&sport->mod_sqp_lock, flags);
  1585. /* cache qp_attr only during init */
  1586. if (my_qp->mod_qp_parm) {
  1587. struct ehca_mod_qp_parm *p;
  1588. if (my_qp->mod_qp_parm_idx >= EHCA_MOD_QP_PARM_MAX) {
  1589. ehca_err(&shca->ib_device,
  1590. "mod_qp_parm overflow state=%x port=%x"
  1591. " type=%x", attr->qp_state,
  1592. my_qp->init_attr.port_num,
  1593. ibqp->qp_type);
  1594. spin_unlock_irqrestore(&sport->mod_sqp_lock,
  1595. flags);
  1596. return -EINVAL;
  1597. }
  1598. p = &my_qp->mod_qp_parm[my_qp->mod_qp_parm_idx];
  1599. p->mask = attr_mask;
  1600. p->attr = *attr;
  1601. my_qp->mod_qp_parm_idx++;
  1602. ehca_dbg(&shca->ib_device,
  1603. "Saved qp_attr for state=%x port=%x type=%x",
  1604. attr->qp_state, my_qp->init_attr.port_num,
  1605. ibqp->qp_type);
  1606. spin_unlock_irqrestore(&sport->mod_sqp_lock, flags);
  1607. goto out;
  1608. }
  1609. spin_unlock_irqrestore(&sport->mod_sqp_lock, flags);
  1610. }
  1611. ret = internal_modify_qp(ibqp, attr, attr_mask, 0);
  1612. out:
  1613. if ((ret == 0) && (attr_mask & IB_QP_STATE))
  1614. my_qp->state = attr->qp_state;
  1615. return ret;
  1616. }
  1617. void ehca_recover_sqp(struct ib_qp *sqp)
  1618. {
  1619. struct ehca_qp *my_sqp = container_of(sqp, struct ehca_qp, ib_qp);
  1620. int port = my_sqp->init_attr.port_num;
  1621. struct ib_qp_attr attr;
  1622. struct ehca_mod_qp_parm *qp_parm;
  1623. int i, qp_parm_idx, ret;
  1624. unsigned long flags, wr_cnt;
  1625. if (!my_sqp->mod_qp_parm)
  1626. return;
  1627. ehca_dbg(sqp->device, "SQP port=%x qp_num=%x", port, sqp->qp_num);
  1628. qp_parm = my_sqp->mod_qp_parm;
  1629. qp_parm_idx = my_sqp->mod_qp_parm_idx;
  1630. for (i = 0; i < qp_parm_idx; i++) {
  1631. attr = qp_parm[i].attr;
  1632. ret = internal_modify_qp(sqp, &attr, qp_parm[i].mask, 0);
  1633. if (ret) {
  1634. ehca_err(sqp->device, "Could not modify SQP port=%x "
  1635. "qp_num=%x ret=%x", port, sqp->qp_num, ret);
  1636. goto free_qp_parm;
  1637. }
  1638. ehca_dbg(sqp->device, "SQP port=%x qp_num=%x in state=%x",
  1639. port, sqp->qp_num, attr.qp_state);
  1640. }
  1641. /* re-trigger posted recv wrs */
  1642. wr_cnt = my_sqp->ipz_rqueue.current_q_offset /
  1643. my_sqp->ipz_rqueue.qe_size;
  1644. if (wr_cnt) {
  1645. spin_lock_irqsave(&my_sqp->spinlock_r, flags);
  1646. hipz_update_rqa(my_sqp, wr_cnt);
  1647. spin_unlock_irqrestore(&my_sqp->spinlock_r, flags);
  1648. ehca_dbg(sqp->device, "doorbell port=%x qp_num=%x wr_cnt=%lx",
  1649. port, sqp->qp_num, wr_cnt);
  1650. }
  1651. free_qp_parm:
  1652. kfree(qp_parm);
  1653. /* this prevents subsequent calls to modify_qp() to cache qp_attr */
  1654. my_sqp->mod_qp_parm = NULL;
  1655. }
  1656. int ehca_query_qp(struct ib_qp *qp,
  1657. struct ib_qp_attr *qp_attr,
  1658. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  1659. {
  1660. struct ehca_qp *my_qp = container_of(qp, struct ehca_qp, ib_qp);
  1661. struct ehca_shca *shca = container_of(qp->device, struct ehca_shca,
  1662. ib_device);
  1663. struct ipz_adapter_handle adapter_handle = shca->ipz_hca_handle;
  1664. struct hcp_modify_qp_control_block *qpcb;
  1665. int cnt, ret = 0;
  1666. u64 h_ret;
  1667. if (qp_attr_mask & QP_ATTR_QUERY_NOT_SUPPORTED) {
  1668. ehca_err(qp->device, "Invalid attribute mask "
  1669. "ehca_qp=%p qp_num=%x qp_attr_mask=%x ",
  1670. my_qp, qp->qp_num, qp_attr_mask);
  1671. return -EINVAL;
  1672. }
  1673. qpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
  1674. if (!qpcb) {
  1675. ehca_err(qp->device, "Out of memory for qpcb "
  1676. "ehca_qp=%p qp_num=%x", my_qp, qp->qp_num);
  1677. return -ENOMEM;
  1678. }
  1679. h_ret = hipz_h_query_qp(adapter_handle,
  1680. my_qp->ipz_qp_handle,
  1681. &my_qp->pf,
  1682. qpcb, my_qp->galpas.kernel);
  1683. if (h_ret != H_SUCCESS) {
  1684. ret = ehca2ib_return_code(h_ret);
  1685. ehca_err(qp->device, "hipz_h_query_qp() failed "
  1686. "ehca_qp=%p qp_num=%x h_ret=%li",
  1687. my_qp, qp->qp_num, h_ret);
  1688. goto query_qp_exit1;
  1689. }
  1690. qp_attr->cur_qp_state = ehca2ib_qp_state(qpcb->qp_state);
  1691. qp_attr->qp_state = qp_attr->cur_qp_state;
  1692. if (qp_attr->cur_qp_state == -EINVAL) {
  1693. ret = -EINVAL;
  1694. ehca_err(qp->device, "Got invalid ehca_qp_state=%x "
  1695. "ehca_qp=%p qp_num=%x",
  1696. qpcb->qp_state, my_qp, qp->qp_num);
  1697. goto query_qp_exit1;
  1698. }
  1699. if (qp_attr->qp_state == IB_QPS_SQD)
  1700. qp_attr->sq_draining = 1;
  1701. qp_attr->qkey = qpcb->qkey;
  1702. qp_attr->path_mtu = qpcb->path_mtu;
  1703. qp_attr->path_mig_state = qpcb->path_migration_state - 1;
  1704. qp_attr->rq_psn = qpcb->receive_psn;
  1705. qp_attr->sq_psn = qpcb->send_psn;
  1706. qp_attr->min_rnr_timer = qpcb->min_rnr_nak_timer_field;
  1707. qp_attr->cap.max_send_wr = qpcb->max_nr_outst_send_wr-1;
  1708. qp_attr->cap.max_recv_wr = qpcb->max_nr_outst_recv_wr-1;
  1709. /* UD_AV CIRCUMVENTION */
  1710. if (my_qp->qp_type == IB_QPT_UD) {
  1711. qp_attr->cap.max_send_sge =
  1712. qpcb->actual_nr_sges_in_sq_wqe - 2;
  1713. qp_attr->cap.max_recv_sge =
  1714. qpcb->actual_nr_sges_in_rq_wqe - 2;
  1715. } else {
  1716. qp_attr->cap.max_send_sge =
  1717. qpcb->actual_nr_sges_in_sq_wqe;
  1718. qp_attr->cap.max_recv_sge =
  1719. qpcb->actual_nr_sges_in_rq_wqe;
  1720. }
  1721. qp_attr->cap.max_inline_data = my_qp->sq_max_inline_data_size;
  1722. qp_attr->dest_qp_num = qpcb->dest_qp_nr;
  1723. qp_attr->pkey_index =
  1724. EHCA_BMASK_GET(MQPCB_PRIM_P_KEY_IDX, qpcb->prim_p_key_idx);
  1725. qp_attr->port_num =
  1726. EHCA_BMASK_GET(MQPCB_PRIM_PHYS_PORT, qpcb->prim_phys_port);
  1727. qp_attr->timeout = qpcb->timeout;
  1728. qp_attr->retry_cnt = qpcb->retry_count;
  1729. qp_attr->rnr_retry = qpcb->rnr_retry_count;
  1730. qp_attr->alt_pkey_index =
  1731. EHCA_BMASK_GET(MQPCB_PRIM_P_KEY_IDX, qpcb->alt_p_key_idx);
  1732. qp_attr->alt_port_num = qpcb->alt_phys_port;
  1733. qp_attr->alt_timeout = qpcb->timeout_al;
  1734. qp_attr->max_dest_rd_atomic = qpcb->rdma_nr_atomic_resp_res;
  1735. qp_attr->max_rd_atomic = qpcb->rdma_atomic_outst_dest_qp;
  1736. /* primary av */
  1737. qp_attr->ah_attr.sl = qpcb->service_level;
  1738. if (qpcb->send_grh_flag) {
  1739. qp_attr->ah_attr.ah_flags = IB_AH_GRH;
  1740. }
  1741. qp_attr->ah_attr.static_rate = qpcb->max_static_rate;
  1742. qp_attr->ah_attr.dlid = qpcb->dlid;
  1743. qp_attr->ah_attr.src_path_bits = qpcb->source_path_bits;
  1744. qp_attr->ah_attr.port_num = qp_attr->port_num;
  1745. /* primary GRH */
  1746. qp_attr->ah_attr.grh.traffic_class = qpcb->traffic_class;
  1747. qp_attr->ah_attr.grh.hop_limit = qpcb->hop_limit;
  1748. qp_attr->ah_attr.grh.sgid_index = qpcb->source_gid_idx;
  1749. qp_attr->ah_attr.grh.flow_label = qpcb->flow_label;
  1750. for (cnt = 0; cnt < 16; cnt++)
  1751. qp_attr->ah_attr.grh.dgid.raw[cnt] =
  1752. qpcb->dest_gid.byte[cnt];
  1753. /* alternate AV */
  1754. qp_attr->alt_ah_attr.sl = qpcb->service_level_al;
  1755. if (qpcb->send_grh_flag_al) {
  1756. qp_attr->alt_ah_attr.ah_flags = IB_AH_GRH;
  1757. }
  1758. qp_attr->alt_ah_attr.static_rate = qpcb->max_static_rate_al;
  1759. qp_attr->alt_ah_attr.dlid = qpcb->dlid_al;
  1760. qp_attr->alt_ah_attr.src_path_bits = qpcb->source_path_bits_al;
  1761. /* alternate GRH */
  1762. qp_attr->alt_ah_attr.grh.traffic_class = qpcb->traffic_class_al;
  1763. qp_attr->alt_ah_attr.grh.hop_limit = qpcb->hop_limit_al;
  1764. qp_attr->alt_ah_attr.grh.sgid_index = qpcb->source_gid_idx_al;
  1765. qp_attr->alt_ah_attr.grh.flow_label = qpcb->flow_label_al;
  1766. for (cnt = 0; cnt < 16; cnt++)
  1767. qp_attr->alt_ah_attr.grh.dgid.raw[cnt] =
  1768. qpcb->dest_gid_al.byte[cnt];
  1769. /* return init attributes given in ehca_create_qp */
  1770. if (qp_init_attr)
  1771. *qp_init_attr = my_qp->init_attr;
  1772. if (ehca_debug_level >= 2)
  1773. ehca_dmp(qpcb, 4*70, "qp_num=%x", qp->qp_num);
  1774. query_qp_exit1:
  1775. ehca_free_fw_ctrlblock(qpcb);
  1776. return ret;
  1777. }
  1778. int ehca_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
  1779. enum ib_srq_attr_mask attr_mask, struct ib_udata *udata)
  1780. {
  1781. struct ehca_qp *my_qp =
  1782. container_of(ibsrq, struct ehca_qp, ib_srq);
  1783. struct ehca_shca *shca =
  1784. container_of(ibsrq->pd->device, struct ehca_shca, ib_device);
  1785. struct hcp_modify_qp_control_block *mqpcb;
  1786. u64 update_mask;
  1787. u64 h_ret;
  1788. int ret = 0;
  1789. mqpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
  1790. if (!mqpcb) {
  1791. ehca_err(ibsrq->device, "Could not get zeroed page for mqpcb "
  1792. "ehca_qp=%p qp_num=%x ", my_qp, my_qp->real_qp_num);
  1793. return -ENOMEM;
  1794. }
  1795. update_mask = 0;
  1796. if (attr_mask & IB_SRQ_LIMIT) {
  1797. attr_mask &= ~IB_SRQ_LIMIT;
  1798. update_mask |=
  1799. EHCA_BMASK_SET(MQPCB_MASK_CURR_SRQ_LIMIT, 1)
  1800. | EHCA_BMASK_SET(MQPCB_MASK_QP_AFF_ASYN_EV_LOG_REG, 1);
  1801. mqpcb->curr_srq_limit =
  1802. EHCA_BMASK_SET(MQPCB_CURR_SRQ_LIMIT, attr->srq_limit);
  1803. mqpcb->qp_aff_asyn_ev_log_reg =
  1804. EHCA_BMASK_SET(QPX_AAELOG_RESET_SRQ_LIMIT, 1);
  1805. }
  1806. /* by now, all bits in attr_mask should have been cleared */
  1807. if (attr_mask) {
  1808. ehca_err(ibsrq->device, "invalid attribute mask bits set "
  1809. "attr_mask=%x", attr_mask);
  1810. ret = -EINVAL;
  1811. goto modify_srq_exit0;
  1812. }
  1813. if (ehca_debug_level >= 2)
  1814. ehca_dmp(mqpcb, 4*70, "qp_num=%x", my_qp->real_qp_num);
  1815. h_ret = hipz_h_modify_qp(shca->ipz_hca_handle, my_qp->ipz_qp_handle,
  1816. NULL, update_mask, mqpcb,
  1817. my_qp->galpas.kernel);
  1818. if (h_ret != H_SUCCESS) {
  1819. ret = ehca2ib_return_code(h_ret);
  1820. ehca_err(ibsrq->device, "hipz_h_modify_qp() failed h_ret=%li "
  1821. "ehca_qp=%p qp_num=%x",
  1822. h_ret, my_qp, my_qp->real_qp_num);
  1823. }
  1824. modify_srq_exit0:
  1825. ehca_free_fw_ctrlblock(mqpcb);
  1826. return ret;
  1827. }
  1828. int ehca_query_srq(struct ib_srq *srq, struct ib_srq_attr *srq_attr)
  1829. {
  1830. struct ehca_qp *my_qp = container_of(srq, struct ehca_qp, ib_srq);
  1831. struct ehca_shca *shca = container_of(srq->device, struct ehca_shca,
  1832. ib_device);
  1833. struct ipz_adapter_handle adapter_handle = shca->ipz_hca_handle;
  1834. struct hcp_modify_qp_control_block *qpcb;
  1835. int ret = 0;
  1836. u64 h_ret;
  1837. qpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
  1838. if (!qpcb) {
  1839. ehca_err(srq->device, "Out of memory for qpcb "
  1840. "ehca_qp=%p qp_num=%x", my_qp, my_qp->real_qp_num);
  1841. return -ENOMEM;
  1842. }
  1843. h_ret = hipz_h_query_qp(adapter_handle, my_qp->ipz_qp_handle,
  1844. NULL, qpcb, my_qp->galpas.kernel);
  1845. if (h_ret != H_SUCCESS) {
  1846. ret = ehca2ib_return_code(h_ret);
  1847. ehca_err(srq->device, "hipz_h_query_qp() failed "
  1848. "ehca_qp=%p qp_num=%x h_ret=%li",
  1849. my_qp, my_qp->real_qp_num, h_ret);
  1850. goto query_srq_exit1;
  1851. }
  1852. srq_attr->max_wr = qpcb->max_nr_outst_recv_wr - 1;
  1853. srq_attr->max_sge = 3;
  1854. srq_attr->srq_limit = EHCA_BMASK_GET(
  1855. MQPCB_CURR_SRQ_LIMIT, qpcb->curr_srq_limit);
  1856. if (ehca_debug_level >= 2)
  1857. ehca_dmp(qpcb, 4*70, "qp_num=%x", my_qp->real_qp_num);
  1858. query_srq_exit1:
  1859. ehca_free_fw_ctrlblock(qpcb);
  1860. return ret;
  1861. }
  1862. static int internal_destroy_qp(struct ib_device *dev, struct ehca_qp *my_qp,
  1863. struct ib_uobject *uobject)
  1864. {
  1865. struct ehca_shca *shca = container_of(dev, struct ehca_shca, ib_device);
  1866. struct ehca_pd *my_pd = container_of(my_qp->ib_qp.pd, struct ehca_pd,
  1867. ib_pd);
  1868. struct ehca_sport *sport = &shca->sport[my_qp->init_attr.port_num - 1];
  1869. u32 qp_num = my_qp->real_qp_num;
  1870. int ret;
  1871. u64 h_ret;
  1872. u8 port_num;
  1873. enum ib_qp_type qp_type;
  1874. unsigned long flags;
  1875. if (uobject) {
  1876. if (my_qp->mm_count_galpa ||
  1877. my_qp->mm_count_rqueue || my_qp->mm_count_squeue) {
  1878. ehca_err(dev, "Resources still referenced in "
  1879. "user space qp_num=%x", qp_num);
  1880. return -EINVAL;
  1881. }
  1882. }
  1883. if (my_qp->send_cq) {
  1884. ret = ehca_cq_unassign_qp(my_qp->send_cq, qp_num);
  1885. if (ret) {
  1886. ehca_err(dev, "Couldn't unassign qp from "
  1887. "send_cq ret=%i qp_num=%x cq_num=%x", ret,
  1888. qp_num, my_qp->send_cq->cq_number);
  1889. return ret;
  1890. }
  1891. }
  1892. write_lock_irqsave(&ehca_qp_idr_lock, flags);
  1893. idr_remove(&ehca_qp_idr, my_qp->token);
  1894. write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
  1895. /*
  1896. * SRQs will never get into an error list and do not have a recv_cq,
  1897. * so we need to skip them here.
  1898. */
  1899. if (HAS_RQ(my_qp) && !IS_SRQ(my_qp))
  1900. del_from_err_list(my_qp->recv_cq, &my_qp->rq_err_node);
  1901. if (HAS_SQ(my_qp))
  1902. del_from_err_list(my_qp->send_cq, &my_qp->sq_err_node);
  1903. /* now wait until all pending events have completed */
  1904. wait_event(my_qp->wait_completion, !atomic_read(&my_qp->nr_events));
  1905. h_ret = hipz_h_destroy_qp(shca->ipz_hca_handle, my_qp);
  1906. if (h_ret != H_SUCCESS) {
  1907. ehca_err(dev, "hipz_h_destroy_qp() failed h_ret=%li "
  1908. "ehca_qp=%p qp_num=%x", h_ret, my_qp, qp_num);
  1909. return ehca2ib_return_code(h_ret);
  1910. }
  1911. port_num = my_qp->init_attr.port_num;
  1912. qp_type = my_qp->init_attr.qp_type;
  1913. if (qp_type == IB_QPT_SMI || qp_type == IB_QPT_GSI) {
  1914. spin_lock_irqsave(&sport->mod_sqp_lock, flags);
  1915. kfree(my_qp->mod_qp_parm);
  1916. my_qp->mod_qp_parm = NULL;
  1917. shca->sport[port_num - 1].ibqp_sqp[qp_type] = NULL;
  1918. spin_unlock_irqrestore(&sport->mod_sqp_lock, flags);
  1919. }
  1920. /* no support for IB_QPT_SMI yet */
  1921. if (qp_type == IB_QPT_GSI) {
  1922. struct ib_event event;
  1923. ehca_info(dev, "device %s: port %x is inactive.",
  1924. shca->ib_device.name, port_num);
  1925. event.device = &shca->ib_device;
  1926. event.event = IB_EVENT_PORT_ERR;
  1927. event.element.port_num = port_num;
  1928. shca->sport[port_num - 1].port_state = IB_PORT_DOWN;
  1929. ib_dispatch_event(&event);
  1930. }
  1931. if (HAS_RQ(my_qp)) {
  1932. ipz_queue_dtor(my_pd, &my_qp->ipz_rqueue);
  1933. vfree(my_qp->rq_map.map);
  1934. }
  1935. if (HAS_SQ(my_qp)) {
  1936. ipz_queue_dtor(my_pd, &my_qp->ipz_squeue);
  1937. vfree(my_qp->sq_map.map);
  1938. }
  1939. kmem_cache_free(qp_cache, my_qp);
  1940. atomic_dec(&shca->num_qps);
  1941. return 0;
  1942. }
  1943. int ehca_destroy_qp(struct ib_qp *qp)
  1944. {
  1945. return internal_destroy_qp(qp->device,
  1946. container_of(qp, struct ehca_qp, ib_qp),
  1947. qp->uobject);
  1948. }
  1949. int ehca_destroy_srq(struct ib_srq *srq)
  1950. {
  1951. return internal_destroy_qp(srq->device,
  1952. container_of(srq, struct ehca_qp, ib_srq),
  1953. srq->uobject);
  1954. }
  1955. int ehca_init_qp_cache(void)
  1956. {
  1957. qp_cache = kmem_cache_create("ehca_cache_qp",
  1958. sizeof(struct ehca_qp), 0,
  1959. SLAB_HWCACHE_ALIGN,
  1960. NULL);
  1961. if (!qp_cache)
  1962. return -ENOMEM;
  1963. return 0;
  1964. }
  1965. void ehca_cleanup_qp_cache(void)
  1966. {
  1967. if (qp_cache)
  1968. kmem_cache_destroy(qp_cache);
  1969. }