8250_dw.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/serial_8250.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_reg.h>
  23. #include <linux/of.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/slab.h>
  28. #include <linux/acpi.h>
  29. #include <linux/clk.h>
  30. #include <linux/pm_runtime.h>
  31. #include <asm/byteorder.h>
  32. #include "8250.h"
  33. /* Offsets for the DesignWare specific registers */
  34. #define DW_UART_USR 0x1f /* UART Status Register */
  35. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  36. #define DW_UART_UCV 0xf8 /* UART Component Version */
  37. /* Component Parameter Register bits */
  38. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  39. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  40. #define DW_UART_CPR_THRE_MODE (1 << 5)
  41. #define DW_UART_CPR_SIR_MODE (1 << 6)
  42. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  43. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  44. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  45. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  46. #define DW_UART_CPR_SHADOW (1 << 11)
  47. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  48. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  49. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  50. /* Helper for fifo size calculation */
  51. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  52. struct dw8250_data {
  53. u8 usr_reg;
  54. int last_mcr;
  55. int line;
  56. struct clk *clk;
  57. struct uart_8250_dma dma;
  58. };
  59. static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
  60. {
  61. struct dw8250_data *d = p->private_data;
  62. /* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */
  63. if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) {
  64. value |= UART_MSR_CTS;
  65. value &= ~UART_MSR_DCTS;
  66. }
  67. return value;
  68. }
  69. static void dw8250_force_idle(struct uart_port *p)
  70. {
  71. serial8250_clear_and_reinit_fifos(container_of
  72. (p, struct uart_8250_port, port));
  73. (void)p->serial_in(p, UART_RX);
  74. }
  75. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  76. {
  77. struct dw8250_data *d = p->private_data;
  78. if (offset == UART_MCR)
  79. d->last_mcr = value;
  80. writeb(value, p->membase + (offset << p->regshift));
  81. /* Make sure LCR write wasn't ignored */
  82. if (offset == UART_LCR) {
  83. int tries = 1000;
  84. while (tries--) {
  85. if (value == p->serial_in(p, UART_LCR))
  86. return;
  87. dw8250_force_idle(p);
  88. writeb(value, p->membase + (UART_LCR << p->regshift));
  89. }
  90. dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  91. }
  92. }
  93. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  94. {
  95. unsigned int value = readb(p->membase + (offset << p->regshift));
  96. return dw8250_modify_msr(p, offset, value);
  97. }
  98. /* Read Back (rb) version to ensure register access ording. */
  99. static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
  100. {
  101. dw8250_serial_out(p, offset, value);
  102. dw8250_serial_in(p, UART_LCR);
  103. }
  104. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  105. {
  106. struct dw8250_data *d = p->private_data;
  107. if (offset == UART_MCR)
  108. d->last_mcr = value;
  109. writel(value, p->membase + (offset << p->regshift));
  110. /* Make sure LCR write wasn't ignored */
  111. if (offset == UART_LCR) {
  112. int tries = 1000;
  113. while (tries--) {
  114. if (value == p->serial_in(p, UART_LCR))
  115. return;
  116. dw8250_force_idle(p);
  117. writel(value, p->membase + (UART_LCR << p->regshift));
  118. }
  119. dev_err(p->dev, "Couldn't set LCR to %d\n", value);
  120. }
  121. }
  122. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  123. {
  124. unsigned int value = readl(p->membase + (offset << p->regshift));
  125. return dw8250_modify_msr(p, offset, value);
  126. }
  127. static int dw8250_handle_irq(struct uart_port *p)
  128. {
  129. struct dw8250_data *d = p->private_data;
  130. unsigned int iir = p->serial_in(p, UART_IIR);
  131. if (serial8250_handle_irq(p, iir)) {
  132. return 1;
  133. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  134. /* Clear the USR */
  135. (void)p->serial_in(p, d->usr_reg);
  136. return 1;
  137. }
  138. return 0;
  139. }
  140. static void
  141. dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
  142. {
  143. if (!state)
  144. pm_runtime_get_sync(port->dev);
  145. serial8250_do_pm(port, state, old);
  146. if (state)
  147. pm_runtime_put_sync_suspend(port->dev);
  148. }
  149. static bool dw8250_dma_filter(struct dma_chan *chan, void *param)
  150. {
  151. struct dw8250_data *data = param;
  152. return chan->chan_id == data->dma.tx_chan_id ||
  153. chan->chan_id == data->dma.rx_chan_id;
  154. }
  155. static void dw8250_setup_port(struct uart_8250_port *up)
  156. {
  157. struct uart_port *p = &up->port;
  158. u32 reg = readl(p->membase + DW_UART_UCV);
  159. /*
  160. * If the Component Version Register returns zero, we know that
  161. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  162. */
  163. if (!reg)
  164. return;
  165. dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
  166. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  167. reg = readl(p->membase + DW_UART_CPR);
  168. if (!reg)
  169. return;
  170. /* Select the type based on fifo */
  171. if (reg & DW_UART_CPR_FIFO_MODE) {
  172. p->type = PORT_16550A;
  173. p->flags |= UPF_FIXED_TYPE;
  174. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  175. up->tx_loadsz = p->fifosize;
  176. up->capabilities = UART_CAP_FIFO;
  177. }
  178. if (reg & DW_UART_CPR_AFCE_MODE)
  179. up->capabilities |= UART_CAP_AFE;
  180. }
  181. static int dw8250_probe_of(struct uart_port *p,
  182. struct dw8250_data *data)
  183. {
  184. struct device_node *np = p->dev->of_node;
  185. u32 val;
  186. bool has_ucv = true;
  187. if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
  188. #ifdef __BIG_ENDIAN
  189. /*
  190. * Low order bits of these 64-bit registers, when
  191. * accessed as a byte, are 7 bytes further down in the
  192. * address space in big endian mode.
  193. */
  194. p->membase += 7;
  195. #endif
  196. p->serial_out = dw8250_serial_out_rb;
  197. p->flags = ASYNC_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
  198. p->type = PORT_OCTEON;
  199. data->usr_reg = 0x27;
  200. has_ucv = false;
  201. } else if (!of_property_read_u32(np, "reg-io-width", &val)) {
  202. switch (val) {
  203. case 1:
  204. break;
  205. case 4:
  206. p->iotype = UPIO_MEM32;
  207. p->serial_in = dw8250_serial_in32;
  208. p->serial_out = dw8250_serial_out32;
  209. break;
  210. default:
  211. dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
  212. return -EINVAL;
  213. }
  214. }
  215. if (has_ucv)
  216. dw8250_setup_port(container_of(p, struct uart_8250_port, port));
  217. if (!of_property_read_u32(np, "reg-shift", &val))
  218. p->regshift = val;
  219. /* clock got configured through clk api, all done */
  220. if (p->uartclk)
  221. return 0;
  222. /* try to find out clock frequency from DT as fallback */
  223. if (of_property_read_u32(np, "clock-frequency", &val)) {
  224. dev_err(p->dev, "clk or clock-frequency not defined\n");
  225. return -EINVAL;
  226. }
  227. p->uartclk = val;
  228. return 0;
  229. }
  230. #ifdef CONFIG_ACPI
  231. static int dw8250_probe_acpi(struct uart_8250_port *up,
  232. struct dw8250_data *data)
  233. {
  234. const struct acpi_device_id *id;
  235. struct uart_port *p = &up->port;
  236. dw8250_setup_port(up);
  237. id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
  238. if (!id)
  239. return -ENODEV;
  240. p->iotype = UPIO_MEM32;
  241. p->serial_in = dw8250_serial_in32;
  242. p->serial_out = dw8250_serial_out32;
  243. p->regshift = 2;
  244. if (!p->uartclk)
  245. p->uartclk = (unsigned int)id->driver_data;
  246. up->dma = &data->dma;
  247. up->dma->rxconf.src_maxburst = p->fifosize / 4;
  248. up->dma->txconf.dst_maxburst = p->fifosize / 4;
  249. return 0;
  250. }
  251. #else
  252. static inline int dw8250_probe_acpi(struct uart_8250_port *up,
  253. struct dw8250_data *data)
  254. {
  255. return -ENODEV;
  256. }
  257. #endif /* CONFIG_ACPI */
  258. static int dw8250_probe(struct platform_device *pdev)
  259. {
  260. struct uart_8250_port uart = {};
  261. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  262. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  263. struct dw8250_data *data;
  264. int err;
  265. if (!regs || !irq) {
  266. dev_err(&pdev->dev, "no registers/irq defined\n");
  267. return -EINVAL;
  268. }
  269. spin_lock_init(&uart.port.lock);
  270. uart.port.mapbase = regs->start;
  271. uart.port.irq = irq->start;
  272. uart.port.handle_irq = dw8250_handle_irq;
  273. uart.port.pm = dw8250_do_pm;
  274. uart.port.type = PORT_8250;
  275. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  276. uart.port.dev = &pdev->dev;
  277. uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
  278. resource_size(regs));
  279. if (!uart.port.membase)
  280. return -ENOMEM;
  281. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  282. if (!data)
  283. return -ENOMEM;
  284. data->usr_reg = DW_UART_USR;
  285. data->clk = devm_clk_get(&pdev->dev, NULL);
  286. if (!IS_ERR(data->clk)) {
  287. clk_prepare_enable(data->clk);
  288. uart.port.uartclk = clk_get_rate(data->clk);
  289. }
  290. data->dma.rx_chan_id = -1;
  291. data->dma.tx_chan_id = -1;
  292. data->dma.rx_param = data;
  293. data->dma.tx_param = data;
  294. data->dma.fn = dw8250_dma_filter;
  295. uart.port.iotype = UPIO_MEM;
  296. uart.port.serial_in = dw8250_serial_in;
  297. uart.port.serial_out = dw8250_serial_out;
  298. uart.port.private_data = data;
  299. if (pdev->dev.of_node) {
  300. err = dw8250_probe_of(&uart.port, data);
  301. if (err)
  302. return err;
  303. } else if (ACPI_HANDLE(&pdev->dev)) {
  304. err = dw8250_probe_acpi(&uart, data);
  305. if (err)
  306. return err;
  307. } else {
  308. return -ENODEV;
  309. }
  310. data->line = serial8250_register_8250_port(&uart);
  311. if (data->line < 0)
  312. return data->line;
  313. platform_set_drvdata(pdev, data);
  314. pm_runtime_set_active(&pdev->dev);
  315. pm_runtime_enable(&pdev->dev);
  316. return 0;
  317. }
  318. static int dw8250_remove(struct platform_device *pdev)
  319. {
  320. struct dw8250_data *data = platform_get_drvdata(pdev);
  321. pm_runtime_get_sync(&pdev->dev);
  322. serial8250_unregister_port(data->line);
  323. if (!IS_ERR(data->clk))
  324. clk_disable_unprepare(data->clk);
  325. pm_runtime_disable(&pdev->dev);
  326. pm_runtime_put_noidle(&pdev->dev);
  327. return 0;
  328. }
  329. #ifdef CONFIG_PM
  330. static int dw8250_suspend(struct device *dev)
  331. {
  332. struct dw8250_data *data = dev_get_drvdata(dev);
  333. serial8250_suspend_port(data->line);
  334. return 0;
  335. }
  336. static int dw8250_resume(struct device *dev)
  337. {
  338. struct dw8250_data *data = dev_get_drvdata(dev);
  339. serial8250_resume_port(data->line);
  340. return 0;
  341. }
  342. #endif /* CONFIG_PM */
  343. #ifdef CONFIG_PM_RUNTIME
  344. static int dw8250_runtime_suspend(struct device *dev)
  345. {
  346. struct dw8250_data *data = dev_get_drvdata(dev);
  347. if (!IS_ERR(data->clk))
  348. clk_disable_unprepare(data->clk);
  349. return 0;
  350. }
  351. static int dw8250_runtime_resume(struct device *dev)
  352. {
  353. struct dw8250_data *data = dev_get_drvdata(dev);
  354. if (!IS_ERR(data->clk))
  355. clk_prepare_enable(data->clk);
  356. return 0;
  357. }
  358. #endif
  359. static const struct dev_pm_ops dw8250_pm_ops = {
  360. SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
  361. SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
  362. };
  363. static const struct of_device_id dw8250_of_match[] = {
  364. { .compatible = "snps,dw-apb-uart" },
  365. { .compatible = "cavium,octeon-3860-uart" },
  366. { /* Sentinel */ }
  367. };
  368. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  369. static const struct acpi_device_id dw8250_acpi_match[] = {
  370. { "INT33C4", 0 },
  371. { "INT33C5", 0 },
  372. { "80860F0A", 0 },
  373. { },
  374. };
  375. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  376. static struct platform_driver dw8250_platform_driver = {
  377. .driver = {
  378. .name = "dw-apb-uart",
  379. .owner = THIS_MODULE,
  380. .pm = &dw8250_pm_ops,
  381. .of_match_table = dw8250_of_match,
  382. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  383. },
  384. .probe = dw8250_probe,
  385. .remove = dw8250_remove,
  386. };
  387. module_platform_driver(dw8250_platform_driver);
  388. MODULE_AUTHOR("Jamie Iles");
  389. MODULE_LICENSE("GPL");
  390. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");