iwl-core.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <net/mac80211.h>
  31. struct iwl_priv; /* FIXME: remove */
  32. #include "iwl-debug.h"
  33. #include "iwl-eeprom.h"
  34. #include "iwl-dev.h" /* FIXME: remove */
  35. #include "iwl-core.h"
  36. #include "iwl-io.h"
  37. #include "iwl-rfkill.h"
  38. #include "iwl-power.h"
  39. MODULE_DESCRIPTION("iwl core");
  40. MODULE_VERSION(IWLWIFI_VERSION);
  41. MODULE_AUTHOR(DRV_COPYRIGHT);
  42. MODULE_LICENSE("GPL");
  43. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_SISO_##s##M_PLCP, \
  46. IWL_RATE_MIMO2_##s##M_PLCP,\
  47. IWL_RATE_MIMO3_##s##M_PLCP,\
  48. IWL_RATE_##r##M_IEEE, \
  49. IWL_RATE_##ip##M_INDEX, \
  50. IWL_RATE_##in##M_INDEX, \
  51. IWL_RATE_##rp##M_INDEX, \
  52. IWL_RATE_##rn##M_INDEX, \
  53. IWL_RATE_##pp##M_INDEX, \
  54. IWL_RATE_##np##M_INDEX }
  55. /*
  56. * Parameter order:
  57. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  77. /* FIXME:RS: ^^ should be INV (legacy) */
  78. };
  79. EXPORT_SYMBOL(iwl_rates);
  80. /**
  81. * translate ucode response to mac80211 tx status control values
  82. */
  83. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  84. struct ieee80211_tx_info *info)
  85. {
  86. int rate_index;
  87. struct ieee80211_tx_rate *r = &info->control.rates[0];
  88. info->antenna_sel_tx =
  89. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  90. if (rate_n_flags & RATE_MCS_HT_MSK)
  91. r->flags |= IEEE80211_TX_RC_MCS;
  92. if (rate_n_flags & RATE_MCS_GF_MSK)
  93. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  94. if (rate_n_flags & RATE_MCS_FAT_MSK)
  95. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  96. if (rate_n_flags & RATE_MCS_DUP_MSK)
  97. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  98. if (rate_n_flags & RATE_MCS_SGI_MSK)
  99. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  100. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  101. if (info->band == IEEE80211_BAND_5GHZ)
  102. rate_index -= IWL_FIRST_OFDM_RATE;
  103. r->idx = rate_index;
  104. }
  105. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  106. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  107. {
  108. int idx = 0;
  109. /* HT rate format */
  110. if (rate_n_flags & RATE_MCS_HT_MSK) {
  111. idx = (rate_n_flags & 0xff);
  112. if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  113. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  114. idx += IWL_FIRST_OFDM_RATE;
  115. /* skip 9M not supported in ht*/
  116. if (idx >= IWL_RATE_9M_INDEX)
  117. idx += 1;
  118. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  119. return idx;
  120. /* legacy rate format, search for match in table */
  121. } else {
  122. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  123. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  124. return idx;
  125. }
  126. return -1;
  127. }
  128. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  129. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  130. EXPORT_SYMBOL(iwl_bcast_addr);
  131. /* This function both allocates and initializes hw and priv. */
  132. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  133. struct ieee80211_ops *hw_ops)
  134. {
  135. struct iwl_priv *priv;
  136. /* mac80211 allocates memory for this device instance, including
  137. * space for this driver's private structure */
  138. struct ieee80211_hw *hw =
  139. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  140. if (hw == NULL) {
  141. IWL_ERROR("Can not allocate network device\n");
  142. goto out;
  143. }
  144. priv = hw->priv;
  145. priv->hw = hw;
  146. out:
  147. return hw;
  148. }
  149. EXPORT_SYMBOL(iwl_alloc_all);
  150. void iwl_hw_detect(struct iwl_priv *priv)
  151. {
  152. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  153. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  154. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  155. }
  156. EXPORT_SYMBOL(iwl_hw_detect);
  157. /* Tell nic where to find the "keep warm" buffer */
  158. int iwl_kw_init(struct iwl_priv *priv)
  159. {
  160. unsigned long flags;
  161. int ret;
  162. spin_lock_irqsave(&priv->lock, flags);
  163. ret = iwl_grab_nic_access(priv);
  164. if (ret)
  165. goto out;
  166. iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
  167. priv->kw.dma_addr >> 4);
  168. iwl_release_nic_access(priv);
  169. out:
  170. spin_unlock_irqrestore(&priv->lock, flags);
  171. return ret;
  172. }
  173. int iwl_kw_alloc(struct iwl_priv *priv)
  174. {
  175. struct pci_dev *dev = priv->pci_dev;
  176. struct iwl_kw *kw = &priv->kw;
  177. kw->size = IWL_KW_SIZE;
  178. kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
  179. if (!kw->v_addr)
  180. return -ENOMEM;
  181. return 0;
  182. }
  183. /**
  184. * iwl_kw_free - Free the "keep warm" buffer
  185. */
  186. void iwl_kw_free(struct iwl_priv *priv)
  187. {
  188. struct pci_dev *dev = priv->pci_dev;
  189. struct iwl_kw *kw = &priv->kw;
  190. if (kw->v_addr) {
  191. pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
  192. memset(kw, 0, sizeof(*kw));
  193. }
  194. }
  195. int iwl_hw_nic_init(struct iwl_priv *priv)
  196. {
  197. unsigned long flags;
  198. struct iwl_rx_queue *rxq = &priv->rxq;
  199. int ret;
  200. /* nic_init */
  201. spin_lock_irqsave(&priv->lock, flags);
  202. priv->cfg->ops->lib->apm_ops.init(priv);
  203. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  204. spin_unlock_irqrestore(&priv->lock, flags);
  205. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  206. priv->cfg->ops->lib->apm_ops.config(priv);
  207. /* Allocate the RX queue, or reset if it is already allocated */
  208. if (!rxq->bd) {
  209. ret = iwl_rx_queue_alloc(priv);
  210. if (ret) {
  211. IWL_ERROR("Unable to initialize Rx queue\n");
  212. return -ENOMEM;
  213. }
  214. } else
  215. iwl_rx_queue_reset(priv, rxq);
  216. iwl_rx_replenish(priv);
  217. iwl_rx_init(priv, rxq);
  218. spin_lock_irqsave(&priv->lock, flags);
  219. rxq->need_update = 1;
  220. iwl_rx_queue_update_write_ptr(priv, rxq);
  221. spin_unlock_irqrestore(&priv->lock, flags);
  222. /* Allocate and init all Tx and Command queues */
  223. ret = iwl_txq_ctx_reset(priv);
  224. if (ret)
  225. return ret;
  226. set_bit(STATUS_INIT, &priv->status);
  227. return 0;
  228. }
  229. EXPORT_SYMBOL(iwl_hw_nic_init);
  230. /**
  231. * iwl_clear_stations_table - Clear the driver's station table
  232. *
  233. * NOTE: This does not clear or otherwise alter the device's station table.
  234. */
  235. void iwl_clear_stations_table(struct iwl_priv *priv)
  236. {
  237. unsigned long flags;
  238. spin_lock_irqsave(&priv->sta_lock, flags);
  239. if (iwl_is_alive(priv) &&
  240. !test_bit(STATUS_EXIT_PENDING, &priv->status) &&
  241. iwl_send_cmd_pdu_async(priv, REPLY_REMOVE_ALL_STA, 0, NULL, NULL))
  242. IWL_ERROR("Couldn't clear the station table\n");
  243. priv->num_stations = 0;
  244. memset(priv->stations, 0, sizeof(priv->stations));
  245. spin_unlock_irqrestore(&priv->sta_lock, flags);
  246. }
  247. EXPORT_SYMBOL(iwl_clear_stations_table);
  248. void iwl_reset_qos(struct iwl_priv *priv)
  249. {
  250. u16 cw_min = 15;
  251. u16 cw_max = 1023;
  252. u8 aifs = 2;
  253. u8 is_legacy = 0;
  254. unsigned long flags;
  255. int i;
  256. spin_lock_irqsave(&priv->lock, flags);
  257. priv->qos_data.qos_active = 0;
  258. if (priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  259. if (priv->qos_data.qos_enable)
  260. priv->qos_data.qos_active = 1;
  261. if (!(priv->active_rate & 0xfff0)) {
  262. cw_min = 31;
  263. is_legacy = 1;
  264. }
  265. } else if (priv->iw_mode == NL80211_IFTYPE_AP) {
  266. if (priv->qos_data.qos_enable)
  267. priv->qos_data.qos_active = 1;
  268. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  269. cw_min = 31;
  270. is_legacy = 1;
  271. }
  272. if (priv->qos_data.qos_active)
  273. aifs = 3;
  274. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  275. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  276. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  277. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  278. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  279. if (priv->qos_data.qos_active) {
  280. i = 1;
  281. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  282. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  283. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  284. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  285. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  286. i = 2;
  287. priv->qos_data.def_qos_parm.ac[i].cw_min =
  288. cpu_to_le16((cw_min + 1) / 2 - 1);
  289. priv->qos_data.def_qos_parm.ac[i].cw_max =
  290. cpu_to_le16(cw_max);
  291. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  292. if (is_legacy)
  293. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  294. cpu_to_le16(6016);
  295. else
  296. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  297. cpu_to_le16(3008);
  298. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  299. i = 3;
  300. priv->qos_data.def_qos_parm.ac[i].cw_min =
  301. cpu_to_le16((cw_min + 1) / 4 - 1);
  302. priv->qos_data.def_qos_parm.ac[i].cw_max =
  303. cpu_to_le16((cw_max + 1) / 2 - 1);
  304. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  305. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  306. if (is_legacy)
  307. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  308. cpu_to_le16(3264);
  309. else
  310. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  311. cpu_to_le16(1504);
  312. } else {
  313. for (i = 1; i < 4; i++) {
  314. priv->qos_data.def_qos_parm.ac[i].cw_min =
  315. cpu_to_le16(cw_min);
  316. priv->qos_data.def_qos_parm.ac[i].cw_max =
  317. cpu_to_le16(cw_max);
  318. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  319. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  320. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  321. }
  322. }
  323. IWL_DEBUG_QOS("set QoS to default \n");
  324. spin_unlock_irqrestore(&priv->lock, flags);
  325. }
  326. EXPORT_SYMBOL(iwl_reset_qos);
  327. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  328. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  329. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  330. struct ieee80211_sta_ht_cap *ht_info,
  331. enum ieee80211_band band)
  332. {
  333. u16 max_bit_rate = 0;
  334. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  335. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  336. ht_info->cap = 0;
  337. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  338. ht_info->ht_supported = true;
  339. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  340. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  341. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  342. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  343. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  344. if (priv->hw_params.fat_channel & BIT(band)) {
  345. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  346. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  347. ht_info->mcs.rx_mask[4] = 0x01;
  348. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  349. }
  350. if (priv->cfg->mod_params->amsdu_size_8K)
  351. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  352. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  353. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  354. ht_info->mcs.rx_mask[0] = 0xFF;
  355. if (rx_chains_num >= 2)
  356. ht_info->mcs.rx_mask[1] = 0xFF;
  357. if (rx_chains_num >= 3)
  358. ht_info->mcs.rx_mask[2] = 0xFF;
  359. /* Highest supported Rx data rate */
  360. max_bit_rate *= rx_chains_num;
  361. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  362. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  363. /* Tx MCS capabilities */
  364. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  365. if (tx_chains_num != rx_chains_num) {
  366. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  367. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  368. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  369. }
  370. }
  371. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  372. struct ieee80211_rate *rates)
  373. {
  374. int i;
  375. for (i = 0; i < IWL_RATE_COUNT; i++) {
  376. rates[i].bitrate = iwl_rates[i].ieee * 5;
  377. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  378. rates[i].hw_value_short = i;
  379. rates[i].flags = 0;
  380. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  381. /*
  382. * If CCK != 1M then set short preamble rate flag.
  383. */
  384. rates[i].flags |=
  385. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  386. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  387. }
  388. }
  389. }
  390. /**
  391. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  392. */
  393. static int iwlcore_init_geos(struct iwl_priv *priv)
  394. {
  395. struct iwl_channel_info *ch;
  396. struct ieee80211_supported_band *sband;
  397. struct ieee80211_channel *channels;
  398. struct ieee80211_channel *geo_ch;
  399. struct ieee80211_rate *rates;
  400. int i = 0;
  401. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  402. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  403. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  404. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  405. return 0;
  406. }
  407. channels = kzalloc(sizeof(struct ieee80211_channel) *
  408. priv->channel_count, GFP_KERNEL);
  409. if (!channels)
  410. return -ENOMEM;
  411. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  412. GFP_KERNEL);
  413. if (!rates) {
  414. kfree(channels);
  415. return -ENOMEM;
  416. }
  417. /* 5.2GHz channels start after the 2.4GHz channels */
  418. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  419. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  420. /* just OFDM */
  421. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  422. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  423. if (priv->cfg->sku & IWL_SKU_N)
  424. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  425. IEEE80211_BAND_5GHZ);
  426. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  427. sband->channels = channels;
  428. /* OFDM & CCK */
  429. sband->bitrates = rates;
  430. sband->n_bitrates = IWL_RATE_COUNT;
  431. if (priv->cfg->sku & IWL_SKU_N)
  432. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  433. IEEE80211_BAND_2GHZ);
  434. priv->ieee_channels = channels;
  435. priv->ieee_rates = rates;
  436. iwlcore_init_hw_rates(priv, rates);
  437. for (i = 0; i < priv->channel_count; i++) {
  438. ch = &priv->channel_info[i];
  439. /* FIXME: might be removed if scan is OK */
  440. if (!is_channel_valid(ch))
  441. continue;
  442. if (is_channel_a_band(ch))
  443. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  444. else
  445. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  446. geo_ch = &sband->channels[sband->n_channels++];
  447. geo_ch->center_freq =
  448. ieee80211_channel_to_frequency(ch->channel);
  449. geo_ch->max_power = ch->max_power_avg;
  450. geo_ch->max_antenna_gain = 0xff;
  451. geo_ch->hw_value = ch->channel;
  452. if (is_channel_valid(ch)) {
  453. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  454. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  455. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  456. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  457. if (ch->flags & EEPROM_CHANNEL_RADAR)
  458. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  459. geo_ch->flags |= ch->fat_extension_channel;
  460. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  461. priv->tx_power_channel_lmt = ch->max_power_avg;
  462. } else {
  463. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  464. }
  465. /* Save flags for reg domain usage */
  466. geo_ch->orig_flags = geo_ch->flags;
  467. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  468. ch->channel, geo_ch->center_freq,
  469. is_channel_a_band(ch) ? "5.2" : "2.4",
  470. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  471. "restricted" : "valid",
  472. geo_ch->flags);
  473. }
  474. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  475. priv->cfg->sku & IWL_SKU_A) {
  476. printk(KERN_INFO DRV_NAME
  477. ": Incorrectly detected BG card as ABG. Please send "
  478. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  479. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  480. priv->cfg->sku &= ~IWL_SKU_A;
  481. }
  482. printk(KERN_INFO DRV_NAME
  483. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  484. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  485. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  486. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  487. return 0;
  488. }
  489. /*
  490. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  491. */
  492. static void iwlcore_free_geos(struct iwl_priv *priv)
  493. {
  494. kfree(priv->ieee_channels);
  495. kfree(priv->ieee_rates);
  496. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  497. }
  498. static bool is_single_rx_stream(struct iwl_priv *priv)
  499. {
  500. return !priv->current_ht_config.is_ht ||
  501. ((priv->current_ht_config.mcs.rx_mask[1] == 0) &&
  502. (priv->current_ht_config.mcs.rx_mask[2] == 0));
  503. }
  504. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  505. enum ieee80211_band band,
  506. u16 channel, u8 extension_chan_offset)
  507. {
  508. const struct iwl_channel_info *ch_info;
  509. ch_info = iwl_get_channel_info(priv, band, channel);
  510. if (!is_channel_valid(ch_info))
  511. return 0;
  512. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  513. return !(ch_info->fat_extension_channel &
  514. IEEE80211_CHAN_NO_FAT_ABOVE);
  515. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  516. return !(ch_info->fat_extension_channel &
  517. IEEE80211_CHAN_NO_FAT_BELOW);
  518. return 0;
  519. }
  520. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  521. struct ieee80211_sta_ht_cap *sta_ht_inf)
  522. {
  523. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  524. if ((!iwl_ht_conf->is_ht) ||
  525. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  526. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_NONE))
  527. return 0;
  528. if (sta_ht_inf) {
  529. if ((!sta_ht_inf->ht_supported) ||
  530. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)))
  531. return 0;
  532. }
  533. return iwl_is_channel_extension(priv, priv->band,
  534. le16_to_cpu(priv->staging_rxon.channel),
  535. iwl_ht_conf->extension_chan_offset);
  536. }
  537. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  538. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  539. {
  540. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  541. u32 val;
  542. if (!ht_info->is_ht) {
  543. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  544. RXON_FLG_CHANNEL_MODE_PURE_40_MSK |
  545. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  546. RXON_FLG_FAT_PROT_MSK |
  547. RXON_FLG_HT_PROT_MSK);
  548. return;
  549. }
  550. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  551. if (iwl_is_fat_tx_allowed(priv, NULL))
  552. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  553. else
  554. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  555. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  556. /* Note: control channel is opposite of extension channel */
  557. switch (ht_info->extension_chan_offset) {
  558. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  559. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  560. break;
  561. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  562. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  563. break;
  564. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  565. default:
  566. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  567. break;
  568. }
  569. val = ht_info->ht_protection;
  570. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  571. iwl_set_rxon_chain(priv);
  572. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  573. "rxon flags 0x%X operation mode :0x%X "
  574. "extension channel offset 0x%x\n",
  575. ht_info->mcs.rx_mask[0],
  576. ht_info->mcs.rx_mask[1],
  577. ht_info->mcs.rx_mask[2],
  578. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  579. ht_info->extension_chan_offset);
  580. return;
  581. }
  582. EXPORT_SYMBOL(iwl_set_rxon_ht);
  583. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  584. #define IWL_NUM_RX_CHAINS_SINGLE 2
  585. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  586. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  587. /* Determine how many receiver/antenna chains to use.
  588. * More provides better reception via diversity. Fewer saves power.
  589. * MIMO (dual stream) requires at least 2, but works better with 3.
  590. * This does not determine *which* chains to use, just how many.
  591. */
  592. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  593. {
  594. bool is_single = is_single_rx_stream(priv);
  595. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  596. /* # of Rx chains to use when expecting MIMO. */
  597. if (is_single || (!is_cam && (priv->current_ht_config.sm_ps ==
  598. WLAN_HT_CAP_SM_PS_STATIC)))
  599. return IWL_NUM_RX_CHAINS_SINGLE;
  600. else
  601. return IWL_NUM_RX_CHAINS_MULTIPLE;
  602. }
  603. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  604. {
  605. int idle_cnt;
  606. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  607. /* # Rx chains when idling and maybe trying to save power */
  608. switch (priv->current_ht_config.sm_ps) {
  609. case WLAN_HT_CAP_SM_PS_STATIC:
  610. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  611. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  612. IWL_NUM_IDLE_CHAINS_SINGLE;
  613. break;
  614. case WLAN_HT_CAP_SM_PS_DISABLED:
  615. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  616. break;
  617. case WLAN_HT_CAP_SM_PS_INVALID:
  618. default:
  619. IWL_ERROR("invalide mimo ps mode %d\n",
  620. priv->current_ht_config.sm_ps);
  621. WARN_ON(1);
  622. idle_cnt = -1;
  623. break;
  624. }
  625. return idle_cnt;
  626. }
  627. /* up to 4 chains */
  628. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  629. {
  630. u8 res;
  631. res = (chain_bitmap & BIT(0)) >> 0;
  632. res += (chain_bitmap & BIT(1)) >> 1;
  633. res += (chain_bitmap & BIT(2)) >> 2;
  634. res += (chain_bitmap & BIT(4)) >> 4;
  635. return res;
  636. }
  637. /**
  638. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  639. *
  640. * Selects how many and which Rx receivers/antennas/chains to use.
  641. * This should not be used for scan command ... it puts data in wrong place.
  642. */
  643. void iwl_set_rxon_chain(struct iwl_priv *priv)
  644. {
  645. bool is_single = is_single_rx_stream(priv);
  646. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  647. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  648. u32 active_chains;
  649. u16 rx_chain;
  650. /* Tell uCode which antennas are actually connected.
  651. * Before first association, we assume all antennas are connected.
  652. * Just after first association, iwl_chain_noise_calibration()
  653. * checks which antennas actually *are* connected. */
  654. if (priv->chain_noise_data.active_chains)
  655. active_chains = priv->chain_noise_data.active_chains;
  656. else
  657. active_chains = priv->hw_params.valid_rx_ant;
  658. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  659. /* How many receivers should we use? */
  660. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  661. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  662. /* correct rx chain count according hw settings
  663. * and chain noise calibration
  664. */
  665. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  666. if (valid_rx_cnt < active_rx_cnt)
  667. active_rx_cnt = valid_rx_cnt;
  668. if (valid_rx_cnt < idle_rx_cnt)
  669. idle_rx_cnt = valid_rx_cnt;
  670. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  671. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  672. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  673. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  674. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  675. else
  676. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  677. IWL_DEBUG_ASSOC("rx_chain=0x%X active=%d idle=%d\n",
  678. priv->staging_rxon.rx_chain,
  679. active_rx_cnt, idle_rx_cnt);
  680. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  681. active_rx_cnt < idle_rx_cnt);
  682. }
  683. EXPORT_SYMBOL(iwl_set_rxon_chain);
  684. /**
  685. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  686. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  687. * @channel: Any channel valid for the requested phymode
  688. * In addition to setting the staging RXON, priv->phymode is also set.
  689. *
  690. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  691. * in the staging RXON flag structure based on the phymode
  692. */
  693. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  694. {
  695. enum ieee80211_band band = ch->band;
  696. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  697. if (!iwl_get_channel_info(priv, band, channel)) {
  698. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  699. channel, band);
  700. return -EINVAL;
  701. }
  702. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  703. (priv->band == band))
  704. return 0;
  705. priv->staging_rxon.channel = cpu_to_le16(channel);
  706. if (band == IEEE80211_BAND_5GHZ)
  707. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  708. else
  709. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  710. priv->band = band;
  711. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  712. return 0;
  713. }
  714. EXPORT_SYMBOL(iwl_set_rxon_channel);
  715. int iwl_setup_mac(struct iwl_priv *priv)
  716. {
  717. int ret;
  718. struct ieee80211_hw *hw = priv->hw;
  719. hw->rate_control_algorithm = "iwl-agn-rs";
  720. /* Tell mac80211 our characteristics */
  721. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  722. IEEE80211_HW_NOISE_DBM;
  723. hw->wiphy->interface_modes =
  724. BIT(NL80211_IFTYPE_AP) |
  725. BIT(NL80211_IFTYPE_STATION) |
  726. BIT(NL80211_IFTYPE_ADHOC);
  727. /* Default value; 4 EDCA QOS priorities */
  728. hw->queues = 4;
  729. /* queues to support 11n aggregation */
  730. if (priv->cfg->sku & IWL_SKU_N)
  731. hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
  732. hw->conf.beacon_int = 100;
  733. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  734. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  735. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  736. &priv->bands[IEEE80211_BAND_2GHZ];
  737. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  738. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  739. &priv->bands[IEEE80211_BAND_5GHZ];
  740. ret = ieee80211_register_hw(priv->hw);
  741. if (ret) {
  742. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  743. return ret;
  744. }
  745. priv->mac80211_registered = 1;
  746. return 0;
  747. }
  748. EXPORT_SYMBOL(iwl_setup_mac);
  749. int iwl_set_hw_params(struct iwl_priv *priv)
  750. {
  751. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  752. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  753. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  754. if (priv->cfg->mod_params->amsdu_size_8K)
  755. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  756. else
  757. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  758. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  759. if (priv->cfg->mod_params->disable_11n)
  760. priv->cfg->sku &= ~IWL_SKU_N;
  761. /* Device-specific setup */
  762. return priv->cfg->ops->lib->set_hw_params(priv);
  763. }
  764. EXPORT_SYMBOL(iwl_set_hw_params);
  765. int iwl_init_drv(struct iwl_priv *priv)
  766. {
  767. int ret;
  768. priv->retry_rate = 1;
  769. priv->ibss_beacon = NULL;
  770. spin_lock_init(&priv->lock);
  771. spin_lock_init(&priv->power_data.lock);
  772. spin_lock_init(&priv->sta_lock);
  773. spin_lock_init(&priv->hcmd_lock);
  774. INIT_LIST_HEAD(&priv->free_frames);
  775. mutex_init(&priv->mutex);
  776. /* Clear the driver's (not device's) station table */
  777. iwl_clear_stations_table(priv);
  778. priv->data_retry_limit = -1;
  779. priv->ieee_channels = NULL;
  780. priv->ieee_rates = NULL;
  781. priv->band = IEEE80211_BAND_2GHZ;
  782. priv->iw_mode = NL80211_IFTYPE_STATION;
  783. priv->use_ant_b_for_management_frame = 1; /* start with ant B */
  784. priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DISABLED;
  785. /* Choose which receivers/antennas to use */
  786. iwl_set_rxon_chain(priv);
  787. iwl_init_scan_params(priv);
  788. if (priv->cfg->mod_params->enable_qos)
  789. priv->qos_data.qos_enable = 1;
  790. iwl_reset_qos(priv);
  791. priv->qos_data.qos_active = 0;
  792. priv->qos_data.qos_cap.val = 0;
  793. priv->rates_mask = IWL_RATES_MASK;
  794. /* If power management is turned on, default to AC mode */
  795. priv->power_mode = IWL_POWER_AC;
  796. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  797. ret = iwl_init_channel_map(priv);
  798. if (ret) {
  799. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  800. goto err;
  801. }
  802. ret = iwlcore_init_geos(priv);
  803. if (ret) {
  804. IWL_ERROR("initializing geos failed: %d\n", ret);
  805. goto err_free_channel_map;
  806. }
  807. return 0;
  808. err_free_channel_map:
  809. iwl_free_channel_map(priv);
  810. err:
  811. return ret;
  812. }
  813. EXPORT_SYMBOL(iwl_init_drv);
  814. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  815. {
  816. int ret = 0;
  817. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  818. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  819. priv->tx_power_user_lmt);
  820. return -EINVAL;
  821. }
  822. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  823. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  824. priv->tx_power_user_lmt);
  825. return -EINVAL;
  826. }
  827. if (priv->tx_power_user_lmt != tx_power)
  828. force = true;
  829. priv->tx_power_user_lmt = tx_power;
  830. if (force && priv->cfg->ops->lib->send_tx_power)
  831. ret = priv->cfg->ops->lib->send_tx_power(priv);
  832. return ret;
  833. }
  834. EXPORT_SYMBOL(iwl_set_tx_power);
  835. void iwl_uninit_drv(struct iwl_priv *priv)
  836. {
  837. iwl_calib_free_results(priv);
  838. iwlcore_free_geos(priv);
  839. iwl_free_channel_map(priv);
  840. kfree(priv->scan);
  841. }
  842. EXPORT_SYMBOL(iwl_uninit_drv);
  843. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  844. {
  845. u32 stat_flags = 0;
  846. struct iwl_host_cmd cmd = {
  847. .id = REPLY_STATISTICS_CMD,
  848. .meta.flags = flags,
  849. .len = sizeof(stat_flags),
  850. .data = (u8 *) &stat_flags,
  851. };
  852. return iwl_send_cmd(priv, &cmd);
  853. }
  854. EXPORT_SYMBOL(iwl_send_statistics_request);
  855. /**
  856. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  857. * using sample data 100 bytes apart. If these sample points are good,
  858. * it's a pretty good bet that everything between them is good, too.
  859. */
  860. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  861. {
  862. u32 val;
  863. int ret = 0;
  864. u32 errcnt = 0;
  865. u32 i;
  866. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  867. ret = iwl_grab_nic_access(priv);
  868. if (ret)
  869. return ret;
  870. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  871. /* read data comes through single port, auto-incr addr */
  872. /* NOTE: Use the debugless read so we don't flood kernel log
  873. * if IWL_DL_IO is set */
  874. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  875. i + RTC_INST_LOWER_BOUND);
  876. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  877. if (val != le32_to_cpu(*image)) {
  878. ret = -EIO;
  879. errcnt++;
  880. if (errcnt >= 3)
  881. break;
  882. }
  883. }
  884. iwl_release_nic_access(priv);
  885. return ret;
  886. }
  887. /**
  888. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  889. * looking at all data.
  890. */
  891. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  892. u32 len)
  893. {
  894. u32 val;
  895. u32 save_len = len;
  896. int ret = 0;
  897. u32 errcnt;
  898. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  899. ret = iwl_grab_nic_access(priv);
  900. if (ret)
  901. return ret;
  902. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  903. errcnt = 0;
  904. for (; len > 0; len -= sizeof(u32), image++) {
  905. /* read data comes through single port, auto-incr addr */
  906. /* NOTE: Use the debugless read so we don't flood kernel log
  907. * if IWL_DL_IO is set */
  908. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  909. if (val != le32_to_cpu(*image)) {
  910. IWL_ERROR("uCode INST section is invalid at "
  911. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  912. save_len - len, val, le32_to_cpu(*image));
  913. ret = -EIO;
  914. errcnt++;
  915. if (errcnt >= 20)
  916. break;
  917. }
  918. }
  919. iwl_release_nic_access(priv);
  920. if (!errcnt)
  921. IWL_DEBUG_INFO
  922. ("ucode image in INSTRUCTION memory is good\n");
  923. return ret;
  924. }
  925. /**
  926. * iwl_verify_ucode - determine which instruction image is in SRAM,
  927. * and verify its contents
  928. */
  929. int iwl_verify_ucode(struct iwl_priv *priv)
  930. {
  931. __le32 *image;
  932. u32 len;
  933. int ret;
  934. /* Try bootstrap */
  935. image = (__le32 *)priv->ucode_boot.v_addr;
  936. len = priv->ucode_boot.len;
  937. ret = iwlcore_verify_inst_sparse(priv, image, len);
  938. if (!ret) {
  939. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  940. return 0;
  941. }
  942. /* Try initialize */
  943. image = (__le32 *)priv->ucode_init.v_addr;
  944. len = priv->ucode_init.len;
  945. ret = iwlcore_verify_inst_sparse(priv, image, len);
  946. if (!ret) {
  947. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  948. return 0;
  949. }
  950. /* Try runtime/protocol */
  951. image = (__le32 *)priv->ucode_code.v_addr;
  952. len = priv->ucode_code.len;
  953. ret = iwlcore_verify_inst_sparse(priv, image, len);
  954. if (!ret) {
  955. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  956. return 0;
  957. }
  958. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  959. /* Since nothing seems to match, show first several data entries in
  960. * instruction SRAM, so maybe visual inspection will give a clue.
  961. * Selection of bootstrap image (vs. other images) is arbitrary. */
  962. image = (__le32 *)priv->ucode_boot.v_addr;
  963. len = priv->ucode_boot.len;
  964. ret = iwl_verify_inst_full(priv, image, len);
  965. return ret;
  966. }
  967. EXPORT_SYMBOL(iwl_verify_ucode);
  968. static const char *desc_lookup_text[] = {
  969. "OK",
  970. "FAIL",
  971. "BAD_PARAM",
  972. "BAD_CHECKSUM",
  973. "NMI_INTERRUPT_WDG",
  974. "SYSASSERT",
  975. "FATAL_ERROR",
  976. "BAD_COMMAND",
  977. "HW_ERROR_TUNE_LOCK",
  978. "HW_ERROR_TEMPERATURE",
  979. "ILLEGAL_CHAN_FREQ",
  980. "VCC_NOT_STABLE",
  981. "FH_ERROR",
  982. "NMI_INTERRUPT_HOST",
  983. "NMI_INTERRUPT_ACTION_PT",
  984. "NMI_INTERRUPT_UNKNOWN",
  985. "UCODE_VERSION_MISMATCH",
  986. "HW_ERROR_ABS_LOCK",
  987. "HW_ERROR_CAL_LOCK_FAIL",
  988. "NMI_INTERRUPT_INST_ACTION_PT",
  989. "NMI_INTERRUPT_DATA_ACTION_PT",
  990. "NMI_TRM_HW_ER",
  991. "NMI_INTERRUPT_TRM",
  992. "NMI_INTERRUPT_BREAK_POINT"
  993. "DEBUG_0",
  994. "DEBUG_1",
  995. "DEBUG_2",
  996. "DEBUG_3",
  997. "UNKNOWN"
  998. };
  999. static const char *desc_lookup(int i)
  1000. {
  1001. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  1002. if (i < 0 || i > max)
  1003. i = max;
  1004. return desc_lookup_text[i];
  1005. }
  1006. #define ERROR_START_OFFSET (1 * sizeof(u32))
  1007. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  1008. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  1009. {
  1010. u32 data2, line;
  1011. u32 desc, time, count, base, data1;
  1012. u32 blink1, blink2, ilink1, ilink2;
  1013. int ret;
  1014. if (priv->ucode_type == UCODE_INIT)
  1015. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  1016. else
  1017. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  1018. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1019. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  1020. return;
  1021. }
  1022. ret = iwl_grab_nic_access(priv);
  1023. if (ret) {
  1024. IWL_WARNING("Can not read from adapter at this time.\n");
  1025. return;
  1026. }
  1027. count = iwl_read_targ_mem(priv, base);
  1028. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  1029. IWL_ERROR("Start IWL Error Log Dump:\n");
  1030. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  1031. }
  1032. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  1033. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  1034. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  1035. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  1036. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  1037. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  1038. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  1039. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  1040. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  1041. IWL_ERROR("Desc Time "
  1042. "data1 data2 line\n");
  1043. IWL_ERROR("%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1044. desc_lookup(desc), desc, time, data1, data2, line);
  1045. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  1046. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1047. ilink1, ilink2);
  1048. iwl_release_nic_access(priv);
  1049. }
  1050. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  1051. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1052. /**
  1053. * iwl_print_event_log - Dump error event log to syslog
  1054. *
  1055. * NOTE: Must be called with iwl_grab_nic_access() already obtained!
  1056. */
  1057. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1058. u32 num_events, u32 mode)
  1059. {
  1060. u32 i;
  1061. u32 base; /* SRAM byte address of event log header */
  1062. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1063. u32 ptr; /* SRAM byte address of log data */
  1064. u32 ev, time, data; /* event log data */
  1065. if (num_events == 0)
  1066. return;
  1067. if (priv->ucode_type == UCODE_INIT)
  1068. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1069. else
  1070. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1071. if (mode == 0)
  1072. event_size = 2 * sizeof(u32);
  1073. else
  1074. event_size = 3 * sizeof(u32);
  1075. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1076. /* "time" is actually "data" for mode 0 (no timestamp).
  1077. * place event id # at far right for easier visual parsing. */
  1078. for (i = 0; i < num_events; i++) {
  1079. ev = iwl_read_targ_mem(priv, ptr);
  1080. ptr += sizeof(u32);
  1081. time = iwl_read_targ_mem(priv, ptr);
  1082. ptr += sizeof(u32);
  1083. if (mode == 0) {
  1084. /* data, ev */
  1085. IWL_ERROR("EVT_LOG:0x%08x:%04u\n", time, ev);
  1086. } else {
  1087. data = iwl_read_targ_mem(priv, ptr);
  1088. ptr += sizeof(u32);
  1089. IWL_ERROR("EVT_LOGT:%010u:0x%08x:%04u\n",
  1090. time, data, ev);
  1091. }
  1092. }
  1093. }
  1094. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1095. {
  1096. int ret;
  1097. u32 base; /* SRAM byte address of event log header */
  1098. u32 capacity; /* event log capacity in # entries */
  1099. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1100. u32 num_wraps; /* # times uCode wrapped to top of log */
  1101. u32 next_entry; /* index of next entry to be written by uCode */
  1102. u32 size; /* # entries that we'll print */
  1103. if (priv->ucode_type == UCODE_INIT)
  1104. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1105. else
  1106. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1107. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1108. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1109. return;
  1110. }
  1111. ret = iwl_grab_nic_access(priv);
  1112. if (ret) {
  1113. IWL_WARNING("Can not read from adapter at this time.\n");
  1114. return;
  1115. }
  1116. /* event log header */
  1117. capacity = iwl_read_targ_mem(priv, base);
  1118. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1119. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1120. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1121. size = num_wraps ? capacity : next_entry;
  1122. /* bail out if nothing in log */
  1123. if (size == 0) {
  1124. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1125. iwl_release_nic_access(priv);
  1126. return;
  1127. }
  1128. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1129. size, num_wraps);
  1130. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1131. * i.e the next one that uCode would fill. */
  1132. if (num_wraps)
  1133. iwl_print_event_log(priv, next_entry,
  1134. capacity - next_entry, mode);
  1135. /* (then/else) start at top of log */
  1136. iwl_print_event_log(priv, 0, next_entry, mode);
  1137. iwl_release_nic_access(priv);
  1138. }
  1139. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1140. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1141. {
  1142. struct iwl_ct_kill_config cmd;
  1143. unsigned long flags;
  1144. int ret = 0;
  1145. spin_lock_irqsave(&priv->lock, flags);
  1146. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1147. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1148. spin_unlock_irqrestore(&priv->lock, flags);
  1149. cmd.critical_temperature_R =
  1150. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1151. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1152. sizeof(cmd), &cmd);
  1153. if (ret)
  1154. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  1155. else
  1156. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1157. "critical temperature is %d\n",
  1158. cmd.critical_temperature_R);
  1159. }
  1160. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1161. /*
  1162. * CARD_STATE_CMD
  1163. *
  1164. * Use: Sets the device's internal card state to enable, disable, or halt
  1165. *
  1166. * When in the 'enable' state the card operates as normal.
  1167. * When in the 'disable' state, the card enters into a low power mode.
  1168. * When in the 'halt' state, the card is shut down and must be fully
  1169. * restarted to come back on.
  1170. */
  1171. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1172. {
  1173. struct iwl_host_cmd cmd = {
  1174. .id = REPLY_CARD_STATE_CMD,
  1175. .len = sizeof(u32),
  1176. .data = &flags,
  1177. .meta.flags = meta_flag,
  1178. };
  1179. return iwl_send_cmd(priv, &cmd);
  1180. }
  1181. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1182. {
  1183. unsigned long flags;
  1184. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1185. return;
  1186. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1187. iwl_scan_cancel(priv);
  1188. /* FIXME: This is a workaround for AP */
  1189. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  1190. spin_lock_irqsave(&priv->lock, flags);
  1191. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1192. CSR_UCODE_SW_BIT_RFKILL);
  1193. spin_unlock_irqrestore(&priv->lock, flags);
  1194. /* call the host command only if no hw rf-kill set */
  1195. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1196. iwl_is_ready(priv))
  1197. iwl_send_card_state(priv,
  1198. CARD_STATE_CMD_DISABLE, 0);
  1199. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1200. /* make sure mac80211 stop sending Tx frame */
  1201. if (priv->mac80211_registered)
  1202. ieee80211_stop_queues(priv->hw);
  1203. }
  1204. }
  1205. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1206. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1207. {
  1208. unsigned long flags;
  1209. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1210. return 0;
  1211. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1212. spin_lock_irqsave(&priv->lock, flags);
  1213. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1214. /* If the driver is up it will receive CARD_STATE_NOTIFICATION
  1215. * notification where it will clear SW rfkill status.
  1216. * Setting it here would break the handler. Only if the
  1217. * interface is down we can set here since we don't
  1218. * receive any further notification.
  1219. */
  1220. if (!priv->is_open)
  1221. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1222. spin_unlock_irqrestore(&priv->lock, flags);
  1223. /* wake up ucode */
  1224. msleep(10);
  1225. spin_lock_irqsave(&priv->lock, flags);
  1226. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1227. if (!iwl_grab_nic_access(priv))
  1228. iwl_release_nic_access(priv);
  1229. spin_unlock_irqrestore(&priv->lock, flags);
  1230. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1231. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1232. "disabled by HW switch\n");
  1233. return 0;
  1234. }
  1235. /* If the driver is already loaded, it will receive
  1236. * CARD_STATE_NOTIFICATION notifications and the handler will
  1237. * call restart to reload the driver.
  1238. */
  1239. return 1;
  1240. }
  1241. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);