mm-imx5.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225
  1. /*
  2. * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. *
  11. * Create static mapping between physical to virtual memory.
  12. */
  13. #include <linux/mm.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <asm/mach/map.h>
  17. #include <mach/hardware.h>
  18. #include <mach/common.h>
  19. #include <mach/devices-common.h>
  20. #include <mach/iomux-v3.h>
  21. static struct clk *gpc_dvfs_clk;
  22. static void imx5_idle(void)
  23. {
  24. /* gpc clock is needed for SRPG */
  25. if (gpc_dvfs_clk == NULL) {
  26. gpc_dvfs_clk = clk_get(NULL, "gpc_dvfs");
  27. if (IS_ERR(gpc_dvfs_clk))
  28. return;
  29. }
  30. clk_enable(gpc_dvfs_clk);
  31. mx5_cpu_lp_set(WAIT_UNCLOCKED_POWER_OFF);
  32. if (tzic_enable_wake() != 0)
  33. cpu_do_idle();
  34. clk_disable(gpc_dvfs_clk);
  35. }
  36. /*
  37. * Define the MX50 memory map.
  38. */
  39. static struct map_desc mx50_io_desc[] __initdata = {
  40. imx_map_entry(MX50, TZIC, MT_DEVICE),
  41. imx_map_entry(MX50, SPBA0, MT_DEVICE),
  42. imx_map_entry(MX50, AIPS1, MT_DEVICE),
  43. imx_map_entry(MX50, AIPS2, MT_DEVICE),
  44. };
  45. /*
  46. * Define the MX51 memory map.
  47. */
  48. static struct map_desc mx51_io_desc[] __initdata = {
  49. imx_map_entry(MX51, TZIC, MT_DEVICE),
  50. imx_map_entry(MX51, IRAM, MT_DEVICE),
  51. imx_map_entry(MX51, AIPS1, MT_DEVICE),
  52. imx_map_entry(MX51, SPBA0, MT_DEVICE),
  53. imx_map_entry(MX51, AIPS2, MT_DEVICE),
  54. };
  55. /*
  56. * Define the MX53 memory map.
  57. */
  58. static struct map_desc mx53_io_desc[] __initdata = {
  59. imx_map_entry(MX53, TZIC, MT_DEVICE),
  60. imx_map_entry(MX53, AIPS1, MT_DEVICE),
  61. imx_map_entry(MX53, SPBA0, MT_DEVICE),
  62. imx_map_entry(MX53, AIPS2, MT_DEVICE),
  63. };
  64. /*
  65. * This function initializes the memory map. It is called during the
  66. * system startup to create static physical to virtual memory mappings
  67. * for the IO modules.
  68. */
  69. void __init mx50_map_io(void)
  70. {
  71. iotable_init(mx50_io_desc, ARRAY_SIZE(mx50_io_desc));
  72. }
  73. void __init mx51_map_io(void)
  74. {
  75. iotable_init(mx51_io_desc, ARRAY_SIZE(mx51_io_desc));
  76. }
  77. void __init mx53_map_io(void)
  78. {
  79. iotable_init(mx53_io_desc, ARRAY_SIZE(mx53_io_desc));
  80. }
  81. void __init imx50_init_early(void)
  82. {
  83. mxc_set_cpu_type(MXC_CPU_MX50);
  84. mxc_iomux_v3_init(MX50_IO_ADDRESS(MX50_IOMUXC_BASE_ADDR));
  85. mxc_arch_reset_init(MX50_IO_ADDRESS(MX50_WDOG_BASE_ADDR));
  86. }
  87. void __init imx51_init_early(void)
  88. {
  89. mxc_set_cpu_type(MXC_CPU_MX51);
  90. mxc_iomux_v3_init(MX51_IO_ADDRESS(MX51_IOMUXC_BASE_ADDR));
  91. mxc_arch_reset_init(MX51_IO_ADDRESS(MX51_WDOG1_BASE_ADDR));
  92. arm_pm_idle = imx5_idle;
  93. }
  94. void __init imx53_init_early(void)
  95. {
  96. mxc_set_cpu_type(MXC_CPU_MX53);
  97. mxc_iomux_v3_init(MX53_IO_ADDRESS(MX53_IOMUXC_BASE_ADDR));
  98. mxc_arch_reset_init(MX53_IO_ADDRESS(MX53_WDOG1_BASE_ADDR));
  99. }
  100. void __init mx50_init_irq(void)
  101. {
  102. tzic_init_irq(MX50_IO_ADDRESS(MX50_TZIC_BASE_ADDR));
  103. }
  104. void __init mx51_init_irq(void)
  105. {
  106. tzic_init_irq(MX51_IO_ADDRESS(MX51_TZIC_BASE_ADDR));
  107. }
  108. void __init mx53_init_irq(void)
  109. {
  110. tzic_init_irq(MX53_IO_ADDRESS(MX53_TZIC_BASE_ADDR));
  111. }
  112. static struct sdma_script_start_addrs imx51_sdma_script __initdata = {
  113. .ap_2_ap_addr = 642,
  114. .uart_2_mcu_addr = 817,
  115. .mcu_2_app_addr = 747,
  116. .mcu_2_shp_addr = 961,
  117. .ata_2_mcu_addr = 1473,
  118. .mcu_2_ata_addr = 1392,
  119. .app_2_per_addr = 1033,
  120. .app_2_mcu_addr = 683,
  121. .shp_2_per_addr = 1251,
  122. .shp_2_mcu_addr = 892,
  123. };
  124. static struct sdma_platform_data imx51_sdma_pdata __initdata = {
  125. .fw_name = "sdma-imx51.bin",
  126. .script_addrs = &imx51_sdma_script,
  127. };
  128. static struct sdma_script_start_addrs imx53_sdma_script __initdata = {
  129. .ap_2_ap_addr = 642,
  130. .app_2_mcu_addr = 683,
  131. .mcu_2_app_addr = 747,
  132. .uart_2_mcu_addr = 817,
  133. .shp_2_mcu_addr = 891,
  134. .mcu_2_shp_addr = 960,
  135. .uartsh_2_mcu_addr = 1032,
  136. .spdif_2_mcu_addr = 1100,
  137. .mcu_2_spdif_addr = 1134,
  138. .firi_2_mcu_addr = 1193,
  139. .mcu_2_firi_addr = 1290,
  140. };
  141. static struct sdma_platform_data imx53_sdma_pdata __initdata = {
  142. .fw_name = "sdma-imx53.bin",
  143. .script_addrs = &imx53_sdma_script,
  144. };
  145. static const struct resource imx50_audmux_res[] __initconst = {
  146. DEFINE_RES_MEM(MX50_AUDMUX_BASE_ADDR, SZ_16K),
  147. };
  148. static const struct resource imx51_audmux_res[] __initconst = {
  149. DEFINE_RES_MEM(MX51_AUDMUX_BASE_ADDR, SZ_16K),
  150. };
  151. static const struct resource imx53_audmux_res[] __initconst = {
  152. DEFINE_RES_MEM(MX53_AUDMUX_BASE_ADDR, SZ_16K),
  153. };
  154. void __init imx50_soc_init(void)
  155. {
  156. /* i.mx50 has the i.mx31 type gpio */
  157. mxc_register_gpio("imx31-gpio", 0, MX50_GPIO1_BASE_ADDR, SZ_16K, MX50_INT_GPIO1_LOW, MX50_INT_GPIO1_HIGH);
  158. mxc_register_gpio("imx31-gpio", 1, MX50_GPIO2_BASE_ADDR, SZ_16K, MX50_INT_GPIO2_LOW, MX50_INT_GPIO2_HIGH);
  159. mxc_register_gpio("imx31-gpio", 2, MX50_GPIO3_BASE_ADDR, SZ_16K, MX50_INT_GPIO3_LOW, MX50_INT_GPIO3_HIGH);
  160. mxc_register_gpio("imx31-gpio", 3, MX50_GPIO4_BASE_ADDR, SZ_16K, MX50_INT_GPIO4_LOW, MX50_INT_GPIO4_HIGH);
  161. mxc_register_gpio("imx31-gpio", 4, MX50_GPIO5_BASE_ADDR, SZ_16K, MX50_INT_GPIO5_LOW, MX50_INT_GPIO5_HIGH);
  162. mxc_register_gpio("imx31-gpio", 5, MX50_GPIO6_BASE_ADDR, SZ_16K, MX50_INT_GPIO6_LOW, MX50_INT_GPIO6_HIGH);
  163. /* i.mx50 has the i.mx31 type audmux */
  164. platform_device_register_simple("imx31-audmux", 0, imx50_audmux_res,
  165. ARRAY_SIZE(imx50_audmux_res));
  166. }
  167. void __init imx51_soc_init(void)
  168. {
  169. /* i.mx51 has the i.mx31 type gpio */
  170. mxc_register_gpio("imx31-gpio", 0, MX51_GPIO1_BASE_ADDR, SZ_16K, MX51_INT_GPIO1_LOW, MX51_INT_GPIO1_HIGH);
  171. mxc_register_gpio("imx31-gpio", 1, MX51_GPIO2_BASE_ADDR, SZ_16K, MX51_INT_GPIO2_LOW, MX51_INT_GPIO2_HIGH);
  172. mxc_register_gpio("imx31-gpio", 2, MX51_GPIO3_BASE_ADDR, SZ_16K, MX51_INT_GPIO3_LOW, MX51_INT_GPIO3_HIGH);
  173. mxc_register_gpio("imx31-gpio", 3, MX51_GPIO4_BASE_ADDR, SZ_16K, MX51_INT_GPIO4_LOW, MX51_INT_GPIO4_HIGH);
  174. /* i.mx51 has the i.mx35 type sdma */
  175. imx_add_imx_sdma("imx35-sdma", MX51_SDMA_BASE_ADDR, MX51_INT_SDMA, &imx51_sdma_pdata);
  176. /* i.mx51 has the i.mx31 type audmux */
  177. platform_device_register_simple("imx31-audmux", 0, imx51_audmux_res,
  178. ARRAY_SIZE(imx51_audmux_res));
  179. }
  180. void __init imx53_soc_init(void)
  181. {
  182. /* i.mx53 has the i.mx31 type gpio */
  183. mxc_register_gpio("imx31-gpio", 0, MX53_GPIO1_BASE_ADDR, SZ_16K, MX53_INT_GPIO1_LOW, MX53_INT_GPIO1_HIGH);
  184. mxc_register_gpio("imx31-gpio", 1, MX53_GPIO2_BASE_ADDR, SZ_16K, MX53_INT_GPIO2_LOW, MX53_INT_GPIO2_HIGH);
  185. mxc_register_gpio("imx31-gpio", 2, MX53_GPIO3_BASE_ADDR, SZ_16K, MX53_INT_GPIO3_LOW, MX53_INT_GPIO3_HIGH);
  186. mxc_register_gpio("imx31-gpio", 3, MX53_GPIO4_BASE_ADDR, SZ_16K, MX53_INT_GPIO4_LOW, MX53_INT_GPIO4_HIGH);
  187. mxc_register_gpio("imx31-gpio", 4, MX53_GPIO5_BASE_ADDR, SZ_16K, MX53_INT_GPIO5_LOW, MX53_INT_GPIO5_HIGH);
  188. mxc_register_gpio("imx31-gpio", 5, MX53_GPIO6_BASE_ADDR, SZ_16K, MX53_INT_GPIO6_LOW, MX53_INT_GPIO6_HIGH);
  189. mxc_register_gpio("imx31-gpio", 6, MX53_GPIO7_BASE_ADDR, SZ_16K, MX53_INT_GPIO7_LOW, MX53_INT_GPIO7_HIGH);
  190. /* i.mx53 has the i.mx35 type sdma */
  191. imx_add_imx_sdma("imx35-sdma", MX53_SDMA_BASE_ADDR, MX53_INT_SDMA, &imx53_sdma_pdata);
  192. /* i.mx53 has the i.mx31 type audmux */
  193. platform_device_register_simple("imx31-audmux", 0, imx53_audmux_res,
  194. ARRAY_SIZE(imx53_audmux_res));
  195. }