iwl-4965.c 67 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2008 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <net/mac80211.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include "iwl-eeprom.h"
  39. #include "iwl-dev.h"
  40. #include "iwl-core.h"
  41. #include "iwl-io.h"
  42. #include "iwl-helpers.h"
  43. #include "iwl-calib.h"
  44. #include "iwl-sta.h"
  45. static int iwl4965_send_tx_power(struct iwl_priv *priv);
  46. static int iwl4965_hw_get_temperature(const struct iwl_priv *priv);
  47. /* Highest firmware API version supported */
  48. #define IWL4965_UCODE_API_MAX 2
  49. /* Lowest firmware API version supported */
  50. #define IWL4965_UCODE_API_MIN 2
  51. #define IWL4965_FW_PRE "iwlwifi-4965-"
  52. #define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
  53. #define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
  54. /* module parameters */
  55. static struct iwl_mod_params iwl4965_mod_params = {
  56. .num_of_queues = IWL49_NUM_QUEUES,
  57. .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
  58. .amsdu_size_8K = 1,
  59. .restart_fw = 1,
  60. /* the rest are 0 by default */
  61. };
  62. /* check contents of special bootstrap uCode SRAM */
  63. static int iwl4965_verify_bsm(struct iwl_priv *priv)
  64. {
  65. __le32 *image = priv->ucode_boot.v_addr;
  66. u32 len = priv->ucode_boot.len;
  67. u32 reg;
  68. u32 val;
  69. IWL_DEBUG_INFO("Begin verify bsm\n");
  70. /* verify BSM SRAM contents */
  71. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  72. for (reg = BSM_SRAM_LOWER_BOUND;
  73. reg < BSM_SRAM_LOWER_BOUND + len;
  74. reg += sizeof(u32), image++) {
  75. val = iwl_read_prph(priv, reg);
  76. if (val != le32_to_cpu(*image)) {
  77. IWL_ERROR("BSM uCode verification failed at "
  78. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  79. BSM_SRAM_LOWER_BOUND,
  80. reg - BSM_SRAM_LOWER_BOUND, len,
  81. val, le32_to_cpu(*image));
  82. return -EIO;
  83. }
  84. }
  85. IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
  86. return 0;
  87. }
  88. /**
  89. * iwl4965_load_bsm - Load bootstrap instructions
  90. *
  91. * BSM operation:
  92. *
  93. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  94. * in special SRAM that does not power down during RFKILL. When powering back
  95. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  96. * the bootstrap program into the on-board processor, and starts it.
  97. *
  98. * The bootstrap program loads (via DMA) instructions and data for a new
  99. * program from host DRAM locations indicated by the host driver in the
  100. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  101. * automatically.
  102. *
  103. * When initializing the NIC, the host driver points the BSM to the
  104. * "initialize" uCode image. This uCode sets up some internal data, then
  105. * notifies host via "initialize alive" that it is complete.
  106. *
  107. * The host then replaces the BSM_DRAM_* pointer values to point to the
  108. * normal runtime uCode instructions and a backup uCode data cache buffer
  109. * (filled initially with starting data values for the on-board processor),
  110. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  111. * which begins normal operation.
  112. *
  113. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  114. * the backup data cache in DRAM before SRAM is powered down.
  115. *
  116. * When powering back up, the BSM loads the bootstrap program. This reloads
  117. * the runtime uCode instructions and the backup data cache into SRAM,
  118. * and re-launches the runtime uCode from where it left off.
  119. */
  120. static int iwl4965_load_bsm(struct iwl_priv *priv)
  121. {
  122. __le32 *image = priv->ucode_boot.v_addr;
  123. u32 len = priv->ucode_boot.len;
  124. dma_addr_t pinst;
  125. dma_addr_t pdata;
  126. u32 inst_len;
  127. u32 data_len;
  128. int i;
  129. u32 done;
  130. u32 reg_offset;
  131. int ret;
  132. IWL_DEBUG_INFO("Begin load bsm\n");
  133. priv->ucode_type = UCODE_RT;
  134. /* make sure bootstrap program is no larger than BSM's SRAM size */
  135. if (len > IWL_MAX_BSM_SIZE)
  136. return -EINVAL;
  137. /* Tell bootstrap uCode where to find the "Initialize" uCode
  138. * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
  139. * NOTE: iwl_init_alive_start() will replace these values,
  140. * after the "initialize" uCode has run, to point to
  141. * runtime/protocol instructions and backup data cache.
  142. */
  143. pinst = priv->ucode_init.p_addr >> 4;
  144. pdata = priv->ucode_init_data.p_addr >> 4;
  145. inst_len = priv->ucode_init.len;
  146. data_len = priv->ucode_init_data.len;
  147. ret = iwl_grab_nic_access(priv);
  148. if (ret)
  149. return ret;
  150. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  151. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  152. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  153. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  154. /* Fill BSM memory with bootstrap instructions */
  155. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  156. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  157. reg_offset += sizeof(u32), image++)
  158. _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
  159. ret = iwl4965_verify_bsm(priv);
  160. if (ret) {
  161. iwl_release_nic_access(priv);
  162. return ret;
  163. }
  164. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  165. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  166. iwl_write_prph(priv, BSM_WR_MEM_DST_REG, RTC_INST_LOWER_BOUND);
  167. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  168. /* Load bootstrap code into instruction SRAM now,
  169. * to prepare to load "initialize" uCode */
  170. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
  171. /* Wait for load of bootstrap uCode to finish */
  172. for (i = 0; i < 100; i++) {
  173. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  174. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  175. break;
  176. udelay(10);
  177. }
  178. if (i < 100)
  179. IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
  180. else {
  181. IWL_ERROR("BSM write did not complete!\n");
  182. return -EIO;
  183. }
  184. /* Enable future boot loads whenever power management unit triggers it
  185. * (e.g. when powering back up after power-save shutdown) */
  186. iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
  187. iwl_release_nic_access(priv);
  188. return 0;
  189. }
  190. /**
  191. * iwl4965_set_ucode_ptrs - Set uCode address location
  192. *
  193. * Tell initialization uCode where to find runtime uCode.
  194. *
  195. * BSM registers initially contain pointers to initialization uCode.
  196. * We need to replace them to load runtime uCode inst and data,
  197. * and to save runtime data when powering down.
  198. */
  199. static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
  200. {
  201. dma_addr_t pinst;
  202. dma_addr_t pdata;
  203. unsigned long flags;
  204. int ret = 0;
  205. /* bits 35:4 for 4965 */
  206. pinst = priv->ucode_code.p_addr >> 4;
  207. pdata = priv->ucode_data_backup.p_addr >> 4;
  208. spin_lock_irqsave(&priv->lock, flags);
  209. ret = iwl_grab_nic_access(priv);
  210. if (ret) {
  211. spin_unlock_irqrestore(&priv->lock, flags);
  212. return ret;
  213. }
  214. /* Tell bootstrap uCode where to find image to load */
  215. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  216. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  217. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
  218. priv->ucode_data.len);
  219. /* Inst byte count must be last to set up, bit 31 signals uCode
  220. * that all new ptr/size info is in place */
  221. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
  222. priv->ucode_code.len | BSM_DRAM_INST_LOAD);
  223. iwl_release_nic_access(priv);
  224. spin_unlock_irqrestore(&priv->lock, flags);
  225. IWL_DEBUG_INFO("Runtime uCode pointers are set.\n");
  226. return ret;
  227. }
  228. /**
  229. * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
  230. *
  231. * Called after REPLY_ALIVE notification received from "initialize" uCode.
  232. *
  233. * The 4965 "initialize" ALIVE reply contains calibration data for:
  234. * Voltage, temperature, and MIMO tx gain correction, now stored in priv
  235. * (3945 does not contain this data).
  236. *
  237. * Tell "initialize" uCode to go ahead and load the runtime uCode.
  238. */
  239. static void iwl4965_init_alive_start(struct iwl_priv *priv)
  240. {
  241. /* Check alive response for "valid" sign from uCode */
  242. if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
  243. /* We had an error bringing up the hardware, so take it
  244. * all the way back down so we can try again */
  245. IWL_DEBUG_INFO("Initialize Alive failed.\n");
  246. goto restart;
  247. }
  248. /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
  249. * This is a paranoid check, because we would not have gotten the
  250. * "initialize" alive if code weren't properly loaded. */
  251. if (iwl_verify_ucode(priv)) {
  252. /* Runtime instruction load was bad;
  253. * take it all the way back down so we can try again */
  254. IWL_DEBUG_INFO("Bad \"initialize\" uCode load.\n");
  255. goto restart;
  256. }
  257. /* Calculate temperature */
  258. priv->temperature = iwl4965_hw_get_temperature(priv);
  259. /* Send pointers to protocol/runtime uCode image ... init code will
  260. * load and launch runtime uCode, which will send us another "Alive"
  261. * notification. */
  262. IWL_DEBUG_INFO("Initialization Alive received.\n");
  263. if (iwl4965_set_ucode_ptrs(priv)) {
  264. /* Runtime instruction load won't happen;
  265. * take it all the way back down so we can try again */
  266. IWL_DEBUG_INFO("Couldn't set up uCode pointers.\n");
  267. goto restart;
  268. }
  269. return;
  270. restart:
  271. queue_work(priv->workqueue, &priv->restart);
  272. }
  273. static int is_fat_channel(__le32 rxon_flags)
  274. {
  275. return (rxon_flags & RXON_FLG_CHANNEL_MODE_PURE_40_MSK) ||
  276. (rxon_flags & RXON_FLG_CHANNEL_MODE_MIXED_MSK);
  277. }
  278. /*
  279. * EEPROM handlers
  280. */
  281. static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
  282. {
  283. return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
  284. }
  285. /*
  286. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  287. * must be called under priv->lock and mac access
  288. */
  289. static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
  290. {
  291. iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
  292. }
  293. static int iwl4965_apm_init(struct iwl_priv *priv)
  294. {
  295. int ret = 0;
  296. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  297. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  298. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  299. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  300. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  301. /* set "initialization complete" bit to move adapter
  302. * D0U* --> D0A* state */
  303. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  304. /* wait for clock stabilization */
  305. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  306. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  307. if (ret < 0) {
  308. IWL_DEBUG_INFO("Failed to init the card\n");
  309. goto out;
  310. }
  311. ret = iwl_grab_nic_access(priv);
  312. if (ret)
  313. goto out;
  314. /* enable DMA */
  315. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  316. APMG_CLK_VAL_BSM_CLK_RQT);
  317. udelay(20);
  318. /* disable L1-Active */
  319. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  320. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  321. iwl_release_nic_access(priv);
  322. out:
  323. return ret;
  324. }
  325. static void iwl4965_nic_config(struct iwl_priv *priv)
  326. {
  327. unsigned long flags;
  328. u32 val;
  329. u16 radio_cfg;
  330. u16 link;
  331. spin_lock_irqsave(&priv->lock, flags);
  332. if ((priv->rev_id & 0x80) == 0x80 && (priv->rev_id & 0x7f) < 8) {
  333. pci_read_config_dword(priv->pci_dev, PCI_REG_WUM8, &val);
  334. /* Enable No Snoop field */
  335. pci_write_config_dword(priv->pci_dev, PCI_REG_WUM8,
  336. val & ~(1 << 11));
  337. }
  338. pci_read_config_word(priv->pci_dev, PCI_CFG_LINK_CTRL, &link);
  339. /* L1 is enabled by BIOS */
  340. if ((link & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
  341. /* disable L0S disabled L1A enabled */
  342. iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  343. else
  344. /* L0S enabled L1A disabled */
  345. iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  346. radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
  347. /* write radio config values to register */
  348. if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
  349. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  350. EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
  351. EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
  352. EEPROM_RF_CFG_DASH_MSK(radio_cfg));
  353. /* set CSR_HW_CONFIG_REG for uCode use */
  354. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  355. CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
  356. CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
  357. priv->calib_info = (struct iwl_eeprom_calib_info *)
  358. iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
  359. spin_unlock_irqrestore(&priv->lock, flags);
  360. }
  361. static int iwl4965_apm_stop_master(struct iwl_priv *priv)
  362. {
  363. int ret = 0;
  364. unsigned long flags;
  365. spin_lock_irqsave(&priv->lock, flags);
  366. /* set stop master bit */
  367. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  368. ret = iwl_poll_direct_bit(priv, CSR_RESET,
  369. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  370. if (ret < 0)
  371. goto out;
  372. out:
  373. spin_unlock_irqrestore(&priv->lock, flags);
  374. IWL_DEBUG_INFO("stop master\n");
  375. return ret;
  376. }
  377. static void iwl4965_apm_stop(struct iwl_priv *priv)
  378. {
  379. unsigned long flags;
  380. iwl4965_apm_stop_master(priv);
  381. spin_lock_irqsave(&priv->lock, flags);
  382. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  383. udelay(10);
  384. /* clear "init complete" move adapter D0A* --> D0U state */
  385. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  386. spin_unlock_irqrestore(&priv->lock, flags);
  387. }
  388. static int iwl4965_apm_reset(struct iwl_priv *priv)
  389. {
  390. int ret = 0;
  391. unsigned long flags;
  392. iwl4965_apm_stop_master(priv);
  393. spin_lock_irqsave(&priv->lock, flags);
  394. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  395. udelay(10);
  396. /* FIXME: put here L1A -L0S w/a */
  397. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  398. ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  399. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  400. if (ret < 0)
  401. goto out;
  402. udelay(10);
  403. ret = iwl_grab_nic_access(priv);
  404. if (ret)
  405. goto out;
  406. /* Enable DMA and BSM Clock */
  407. iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  408. APMG_CLK_VAL_BSM_CLK_RQT);
  409. udelay(10);
  410. /* disable L1A */
  411. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  412. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  413. iwl_release_nic_access(priv);
  414. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  415. wake_up_interruptible(&priv->wait_command_queue);
  416. out:
  417. spin_unlock_irqrestore(&priv->lock, flags);
  418. return ret;
  419. }
  420. /* Reset differential Rx gains in NIC to prepare for chain noise calibration.
  421. * Called after every association, but this runs only once!
  422. * ... once chain noise is calibrated the first time, it's good forever. */
  423. static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
  424. {
  425. struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
  426. if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
  427. struct iwl_calib_diff_gain_cmd cmd;
  428. memset(&cmd, 0, sizeof(cmd));
  429. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  430. cmd.diff_gain_a = 0;
  431. cmd.diff_gain_b = 0;
  432. cmd.diff_gain_c = 0;
  433. if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  434. sizeof(cmd), &cmd))
  435. IWL_ERROR("Could not send REPLY_PHY_CALIBRATION_CMD\n");
  436. data->state = IWL_CHAIN_NOISE_ACCUMULATE;
  437. IWL_DEBUG_CALIB("Run chain_noise_calibrate\n");
  438. }
  439. }
  440. static void iwl4965_gain_computation(struct iwl_priv *priv,
  441. u32 *average_noise,
  442. u16 min_average_noise_antenna_i,
  443. u32 min_average_noise)
  444. {
  445. int i, ret;
  446. struct iwl_chain_noise_data *data = &priv->chain_noise_data;
  447. data->delta_gain_code[min_average_noise_antenna_i] = 0;
  448. for (i = 0; i < NUM_RX_CHAINS; i++) {
  449. s32 delta_g = 0;
  450. if (!(data->disconn_array[i]) &&
  451. (data->delta_gain_code[i] ==
  452. CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
  453. delta_g = average_noise[i] - min_average_noise;
  454. data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
  455. data->delta_gain_code[i] =
  456. min(data->delta_gain_code[i],
  457. (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
  458. data->delta_gain_code[i] =
  459. (data->delta_gain_code[i] | (1 << 2));
  460. } else {
  461. data->delta_gain_code[i] = 0;
  462. }
  463. }
  464. IWL_DEBUG_CALIB("delta_gain_codes: a %d b %d c %d\n",
  465. data->delta_gain_code[0],
  466. data->delta_gain_code[1],
  467. data->delta_gain_code[2]);
  468. /* Differential gain gets sent to uCode only once */
  469. if (!data->radio_write) {
  470. struct iwl_calib_diff_gain_cmd cmd;
  471. data->radio_write = 1;
  472. memset(&cmd, 0, sizeof(cmd));
  473. cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
  474. cmd.diff_gain_a = data->delta_gain_code[0];
  475. cmd.diff_gain_b = data->delta_gain_code[1];
  476. cmd.diff_gain_c = data->delta_gain_code[2];
  477. ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
  478. sizeof(cmd), &cmd);
  479. if (ret)
  480. IWL_DEBUG_CALIB("fail sending cmd "
  481. "REPLY_PHY_CALIBRATION_CMD \n");
  482. /* TODO we might want recalculate
  483. * rx_chain in rxon cmd */
  484. /* Mark so we run this algo only once! */
  485. data->state = IWL_CHAIN_NOISE_CALIBRATED;
  486. }
  487. data->chain_noise_a = 0;
  488. data->chain_noise_b = 0;
  489. data->chain_noise_c = 0;
  490. data->chain_signal_a = 0;
  491. data->chain_signal_b = 0;
  492. data->chain_signal_c = 0;
  493. data->beacon_count = 0;
  494. }
  495. static void iwl4965_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
  496. __le32 *tx_flags)
  497. {
  498. if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  499. *tx_flags |= TX_CMD_FLG_RTS_MSK;
  500. *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
  501. } else if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  502. *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  503. *tx_flags |= TX_CMD_FLG_CTS_MSK;
  504. }
  505. }
  506. static void iwl4965_bg_txpower_work(struct work_struct *work)
  507. {
  508. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  509. txpower_work);
  510. /* If a scan happened to start before we got here
  511. * then just return; the statistics notification will
  512. * kick off another scheduled work to compensate for
  513. * any temperature delta we missed here. */
  514. if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
  515. test_bit(STATUS_SCANNING, &priv->status))
  516. return;
  517. mutex_lock(&priv->mutex);
  518. /* Regardless of if we are associated, we must reconfigure the
  519. * TX power since frames can be sent on non-radar channels while
  520. * not associated */
  521. iwl4965_send_tx_power(priv);
  522. /* Update last_temperature to keep is_calib_needed from running
  523. * when it isn't needed... */
  524. priv->last_temperature = priv->temperature;
  525. mutex_unlock(&priv->mutex);
  526. }
  527. /*
  528. * Acquire priv->lock before calling this function !
  529. */
  530. static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
  531. {
  532. iwl_write_direct32(priv, HBUS_TARG_WRPTR,
  533. (index & 0xff) | (txq_id << 8));
  534. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
  535. }
  536. /**
  537. * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
  538. * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
  539. * @scd_retry: (1) Indicates queue will be used in aggregation mode
  540. *
  541. * NOTE: Acquire priv->lock before calling this function !
  542. */
  543. static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
  544. struct iwl_tx_queue *txq,
  545. int tx_fifo_id, int scd_retry)
  546. {
  547. int txq_id = txq->q.id;
  548. /* Find out whether to activate Tx queue */
  549. int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
  550. /* Set up and activate */
  551. iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  552. (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
  553. (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
  554. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
  555. (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
  556. IWL49_SCD_QUEUE_STTS_REG_MSK);
  557. txq->sched_retry = scd_retry;
  558. IWL_DEBUG_INFO("%s %s Queue %d on AC %d\n",
  559. active ? "Activate" : "Deactivate",
  560. scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
  561. }
  562. static const u16 default_queue_to_tx_fifo[] = {
  563. IWL_TX_FIFO_AC3,
  564. IWL_TX_FIFO_AC2,
  565. IWL_TX_FIFO_AC1,
  566. IWL_TX_FIFO_AC0,
  567. IWL49_CMD_FIFO_NUM,
  568. IWL_TX_FIFO_HCCA_1,
  569. IWL_TX_FIFO_HCCA_2
  570. };
  571. static int iwl4965_alive_notify(struct iwl_priv *priv)
  572. {
  573. u32 a;
  574. unsigned long flags;
  575. int ret;
  576. int i, chan;
  577. u32 reg_val;
  578. spin_lock_irqsave(&priv->lock, flags);
  579. ret = iwl_grab_nic_access(priv);
  580. if (ret) {
  581. spin_unlock_irqrestore(&priv->lock, flags);
  582. return ret;
  583. }
  584. /* Clear 4965's internal Tx Scheduler data base */
  585. priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
  586. a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
  587. for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
  588. iwl_write_targ_mem(priv, a, 0);
  589. for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
  590. iwl_write_targ_mem(priv, a, 0);
  591. for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
  592. iwl_write_targ_mem(priv, a, 0);
  593. /* Tel 4965 where to find Tx byte count tables */
  594. iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
  595. priv->scd_bc_tbls.dma >> 10);
  596. /* Enable DMA channel */
  597. for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
  598. iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  599. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  600. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  601. /* Update FH chicken bits */
  602. reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
  603. iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
  604. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  605. /* Disable chain mode for all queues */
  606. iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
  607. /* Initialize each Tx queue (including the command queue) */
  608. for (i = 0; i < priv->hw_params.max_txq_num; i++) {
  609. /* TFD circular buffer read/write indexes */
  610. iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
  611. iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
  612. /* Max Tx Window size for Scheduler-ACK mode */
  613. iwl_write_targ_mem(priv, priv->scd_base_addr +
  614. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
  615. (SCD_WIN_SIZE <<
  616. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  617. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  618. /* Frame limit */
  619. iwl_write_targ_mem(priv, priv->scd_base_addr +
  620. IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
  621. sizeof(u32),
  622. (SCD_FRAME_LIMIT <<
  623. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
  624. IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  625. }
  626. iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
  627. (1 << priv->hw_params.max_txq_num) - 1);
  628. /* Activate all Tx DMA/FIFO channels */
  629. priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
  630. iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
  631. /* Map each Tx/cmd queue to its corresponding fifo */
  632. for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
  633. int ac = default_queue_to_tx_fifo[i];
  634. iwl_txq_ctx_activate(priv, i);
  635. iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
  636. }
  637. iwl_release_nic_access(priv);
  638. spin_unlock_irqrestore(&priv->lock, flags);
  639. return ret;
  640. }
  641. static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
  642. .min_nrg_cck = 97,
  643. .max_nrg_cck = 0,
  644. .auto_corr_min_ofdm = 85,
  645. .auto_corr_min_ofdm_mrc = 170,
  646. .auto_corr_min_ofdm_x1 = 105,
  647. .auto_corr_min_ofdm_mrc_x1 = 220,
  648. .auto_corr_max_ofdm = 120,
  649. .auto_corr_max_ofdm_mrc = 210,
  650. .auto_corr_max_ofdm_x1 = 140,
  651. .auto_corr_max_ofdm_mrc_x1 = 270,
  652. .auto_corr_min_cck = 125,
  653. .auto_corr_max_cck = 200,
  654. .auto_corr_min_cck_mrc = 200,
  655. .auto_corr_max_cck_mrc = 400,
  656. .nrg_th_cck = 100,
  657. .nrg_th_ofdm = 100,
  658. };
  659. /**
  660. * iwl4965_hw_set_hw_params
  661. *
  662. * Called when initializing driver
  663. */
  664. static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
  665. {
  666. if ((priv->cfg->mod_params->num_of_queues > IWL49_NUM_QUEUES) ||
  667. (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
  668. IWL_ERROR("invalid queues_num, should be between %d and %d\n",
  669. IWL_MIN_NUM_QUEUES, IWL49_NUM_QUEUES);
  670. return -EINVAL;
  671. }
  672. priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
  673. priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
  674. priv->hw_params.scd_bc_tbls_size =
  675. IWL49_NUM_QUEUES * sizeof(struct iwl4965_scd_bc_tbl);
  676. priv->hw_params.max_stations = IWL4965_STATION_COUNT;
  677. priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
  678. priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
  679. priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
  680. priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
  681. priv->hw_params.fat_channel = BIT(IEEE80211_BAND_5GHZ);
  682. priv->hw_params.tx_chains_num = 2;
  683. priv->hw_params.rx_chains_num = 2;
  684. priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
  685. priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
  686. priv->hw_params.ct_kill_threshold = CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD);
  687. priv->hw_params.sens = &iwl4965_sensitivity;
  688. return 0;
  689. }
  690. static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
  691. {
  692. s32 sign = 1;
  693. if (num < 0) {
  694. sign = -sign;
  695. num = -num;
  696. }
  697. if (denom < 0) {
  698. sign = -sign;
  699. denom = -denom;
  700. }
  701. *res = 1;
  702. *res = ((num * 2 + denom) / (denom * 2)) * sign;
  703. return 1;
  704. }
  705. /**
  706. * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
  707. *
  708. * Determines power supply voltage compensation for txpower calculations.
  709. * Returns number of 1/2-dB steps to subtract from gain table index,
  710. * to compensate for difference between power supply voltage during
  711. * factory measurements, vs. current power supply voltage.
  712. *
  713. * Voltage indication is higher for lower voltage.
  714. * Lower voltage requires more gain (lower gain table index).
  715. */
  716. static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
  717. s32 current_voltage)
  718. {
  719. s32 comp = 0;
  720. if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
  721. (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
  722. return 0;
  723. iwl4965_math_div_round(current_voltage - eeprom_voltage,
  724. TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
  725. if (current_voltage > eeprom_voltage)
  726. comp *= 2;
  727. if ((comp < -2) || (comp > 2))
  728. comp = 0;
  729. return comp;
  730. }
  731. static s32 iwl4965_get_tx_atten_grp(u16 channel)
  732. {
  733. if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
  734. channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
  735. return CALIB_CH_GROUP_5;
  736. if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
  737. channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
  738. return CALIB_CH_GROUP_1;
  739. if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
  740. channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
  741. return CALIB_CH_GROUP_2;
  742. if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
  743. channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
  744. return CALIB_CH_GROUP_3;
  745. if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
  746. channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
  747. return CALIB_CH_GROUP_4;
  748. IWL_ERROR("Can't find txatten group for channel %d.\n", channel);
  749. return -1;
  750. }
  751. static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
  752. {
  753. s32 b = -1;
  754. for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
  755. if (priv->calib_info->band_info[b].ch_from == 0)
  756. continue;
  757. if ((channel >= priv->calib_info->band_info[b].ch_from)
  758. && (channel <= priv->calib_info->band_info[b].ch_to))
  759. break;
  760. }
  761. return b;
  762. }
  763. static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
  764. {
  765. s32 val;
  766. if (x2 == x1)
  767. return y1;
  768. else {
  769. iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
  770. return val + y2;
  771. }
  772. }
  773. /**
  774. * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
  775. *
  776. * Interpolates factory measurements from the two sample channels within a
  777. * sub-band, to apply to channel of interest. Interpolation is proportional to
  778. * differences in channel frequencies, which is proportional to differences
  779. * in channel number.
  780. */
  781. static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
  782. struct iwl_eeprom_calib_ch_info *chan_info)
  783. {
  784. s32 s = -1;
  785. u32 c;
  786. u32 m;
  787. const struct iwl_eeprom_calib_measure *m1;
  788. const struct iwl_eeprom_calib_measure *m2;
  789. struct iwl_eeprom_calib_measure *omeas;
  790. u32 ch_i1;
  791. u32 ch_i2;
  792. s = iwl4965_get_sub_band(priv, channel);
  793. if (s >= EEPROM_TX_POWER_BANDS) {
  794. IWL_ERROR("Tx Power can not find channel %d\n", channel);
  795. return -1;
  796. }
  797. ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
  798. ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
  799. chan_info->ch_num = (u8) channel;
  800. IWL_DEBUG_TXPOWER("channel %d subband %d factory cal ch %d & %d\n",
  801. channel, s, ch_i1, ch_i2);
  802. for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
  803. for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
  804. m1 = &(priv->calib_info->band_info[s].ch1.
  805. measurements[c][m]);
  806. m2 = &(priv->calib_info->band_info[s].ch2.
  807. measurements[c][m]);
  808. omeas = &(chan_info->measurements[c][m]);
  809. omeas->actual_pow =
  810. (u8) iwl4965_interpolate_value(channel, ch_i1,
  811. m1->actual_pow,
  812. ch_i2,
  813. m2->actual_pow);
  814. omeas->gain_idx =
  815. (u8) iwl4965_interpolate_value(channel, ch_i1,
  816. m1->gain_idx, ch_i2,
  817. m2->gain_idx);
  818. omeas->temperature =
  819. (u8) iwl4965_interpolate_value(channel, ch_i1,
  820. m1->temperature,
  821. ch_i2,
  822. m2->temperature);
  823. omeas->pa_det =
  824. (s8) iwl4965_interpolate_value(channel, ch_i1,
  825. m1->pa_det, ch_i2,
  826. m2->pa_det);
  827. IWL_DEBUG_TXPOWER
  828. ("chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
  829. m1->actual_pow, m2->actual_pow, omeas->actual_pow);
  830. IWL_DEBUG_TXPOWER
  831. ("chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
  832. m1->gain_idx, m2->gain_idx, omeas->gain_idx);
  833. IWL_DEBUG_TXPOWER
  834. ("chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
  835. m1->pa_det, m2->pa_det, omeas->pa_det);
  836. IWL_DEBUG_TXPOWER
  837. ("chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
  838. m1->temperature, m2->temperature,
  839. omeas->temperature);
  840. }
  841. }
  842. return 0;
  843. }
  844. /* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
  845. * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
  846. static s32 back_off_table[] = {
  847. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
  848. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
  849. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
  850. 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
  851. 10 /* CCK */
  852. };
  853. /* Thermal compensation values for txpower for various frequency ranges ...
  854. * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
  855. static struct iwl4965_txpower_comp_entry {
  856. s32 degrees_per_05db_a;
  857. s32 degrees_per_05db_a_denom;
  858. } tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
  859. {9, 2}, /* group 0 5.2, ch 34-43 */
  860. {4, 1}, /* group 1 5.2, ch 44-70 */
  861. {4, 1}, /* group 2 5.2, ch 71-124 */
  862. {4, 1}, /* group 3 5.2, ch 125-200 */
  863. {3, 1} /* group 4 2.4, ch all */
  864. };
  865. static s32 get_min_power_index(s32 rate_power_index, u32 band)
  866. {
  867. if (!band) {
  868. if ((rate_power_index & 7) <= 4)
  869. return MIN_TX_GAIN_INDEX_52GHZ_EXT;
  870. }
  871. return MIN_TX_GAIN_INDEX;
  872. }
  873. struct gain_entry {
  874. u8 dsp;
  875. u8 radio;
  876. };
  877. static const struct gain_entry gain_table[2][108] = {
  878. /* 5.2GHz power gain index table */
  879. {
  880. {123, 0x3F}, /* highest txpower */
  881. {117, 0x3F},
  882. {110, 0x3F},
  883. {104, 0x3F},
  884. {98, 0x3F},
  885. {110, 0x3E},
  886. {104, 0x3E},
  887. {98, 0x3E},
  888. {110, 0x3D},
  889. {104, 0x3D},
  890. {98, 0x3D},
  891. {110, 0x3C},
  892. {104, 0x3C},
  893. {98, 0x3C},
  894. {110, 0x3B},
  895. {104, 0x3B},
  896. {98, 0x3B},
  897. {110, 0x3A},
  898. {104, 0x3A},
  899. {98, 0x3A},
  900. {110, 0x39},
  901. {104, 0x39},
  902. {98, 0x39},
  903. {110, 0x38},
  904. {104, 0x38},
  905. {98, 0x38},
  906. {110, 0x37},
  907. {104, 0x37},
  908. {98, 0x37},
  909. {110, 0x36},
  910. {104, 0x36},
  911. {98, 0x36},
  912. {110, 0x35},
  913. {104, 0x35},
  914. {98, 0x35},
  915. {110, 0x34},
  916. {104, 0x34},
  917. {98, 0x34},
  918. {110, 0x33},
  919. {104, 0x33},
  920. {98, 0x33},
  921. {110, 0x32},
  922. {104, 0x32},
  923. {98, 0x32},
  924. {110, 0x31},
  925. {104, 0x31},
  926. {98, 0x31},
  927. {110, 0x30},
  928. {104, 0x30},
  929. {98, 0x30},
  930. {110, 0x25},
  931. {104, 0x25},
  932. {98, 0x25},
  933. {110, 0x24},
  934. {104, 0x24},
  935. {98, 0x24},
  936. {110, 0x23},
  937. {104, 0x23},
  938. {98, 0x23},
  939. {110, 0x22},
  940. {104, 0x18},
  941. {98, 0x18},
  942. {110, 0x17},
  943. {104, 0x17},
  944. {98, 0x17},
  945. {110, 0x16},
  946. {104, 0x16},
  947. {98, 0x16},
  948. {110, 0x15},
  949. {104, 0x15},
  950. {98, 0x15},
  951. {110, 0x14},
  952. {104, 0x14},
  953. {98, 0x14},
  954. {110, 0x13},
  955. {104, 0x13},
  956. {98, 0x13},
  957. {110, 0x12},
  958. {104, 0x08},
  959. {98, 0x08},
  960. {110, 0x07},
  961. {104, 0x07},
  962. {98, 0x07},
  963. {110, 0x06},
  964. {104, 0x06},
  965. {98, 0x06},
  966. {110, 0x05},
  967. {104, 0x05},
  968. {98, 0x05},
  969. {110, 0x04},
  970. {104, 0x04},
  971. {98, 0x04},
  972. {110, 0x03},
  973. {104, 0x03},
  974. {98, 0x03},
  975. {110, 0x02},
  976. {104, 0x02},
  977. {98, 0x02},
  978. {110, 0x01},
  979. {104, 0x01},
  980. {98, 0x01},
  981. {110, 0x00},
  982. {104, 0x00},
  983. {98, 0x00},
  984. {93, 0x00},
  985. {88, 0x00},
  986. {83, 0x00},
  987. {78, 0x00},
  988. },
  989. /* 2.4GHz power gain index table */
  990. {
  991. {110, 0x3f}, /* highest txpower */
  992. {104, 0x3f},
  993. {98, 0x3f},
  994. {110, 0x3e},
  995. {104, 0x3e},
  996. {98, 0x3e},
  997. {110, 0x3d},
  998. {104, 0x3d},
  999. {98, 0x3d},
  1000. {110, 0x3c},
  1001. {104, 0x3c},
  1002. {98, 0x3c},
  1003. {110, 0x3b},
  1004. {104, 0x3b},
  1005. {98, 0x3b},
  1006. {110, 0x3a},
  1007. {104, 0x3a},
  1008. {98, 0x3a},
  1009. {110, 0x39},
  1010. {104, 0x39},
  1011. {98, 0x39},
  1012. {110, 0x38},
  1013. {104, 0x38},
  1014. {98, 0x38},
  1015. {110, 0x37},
  1016. {104, 0x37},
  1017. {98, 0x37},
  1018. {110, 0x36},
  1019. {104, 0x36},
  1020. {98, 0x36},
  1021. {110, 0x35},
  1022. {104, 0x35},
  1023. {98, 0x35},
  1024. {110, 0x34},
  1025. {104, 0x34},
  1026. {98, 0x34},
  1027. {110, 0x33},
  1028. {104, 0x33},
  1029. {98, 0x33},
  1030. {110, 0x32},
  1031. {104, 0x32},
  1032. {98, 0x32},
  1033. {110, 0x31},
  1034. {104, 0x31},
  1035. {98, 0x31},
  1036. {110, 0x30},
  1037. {104, 0x30},
  1038. {98, 0x30},
  1039. {110, 0x6},
  1040. {104, 0x6},
  1041. {98, 0x6},
  1042. {110, 0x5},
  1043. {104, 0x5},
  1044. {98, 0x5},
  1045. {110, 0x4},
  1046. {104, 0x4},
  1047. {98, 0x4},
  1048. {110, 0x3},
  1049. {104, 0x3},
  1050. {98, 0x3},
  1051. {110, 0x2},
  1052. {104, 0x2},
  1053. {98, 0x2},
  1054. {110, 0x1},
  1055. {104, 0x1},
  1056. {98, 0x1},
  1057. {110, 0x0},
  1058. {104, 0x0},
  1059. {98, 0x0},
  1060. {97, 0},
  1061. {96, 0},
  1062. {95, 0},
  1063. {94, 0},
  1064. {93, 0},
  1065. {92, 0},
  1066. {91, 0},
  1067. {90, 0},
  1068. {89, 0},
  1069. {88, 0},
  1070. {87, 0},
  1071. {86, 0},
  1072. {85, 0},
  1073. {84, 0},
  1074. {83, 0},
  1075. {82, 0},
  1076. {81, 0},
  1077. {80, 0},
  1078. {79, 0},
  1079. {78, 0},
  1080. {77, 0},
  1081. {76, 0},
  1082. {75, 0},
  1083. {74, 0},
  1084. {73, 0},
  1085. {72, 0},
  1086. {71, 0},
  1087. {70, 0},
  1088. {69, 0},
  1089. {68, 0},
  1090. {67, 0},
  1091. {66, 0},
  1092. {65, 0},
  1093. {64, 0},
  1094. {63, 0},
  1095. {62, 0},
  1096. {61, 0},
  1097. {60, 0},
  1098. {59, 0},
  1099. }
  1100. };
  1101. static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
  1102. u8 is_fat, u8 ctrl_chan_high,
  1103. struct iwl4965_tx_power_db *tx_power_tbl)
  1104. {
  1105. u8 saturation_power;
  1106. s32 target_power;
  1107. s32 user_target_power;
  1108. s32 power_limit;
  1109. s32 current_temp;
  1110. s32 reg_limit;
  1111. s32 current_regulatory;
  1112. s32 txatten_grp = CALIB_CH_GROUP_MAX;
  1113. int i;
  1114. int c;
  1115. const struct iwl_channel_info *ch_info = NULL;
  1116. struct iwl_eeprom_calib_ch_info ch_eeprom_info;
  1117. const struct iwl_eeprom_calib_measure *measurement;
  1118. s16 voltage;
  1119. s32 init_voltage;
  1120. s32 voltage_compensation;
  1121. s32 degrees_per_05db_num;
  1122. s32 degrees_per_05db_denom;
  1123. s32 factory_temp;
  1124. s32 temperature_comp[2];
  1125. s32 factory_gain_index[2];
  1126. s32 factory_actual_pwr[2];
  1127. s32 power_index;
  1128. /* user_txpower_limit is in dBm, convert to half-dBm (half-dB units
  1129. * are used for indexing into txpower table) */
  1130. user_target_power = 2 * priv->tx_power_user_lmt;
  1131. /* Get current (RXON) channel, band, width */
  1132. IWL_DEBUG_TXPOWER("chan %d band %d is_fat %d\n", channel, band,
  1133. is_fat);
  1134. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1135. if (!is_channel_valid(ch_info))
  1136. return -EINVAL;
  1137. /* get txatten group, used to select 1) thermal txpower adjustment
  1138. * and 2) mimo txpower balance between Tx chains. */
  1139. txatten_grp = iwl4965_get_tx_atten_grp(channel);
  1140. if (txatten_grp < 0)
  1141. return -EINVAL;
  1142. IWL_DEBUG_TXPOWER("channel %d belongs to txatten group %d\n",
  1143. channel, txatten_grp);
  1144. if (is_fat) {
  1145. if (ctrl_chan_high)
  1146. channel -= 2;
  1147. else
  1148. channel += 2;
  1149. }
  1150. /* hardware txpower limits ...
  1151. * saturation (clipping distortion) txpowers are in half-dBm */
  1152. if (band)
  1153. saturation_power = priv->calib_info->saturation_power24;
  1154. else
  1155. saturation_power = priv->calib_info->saturation_power52;
  1156. if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
  1157. saturation_power > IWL_TX_POWER_SATURATION_MAX) {
  1158. if (band)
  1159. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
  1160. else
  1161. saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
  1162. }
  1163. /* regulatory txpower limits ... reg_limit values are in half-dBm,
  1164. * max_power_avg values are in dBm, convert * 2 */
  1165. if (is_fat)
  1166. reg_limit = ch_info->fat_max_power_avg * 2;
  1167. else
  1168. reg_limit = ch_info->max_power_avg * 2;
  1169. if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
  1170. (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
  1171. if (band)
  1172. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
  1173. else
  1174. reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
  1175. }
  1176. /* Interpolate txpower calibration values for this channel,
  1177. * based on factory calibration tests on spaced channels. */
  1178. iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
  1179. /* calculate tx gain adjustment based on power supply voltage */
  1180. voltage = priv->calib_info->voltage;
  1181. init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
  1182. voltage_compensation =
  1183. iwl4965_get_voltage_compensation(voltage, init_voltage);
  1184. IWL_DEBUG_TXPOWER("curr volt %d eeprom volt %d volt comp %d\n",
  1185. init_voltage,
  1186. voltage, voltage_compensation);
  1187. /* get current temperature (Celsius) */
  1188. current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
  1189. current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
  1190. current_temp = KELVIN_TO_CELSIUS(current_temp);
  1191. /* select thermal txpower adjustment params, based on channel group
  1192. * (same frequency group used for mimo txatten adjustment) */
  1193. degrees_per_05db_num =
  1194. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
  1195. degrees_per_05db_denom =
  1196. tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
  1197. /* get per-chain txpower values from factory measurements */
  1198. for (c = 0; c < 2; c++) {
  1199. measurement = &ch_eeprom_info.measurements[c][1];
  1200. /* txgain adjustment (in half-dB steps) based on difference
  1201. * between factory and current temperature */
  1202. factory_temp = measurement->temperature;
  1203. iwl4965_math_div_round((current_temp - factory_temp) *
  1204. degrees_per_05db_denom,
  1205. degrees_per_05db_num,
  1206. &temperature_comp[c]);
  1207. factory_gain_index[c] = measurement->gain_idx;
  1208. factory_actual_pwr[c] = measurement->actual_pow;
  1209. IWL_DEBUG_TXPOWER("chain = %d\n", c);
  1210. IWL_DEBUG_TXPOWER("fctry tmp %d, "
  1211. "curr tmp %d, comp %d steps\n",
  1212. factory_temp, current_temp,
  1213. temperature_comp[c]);
  1214. IWL_DEBUG_TXPOWER("fctry idx %d, fctry pwr %d\n",
  1215. factory_gain_index[c],
  1216. factory_actual_pwr[c]);
  1217. }
  1218. /* for each of 33 bit-rates (including 1 for CCK) */
  1219. for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
  1220. u8 is_mimo_rate;
  1221. union iwl4965_tx_power_dual_stream tx_power;
  1222. /* for mimo, reduce each chain's txpower by half
  1223. * (3dB, 6 steps), so total output power is regulatory
  1224. * compliant. */
  1225. if (i & 0x8) {
  1226. current_regulatory = reg_limit -
  1227. IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
  1228. is_mimo_rate = 1;
  1229. } else {
  1230. current_regulatory = reg_limit;
  1231. is_mimo_rate = 0;
  1232. }
  1233. /* find txpower limit, either hardware or regulatory */
  1234. power_limit = saturation_power - back_off_table[i];
  1235. if (power_limit > current_regulatory)
  1236. power_limit = current_regulatory;
  1237. /* reduce user's txpower request if necessary
  1238. * for this rate on this channel */
  1239. target_power = user_target_power;
  1240. if (target_power > power_limit)
  1241. target_power = power_limit;
  1242. IWL_DEBUG_TXPOWER("rate %d sat %d reg %d usr %d tgt %d\n",
  1243. i, saturation_power - back_off_table[i],
  1244. current_regulatory, user_target_power,
  1245. target_power);
  1246. /* for each of 2 Tx chains (radio transmitters) */
  1247. for (c = 0; c < 2; c++) {
  1248. s32 atten_value;
  1249. if (is_mimo_rate)
  1250. atten_value =
  1251. (s32)le32_to_cpu(priv->card_alive_init.
  1252. tx_atten[txatten_grp][c]);
  1253. else
  1254. atten_value = 0;
  1255. /* calculate index; higher index means lower txpower */
  1256. power_index = (u8) (factory_gain_index[c] -
  1257. (target_power -
  1258. factory_actual_pwr[c]) -
  1259. temperature_comp[c] -
  1260. voltage_compensation +
  1261. atten_value);
  1262. /* IWL_DEBUG_TXPOWER("calculated txpower index %d\n",
  1263. power_index); */
  1264. if (power_index < get_min_power_index(i, band))
  1265. power_index = get_min_power_index(i, band);
  1266. /* adjust 5 GHz index to support negative indexes */
  1267. if (!band)
  1268. power_index += 9;
  1269. /* CCK, rate 32, reduce txpower for CCK */
  1270. if (i == POWER_TABLE_CCK_ENTRY)
  1271. power_index +=
  1272. IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
  1273. /* stay within the table! */
  1274. if (power_index > 107) {
  1275. IWL_WARNING("txpower index %d > 107\n",
  1276. power_index);
  1277. power_index = 107;
  1278. }
  1279. if (power_index < 0) {
  1280. IWL_WARNING("txpower index %d < 0\n",
  1281. power_index);
  1282. power_index = 0;
  1283. }
  1284. /* fill txpower command for this rate/chain */
  1285. tx_power.s.radio_tx_gain[c] =
  1286. gain_table[band][power_index].radio;
  1287. tx_power.s.dsp_predis_atten[c] =
  1288. gain_table[band][power_index].dsp;
  1289. IWL_DEBUG_TXPOWER("chain %d mimo %d index %d "
  1290. "gain 0x%02x dsp %d\n",
  1291. c, atten_value, power_index,
  1292. tx_power.s.radio_tx_gain[c],
  1293. tx_power.s.dsp_predis_atten[c]);
  1294. } /* for each chain */
  1295. tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
  1296. } /* for each rate */
  1297. return 0;
  1298. }
  1299. /**
  1300. * iwl4965_send_tx_power - Configure the TXPOWER level user limit
  1301. *
  1302. * Uses the active RXON for channel, band, and characteristics (fat, high)
  1303. * The power limit is taken from priv->tx_power_user_lmt.
  1304. */
  1305. static int iwl4965_send_tx_power(struct iwl_priv *priv)
  1306. {
  1307. struct iwl4965_txpowertable_cmd cmd = { 0 };
  1308. int ret;
  1309. u8 band = 0;
  1310. u8 is_fat = 0;
  1311. u8 ctrl_chan_high = 0;
  1312. if (test_bit(STATUS_SCANNING, &priv->status)) {
  1313. /* If this gets hit a lot, switch it to a BUG() and catch
  1314. * the stack trace to find out who is calling this during
  1315. * a scan. */
  1316. IWL_WARNING("TX Power requested while scanning!\n");
  1317. return -EAGAIN;
  1318. }
  1319. band = priv->band == IEEE80211_BAND_2GHZ;
  1320. is_fat = is_fat_channel(priv->active_rxon.flags);
  1321. if (is_fat &&
  1322. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1323. ctrl_chan_high = 1;
  1324. cmd.band = band;
  1325. cmd.channel = priv->active_rxon.channel;
  1326. ret = iwl4965_fill_txpower_tbl(priv, band,
  1327. le16_to_cpu(priv->active_rxon.channel),
  1328. is_fat, ctrl_chan_high, &cmd.tx_power);
  1329. if (ret)
  1330. goto out;
  1331. ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
  1332. out:
  1333. return ret;
  1334. }
  1335. static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
  1336. {
  1337. int ret = 0;
  1338. struct iwl4965_rxon_assoc_cmd rxon_assoc;
  1339. const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
  1340. const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
  1341. if ((rxon1->flags == rxon2->flags) &&
  1342. (rxon1->filter_flags == rxon2->filter_flags) &&
  1343. (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
  1344. (rxon1->ofdm_ht_single_stream_basic_rates ==
  1345. rxon2->ofdm_ht_single_stream_basic_rates) &&
  1346. (rxon1->ofdm_ht_dual_stream_basic_rates ==
  1347. rxon2->ofdm_ht_dual_stream_basic_rates) &&
  1348. (rxon1->rx_chain == rxon2->rx_chain) &&
  1349. (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
  1350. IWL_DEBUG_INFO("Using current RXON_ASSOC. Not resending.\n");
  1351. return 0;
  1352. }
  1353. rxon_assoc.flags = priv->staging_rxon.flags;
  1354. rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
  1355. rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
  1356. rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
  1357. rxon_assoc.reserved = 0;
  1358. rxon_assoc.ofdm_ht_single_stream_basic_rates =
  1359. priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
  1360. rxon_assoc.ofdm_ht_dual_stream_basic_rates =
  1361. priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
  1362. rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
  1363. ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
  1364. sizeof(rxon_assoc), &rxon_assoc, NULL);
  1365. if (ret)
  1366. return ret;
  1367. return ret;
  1368. }
  1369. #ifdef IEEE80211_CONF_CHANNEL_SWITCH
  1370. static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1371. {
  1372. int rc;
  1373. u8 band = 0;
  1374. u8 is_fat = 0;
  1375. u8 ctrl_chan_high = 0;
  1376. struct iwl4965_channel_switch_cmd cmd = { 0 };
  1377. const struct iwl_channel_info *ch_info;
  1378. band = priv->band == IEEE80211_BAND_2GHZ;
  1379. ch_info = iwl_get_channel_info(priv, priv->band, channel);
  1380. is_fat = is_fat_channel(priv->staging_rxon.flags);
  1381. if (is_fat &&
  1382. (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
  1383. ctrl_chan_high = 1;
  1384. cmd.band = band;
  1385. cmd.expect_beacon = 0;
  1386. cmd.channel = cpu_to_le16(channel);
  1387. cmd.rxon_flags = priv->active_rxon.flags;
  1388. cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
  1389. cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
  1390. if (ch_info)
  1391. cmd.expect_beacon = is_channel_radar(ch_info);
  1392. else
  1393. cmd.expect_beacon = 1;
  1394. rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_fat,
  1395. ctrl_chan_high, &cmd.tx_power);
  1396. if (rc) {
  1397. IWL_DEBUG_11H("error:%d fill txpower_tbl\n", rc);
  1398. return rc;
  1399. }
  1400. rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
  1401. return rc;
  1402. }
  1403. #endif
  1404. /**
  1405. * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
  1406. */
  1407. static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
  1408. struct iwl_tx_queue *txq,
  1409. u16 byte_cnt)
  1410. {
  1411. struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
  1412. int txq_id = txq->q.id;
  1413. int write_ptr = txq->q.write_ptr;
  1414. int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
  1415. __le16 bc_ent;
  1416. WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
  1417. bc_ent = cpu_to_le16(len & 0xFFF);
  1418. /* Set up byte count within first 256 entries */
  1419. scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
  1420. /* If within first 64 entries, duplicate at end */
  1421. if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
  1422. scd_bc_tbl[txq_id].
  1423. tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
  1424. }
  1425. /**
  1426. * sign_extend - Sign extend a value using specified bit as sign-bit
  1427. *
  1428. * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
  1429. * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
  1430. *
  1431. * @param oper value to sign extend
  1432. * @param index 0 based bit index (0<=index<32) to sign bit
  1433. */
  1434. static s32 sign_extend(u32 oper, int index)
  1435. {
  1436. u8 shift = 31 - index;
  1437. return (s32)(oper << shift) >> shift;
  1438. }
  1439. /**
  1440. * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
  1441. * @statistics: Provides the temperature reading from the uCode
  1442. *
  1443. * A return of <0 indicates bogus data in the statistics
  1444. */
  1445. static int iwl4965_hw_get_temperature(const struct iwl_priv *priv)
  1446. {
  1447. s32 temperature;
  1448. s32 vt;
  1449. s32 R1, R2, R3;
  1450. u32 R4;
  1451. if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
  1452. (priv->statistics.flag & STATISTICS_REPLY_FLG_FAT_MODE_MSK)) {
  1453. IWL_DEBUG_TEMP("Running FAT temperature calibration\n");
  1454. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
  1455. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
  1456. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
  1457. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
  1458. } else {
  1459. IWL_DEBUG_TEMP("Running temperature calibration\n");
  1460. R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
  1461. R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
  1462. R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
  1463. R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
  1464. }
  1465. /*
  1466. * Temperature is only 23 bits, so sign extend out to 32.
  1467. *
  1468. * NOTE If we haven't received a statistics notification yet
  1469. * with an updated temperature, use R4 provided to us in the
  1470. * "initialize" ALIVE response.
  1471. */
  1472. if (!test_bit(STATUS_TEMPERATURE, &priv->status))
  1473. vt = sign_extend(R4, 23);
  1474. else
  1475. vt = sign_extend(
  1476. le32_to_cpu(priv->statistics.general.temperature), 23);
  1477. IWL_DEBUG_TEMP("Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
  1478. if (R3 == R1) {
  1479. IWL_ERROR("Calibration conflict R1 == R3\n");
  1480. return -1;
  1481. }
  1482. /* Calculate temperature in degrees Kelvin, adjust by 97%.
  1483. * Add offset to center the adjustment around 0 degrees Centigrade. */
  1484. temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
  1485. temperature /= (R3 - R1);
  1486. temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
  1487. IWL_DEBUG_TEMP("Calibrated temperature: %dK, %dC\n",
  1488. temperature, KELVIN_TO_CELSIUS(temperature));
  1489. return temperature;
  1490. }
  1491. /* Adjust Txpower only if temperature variance is greater than threshold. */
  1492. #define IWL_TEMPERATURE_THRESHOLD 3
  1493. /**
  1494. * iwl4965_is_temp_calib_needed - determines if new calibration is needed
  1495. *
  1496. * If the temperature changed has changed sufficiently, then a recalibration
  1497. * is needed.
  1498. *
  1499. * Assumes caller will replace priv->last_temperature once calibration
  1500. * executed.
  1501. */
  1502. static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
  1503. {
  1504. int temp_diff;
  1505. if (!test_bit(STATUS_STATISTICS, &priv->status)) {
  1506. IWL_DEBUG_TEMP("Temperature not updated -- no statistics.\n");
  1507. return 0;
  1508. }
  1509. temp_diff = priv->temperature - priv->last_temperature;
  1510. /* get absolute value */
  1511. if (temp_diff < 0) {
  1512. IWL_DEBUG_POWER("Getting cooler, delta %d, \n", temp_diff);
  1513. temp_diff = -temp_diff;
  1514. } else if (temp_diff == 0)
  1515. IWL_DEBUG_POWER("Same temp, \n");
  1516. else
  1517. IWL_DEBUG_POWER("Getting warmer, delta %d, \n", temp_diff);
  1518. if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
  1519. IWL_DEBUG_POWER("Thermal txpower calib not needed\n");
  1520. return 0;
  1521. }
  1522. IWL_DEBUG_POWER("Thermal txpower calib needed\n");
  1523. return 1;
  1524. }
  1525. static void iwl4965_temperature_calib(struct iwl_priv *priv)
  1526. {
  1527. s32 temp;
  1528. temp = iwl4965_hw_get_temperature(priv);
  1529. if (temp < 0)
  1530. return;
  1531. if (priv->temperature != temp) {
  1532. if (priv->temperature)
  1533. IWL_DEBUG_TEMP("Temperature changed "
  1534. "from %dC to %dC\n",
  1535. KELVIN_TO_CELSIUS(priv->temperature),
  1536. KELVIN_TO_CELSIUS(temp));
  1537. else
  1538. IWL_DEBUG_TEMP("Temperature "
  1539. "initialized to %dC\n",
  1540. KELVIN_TO_CELSIUS(temp));
  1541. }
  1542. priv->temperature = temp;
  1543. set_bit(STATUS_TEMPERATURE, &priv->status);
  1544. if (!priv->disable_tx_power_cal &&
  1545. unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
  1546. iwl4965_is_temp_calib_needed(priv))
  1547. queue_work(priv->workqueue, &priv->txpower_work);
  1548. }
  1549. /**
  1550. * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
  1551. */
  1552. static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
  1553. u16 txq_id)
  1554. {
  1555. /* Simply stop the queue, but don't change any configuration;
  1556. * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
  1557. iwl_write_prph(priv,
  1558. IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
  1559. (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
  1560. (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
  1561. }
  1562. /**
  1563. * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
  1564. * priv->lock must be held by the caller
  1565. */
  1566. static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
  1567. u16 ssn_idx, u8 tx_fifo)
  1568. {
  1569. int ret = 0;
  1570. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1571. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1572. IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
  1573. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1574. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1575. return -EINVAL;
  1576. }
  1577. ret = iwl_grab_nic_access(priv);
  1578. if (ret)
  1579. return ret;
  1580. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1581. iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1582. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1583. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1584. /* supposes that ssn_idx is valid (!= 0xFFF) */
  1585. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1586. iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1587. iwl_txq_ctx_deactivate(priv, txq_id);
  1588. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
  1589. iwl_release_nic_access(priv);
  1590. return 0;
  1591. }
  1592. /**
  1593. * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
  1594. */
  1595. static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
  1596. u16 txq_id)
  1597. {
  1598. u32 tbl_dw_addr;
  1599. u32 tbl_dw;
  1600. u16 scd_q2ratid;
  1601. scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
  1602. tbl_dw_addr = priv->scd_base_addr +
  1603. IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
  1604. tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
  1605. if (txq_id & 0x1)
  1606. tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
  1607. else
  1608. tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
  1609. iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
  1610. return 0;
  1611. }
  1612. /**
  1613. * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
  1614. *
  1615. * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
  1616. * i.e. it must be one of the higher queues used for aggregation
  1617. */
  1618. static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
  1619. int tx_fifo, int sta_id, int tid, u16 ssn_idx)
  1620. {
  1621. unsigned long flags;
  1622. int ret;
  1623. u16 ra_tid;
  1624. if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
  1625. (IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES <= txq_id)) {
  1626. IWL_WARNING("queue number out of range: %d, must be %d to %d\n",
  1627. txq_id, IWL49_FIRST_AMPDU_QUEUE,
  1628. IWL49_FIRST_AMPDU_QUEUE + IWL49_NUM_AMPDU_QUEUES - 1);
  1629. return -EINVAL;
  1630. }
  1631. ra_tid = BUILD_RAxTID(sta_id, tid);
  1632. /* Modify device's station table to Tx this TID */
  1633. iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
  1634. spin_lock_irqsave(&priv->lock, flags);
  1635. ret = iwl_grab_nic_access(priv);
  1636. if (ret) {
  1637. spin_unlock_irqrestore(&priv->lock, flags);
  1638. return ret;
  1639. }
  1640. /* Stop this Tx queue before configuring it */
  1641. iwl4965_tx_queue_stop_scheduler(priv, txq_id);
  1642. /* Map receiver-address / traffic-ID to this queue */
  1643. iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
  1644. /* Set this queue as a chain-building queue */
  1645. iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
  1646. /* Place first TFD at index corresponding to start sequence number.
  1647. * Assumes that ssn_idx is valid (!= 0xFFF) */
  1648. priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
  1649. priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
  1650. iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
  1651. /* Set up Tx window size and frame limit for this queue */
  1652. iwl_write_targ_mem(priv,
  1653. priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
  1654. (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
  1655. IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
  1656. iwl_write_targ_mem(priv, priv->scd_base_addr +
  1657. IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
  1658. (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
  1659. & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
  1660. iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
  1661. /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
  1662. iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
  1663. iwl_release_nic_access(priv);
  1664. spin_unlock_irqrestore(&priv->lock, flags);
  1665. return 0;
  1666. }
  1667. static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
  1668. {
  1669. switch (cmd_id) {
  1670. case REPLY_RXON:
  1671. return (u16) sizeof(struct iwl4965_rxon_cmd);
  1672. default:
  1673. return len;
  1674. }
  1675. }
  1676. static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
  1677. {
  1678. struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
  1679. addsta->mode = cmd->mode;
  1680. memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
  1681. memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
  1682. addsta->station_flags = cmd->station_flags;
  1683. addsta->station_flags_msk = cmd->station_flags_msk;
  1684. addsta->tid_disable_tx = cmd->tid_disable_tx;
  1685. addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
  1686. addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
  1687. addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
  1688. addsta->reserved1 = __constant_cpu_to_le16(0);
  1689. addsta->reserved2 = __constant_cpu_to_le32(0);
  1690. return (u16)sizeof(struct iwl4965_addsta_cmd);
  1691. }
  1692. static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
  1693. {
  1694. return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
  1695. }
  1696. /**
  1697. * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
  1698. */
  1699. static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
  1700. struct iwl_ht_agg *agg,
  1701. struct iwl4965_tx_resp *tx_resp,
  1702. int txq_id, u16 start_idx)
  1703. {
  1704. u16 status;
  1705. struct agg_tx_status *frame_status = tx_resp->u.agg_status;
  1706. struct ieee80211_tx_info *info = NULL;
  1707. struct ieee80211_hdr *hdr = NULL;
  1708. u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
  1709. int i, sh, idx;
  1710. u16 seq;
  1711. if (agg->wait_for_ba)
  1712. IWL_DEBUG_TX_REPLY("got tx response w/o block-ack\n");
  1713. agg->frame_count = tx_resp->frame_count;
  1714. agg->start_idx = start_idx;
  1715. agg->rate_n_flags = rate_n_flags;
  1716. agg->bitmap = 0;
  1717. /* num frames attempted by Tx command */
  1718. if (agg->frame_count == 1) {
  1719. /* Only one frame was attempted; no block-ack will arrive */
  1720. status = le16_to_cpu(frame_status[0].status);
  1721. idx = start_idx;
  1722. /* FIXME: code repetition */
  1723. IWL_DEBUG_TX_REPLY("FrameCnt = %d, StartIdx=%d idx=%d\n",
  1724. agg->frame_count, agg->start_idx, idx);
  1725. info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
  1726. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1727. info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  1728. info->flags |= iwl_is_tx_success(status) ?
  1729. IEEE80211_TX_STAT_ACK : 0;
  1730. iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
  1731. /* FIXME: code repetition end */
  1732. IWL_DEBUG_TX_REPLY("1 Frame 0x%x failure :%d\n",
  1733. status & 0xff, tx_resp->failure_frame);
  1734. IWL_DEBUG_TX_REPLY("Rate Info rate_n_flags=%x\n", rate_n_flags);
  1735. agg->wait_for_ba = 0;
  1736. } else {
  1737. /* Two or more frames were attempted; expect block-ack */
  1738. u64 bitmap = 0;
  1739. int start = agg->start_idx;
  1740. /* Construct bit-map of pending frames within Tx window */
  1741. for (i = 0; i < agg->frame_count; i++) {
  1742. u16 sc;
  1743. status = le16_to_cpu(frame_status[i].status);
  1744. seq = le16_to_cpu(frame_status[i].sequence);
  1745. idx = SEQ_TO_INDEX(seq);
  1746. txq_id = SEQ_TO_QUEUE(seq);
  1747. if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
  1748. AGG_TX_STATE_ABORT_MSK))
  1749. continue;
  1750. IWL_DEBUG_TX_REPLY("FrameCnt = %d, txq_id=%d idx=%d\n",
  1751. agg->frame_count, txq_id, idx);
  1752. hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
  1753. sc = le16_to_cpu(hdr->seq_ctrl);
  1754. if (idx != (SEQ_TO_SN(sc) & 0xff)) {
  1755. IWL_ERROR("BUG_ON idx doesn't match seq control"
  1756. " idx=%d, seq_idx=%d, seq=%d\n",
  1757. idx, SEQ_TO_SN(sc),
  1758. hdr->seq_ctrl);
  1759. return -1;
  1760. }
  1761. IWL_DEBUG_TX_REPLY("AGG Frame i=%d idx %d seq=%d\n",
  1762. i, idx, SEQ_TO_SN(sc));
  1763. sh = idx - start;
  1764. if (sh > 64) {
  1765. sh = (start - idx) + 0xff;
  1766. bitmap = bitmap << sh;
  1767. sh = 0;
  1768. start = idx;
  1769. } else if (sh < -64)
  1770. sh = 0xff - (start - idx);
  1771. else if (sh < 0) {
  1772. sh = start - idx;
  1773. start = idx;
  1774. bitmap = bitmap << sh;
  1775. sh = 0;
  1776. }
  1777. bitmap |= 1ULL << sh;
  1778. IWL_DEBUG_TX_REPLY("start=%d bitmap=0x%llx\n",
  1779. start, (unsigned long long)bitmap);
  1780. }
  1781. agg->bitmap = bitmap;
  1782. agg->start_idx = start;
  1783. IWL_DEBUG_TX_REPLY("Frames %d start_idx=%d bitmap=0x%llx\n",
  1784. agg->frame_count, agg->start_idx,
  1785. (unsigned long long)agg->bitmap);
  1786. if (bitmap)
  1787. agg->wait_for_ba = 1;
  1788. }
  1789. return 0;
  1790. }
  1791. /**
  1792. * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
  1793. */
  1794. static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
  1795. struct iwl_rx_mem_buffer *rxb)
  1796. {
  1797. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  1798. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  1799. int txq_id = SEQ_TO_QUEUE(sequence);
  1800. int index = SEQ_TO_INDEX(sequence);
  1801. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  1802. struct ieee80211_hdr *hdr;
  1803. struct ieee80211_tx_info *info;
  1804. struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  1805. u32 status = le32_to_cpu(tx_resp->u.status);
  1806. int tid = MAX_TID_COUNT;
  1807. int sta_id;
  1808. int freed;
  1809. u8 *qc = NULL;
  1810. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  1811. IWL_ERROR("Read index for DMA queue txq_id (%d) index %d "
  1812. "is out of range [0-%d] %d %d\n", txq_id,
  1813. index, txq->q.n_bd, txq->q.write_ptr,
  1814. txq->q.read_ptr);
  1815. return;
  1816. }
  1817. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  1818. memset(&info->status, 0, sizeof(info->status));
  1819. hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
  1820. if (ieee80211_is_data_qos(hdr->frame_control)) {
  1821. qc = ieee80211_get_qos_ctl(hdr);
  1822. tid = qc[0] & 0xf;
  1823. }
  1824. sta_id = iwl_get_ra_sta_id(priv, hdr);
  1825. if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
  1826. IWL_ERROR("Station not known\n");
  1827. return;
  1828. }
  1829. if (txq->sched_retry) {
  1830. const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
  1831. struct iwl_ht_agg *agg = NULL;
  1832. WARN_ON(!qc);
  1833. agg = &priv->stations[sta_id].tid[tid].agg;
  1834. iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
  1835. /* check if BAR is needed */
  1836. if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
  1837. info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
  1838. if (txq->q.read_ptr != (scd_ssn & 0xff)) {
  1839. index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
  1840. IWL_DEBUG_TX_REPLY("Retry scheduler reclaim scd_ssn "
  1841. "%d index %d\n", scd_ssn , index);
  1842. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1843. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1844. if (priv->mac80211_registered &&
  1845. (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
  1846. (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
  1847. if (agg->state == IWL_AGG_OFF)
  1848. ieee80211_wake_queue(priv->hw, txq_id);
  1849. else
  1850. ieee80211_wake_queue(priv->hw,
  1851. txq->swq_id);
  1852. }
  1853. }
  1854. } else {
  1855. info->status.rates[0].count = tx_resp->failure_frame + 1;
  1856. info->flags |= iwl_is_tx_success(status) ?
  1857. IEEE80211_TX_STAT_ACK : 0;
  1858. iwl_hwrate_to_tx_control(priv,
  1859. le32_to_cpu(tx_resp->rate_n_flags),
  1860. info);
  1861. IWL_DEBUG_TX_REPLY("TXQ %d status %s (0x%08x) "
  1862. "rate_n_flags 0x%x retries %d\n",
  1863. txq_id,
  1864. iwl_get_tx_fail_reason(status), status,
  1865. le32_to_cpu(tx_resp->rate_n_flags),
  1866. tx_resp->failure_frame);
  1867. freed = iwl_tx_queue_reclaim(priv, txq_id, index);
  1868. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1869. priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
  1870. if (priv->mac80211_registered &&
  1871. (iwl_queue_space(&txq->q) > txq->q.low_mark))
  1872. ieee80211_wake_queue(priv->hw, txq_id);
  1873. }
  1874. if (qc && likely(sta_id != IWL_INVALID_STATION))
  1875. iwl_txq_check_empty(priv, sta_id, tid, txq_id);
  1876. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  1877. IWL_ERROR("TODO: Implement Tx ABORT REQUIRED!!!\n");
  1878. }
  1879. static int iwl4965_calc_rssi(struct iwl_priv *priv,
  1880. struct iwl_rx_phy_res *rx_resp)
  1881. {
  1882. /* data from PHY/DSP regarding signal strength, etc.,
  1883. * contents are always there, not configurable by host. */
  1884. struct iwl4965_rx_non_cfg_phy *ncphy =
  1885. (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
  1886. u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
  1887. >> IWL49_AGC_DB_POS;
  1888. u32 valid_antennae =
  1889. (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
  1890. >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
  1891. u8 max_rssi = 0;
  1892. u32 i;
  1893. /* Find max rssi among 3 possible receivers.
  1894. * These values are measured by the digital signal processor (DSP).
  1895. * They should stay fairly constant even as the signal strength varies,
  1896. * if the radio's automatic gain control (AGC) is working right.
  1897. * AGC value (see below) will provide the "interesting" info. */
  1898. for (i = 0; i < 3; i++)
  1899. if (valid_antennae & (1 << i))
  1900. max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
  1901. IWL_DEBUG_STATS("Rssi In A %d B %d C %d Max %d AGC dB %d\n",
  1902. ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
  1903. max_rssi, agc);
  1904. /* dBm = max_rssi dB - agc dB - constant.
  1905. * Higher AGC (higher radio gain) means lower signal. */
  1906. return max_rssi - agc - IWL_RSSI_OFFSET;
  1907. }
  1908. /* Set up 4965-specific Rx frame reply handlers */
  1909. static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
  1910. {
  1911. /* Legacy Rx frames */
  1912. priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
  1913. /* Tx response */
  1914. priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
  1915. }
  1916. static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
  1917. {
  1918. INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
  1919. }
  1920. static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
  1921. {
  1922. cancel_work_sync(&priv->txpower_work);
  1923. }
  1924. static struct iwl_hcmd_ops iwl4965_hcmd = {
  1925. .rxon_assoc = iwl4965_send_rxon_assoc,
  1926. };
  1927. static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
  1928. .get_hcmd_size = iwl4965_get_hcmd_size,
  1929. .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
  1930. .chain_noise_reset = iwl4965_chain_noise_reset,
  1931. .gain_computation = iwl4965_gain_computation,
  1932. .rts_tx_cmd_flag = iwl4965_rts_tx_cmd_flag,
  1933. .calc_rssi = iwl4965_calc_rssi,
  1934. };
  1935. static struct iwl_lib_ops iwl4965_lib = {
  1936. .set_hw_params = iwl4965_hw_set_hw_params,
  1937. .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
  1938. .txq_set_sched = iwl4965_txq_set_sched,
  1939. .txq_agg_enable = iwl4965_txq_agg_enable,
  1940. .txq_agg_disable = iwl4965_txq_agg_disable,
  1941. .rx_handler_setup = iwl4965_rx_handler_setup,
  1942. .setup_deferred_work = iwl4965_setup_deferred_work,
  1943. .cancel_deferred_work = iwl4965_cancel_deferred_work,
  1944. .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
  1945. .alive_notify = iwl4965_alive_notify,
  1946. .init_alive_start = iwl4965_init_alive_start,
  1947. .load_ucode = iwl4965_load_bsm,
  1948. .apm_ops = {
  1949. .init = iwl4965_apm_init,
  1950. .reset = iwl4965_apm_reset,
  1951. .stop = iwl4965_apm_stop,
  1952. .config = iwl4965_nic_config,
  1953. .set_pwr_src = iwl_set_pwr_src,
  1954. },
  1955. .eeprom_ops = {
  1956. .regulatory_bands = {
  1957. EEPROM_REGULATORY_BAND_1_CHANNELS,
  1958. EEPROM_REGULATORY_BAND_2_CHANNELS,
  1959. EEPROM_REGULATORY_BAND_3_CHANNELS,
  1960. EEPROM_REGULATORY_BAND_4_CHANNELS,
  1961. EEPROM_REGULATORY_BAND_5_CHANNELS,
  1962. EEPROM_4965_REGULATORY_BAND_24_FAT_CHANNELS,
  1963. EEPROM_4965_REGULATORY_BAND_52_FAT_CHANNELS
  1964. },
  1965. .verify_signature = iwlcore_eeprom_verify_signature,
  1966. .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
  1967. .release_semaphore = iwlcore_eeprom_release_semaphore,
  1968. .calib_version = iwl4965_eeprom_calib_version,
  1969. .query_addr = iwlcore_eeprom_query_addr,
  1970. },
  1971. .send_tx_power = iwl4965_send_tx_power,
  1972. .update_chain_flags = iwl_update_chain_flags,
  1973. .temperature = iwl4965_temperature_calib,
  1974. };
  1975. static struct iwl_ops iwl4965_ops = {
  1976. .lib = &iwl4965_lib,
  1977. .hcmd = &iwl4965_hcmd,
  1978. .utils = &iwl4965_hcmd_utils,
  1979. };
  1980. struct iwl_cfg iwl4965_agn_cfg = {
  1981. .name = "4965AGN",
  1982. .fw_name_pre = IWL4965_FW_PRE,
  1983. .ucode_api_max = IWL4965_UCODE_API_MAX,
  1984. .ucode_api_min = IWL4965_UCODE_API_MIN,
  1985. .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
  1986. .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
  1987. .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
  1988. .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
  1989. .ops = &iwl4965_ops,
  1990. .mod_params = &iwl4965_mod_params,
  1991. };
  1992. /* Module firmware */
  1993. MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
  1994. module_param_named(antenna, iwl4965_mod_params.antenna, int, 0444);
  1995. MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
  1996. module_param_named(disable, iwl4965_mod_params.disable, int, 0444);
  1997. MODULE_PARM_DESC(disable, "manually disable the radio (default 0 [radio on])");
  1998. module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, 0444);
  1999. MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
  2000. module_param_named(debug, iwl4965_mod_params.debug, int, 0444);
  2001. MODULE_PARM_DESC(debug, "debug output mask");
  2002. module_param_named(
  2003. disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, 0444);
  2004. MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
  2005. module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, 0444);
  2006. MODULE_PARM_DESC(queues_num, "number of hw queues.");
  2007. /* 11n */
  2008. module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, 0444);
  2009. MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
  2010. module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K, int, 0444);
  2011. MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
  2012. module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, 0444);
  2013. MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");