cpu.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /* linux/arch/arm/mach-exynos4/cpu.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/sched.h>
  11. #include <linux/sysdev.h>
  12. #include <asm/mach/map.h>
  13. #include <asm/mach/irq.h>
  14. #include <asm/proc-fns.h>
  15. #include <asm/hardware/cache-l2x0.h>
  16. #include <asm/hardware/gic.h>
  17. #include <plat/cpu.h>
  18. #include <plat/clock.h>
  19. #include <plat/devs.h>
  20. #include <plat/exynos4.h>
  21. #include <plat/adc-core.h>
  22. #include <plat/sdhci.h>
  23. #include <plat/devs.h>
  24. #include <plat/fb-core.h>
  25. #include <plat/fimc-core.h>
  26. #include <plat/iic-core.h>
  27. #include <mach/regs-irq.h>
  28. extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
  29. unsigned int irq_start);
  30. extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
  31. /* Initial IO mappings */
  32. static struct map_desc exynos4_iodesc[] __initdata = {
  33. {
  34. .virtual = (unsigned long)S5P_VA_SYSTIMER,
  35. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
  36. .length = SZ_4K,
  37. .type = MT_DEVICE,
  38. }, {
  39. .virtual = (unsigned long)S5P_VA_CMU,
  40. .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
  41. .length = SZ_128K,
  42. .type = MT_DEVICE,
  43. }, {
  44. .virtual = (unsigned long)S5P_VA_PMU,
  45. .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
  46. .length = SZ_64K,
  47. .type = MT_DEVICE,
  48. }, {
  49. .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
  50. .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
  51. .length = SZ_4K,
  52. .type = MT_DEVICE,
  53. }, {
  54. .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
  55. .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
  56. .length = SZ_8K,
  57. .type = MT_DEVICE,
  58. }, {
  59. .virtual = (unsigned long)S5P_VA_L2CC,
  60. .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
  61. .length = SZ_4K,
  62. .type = MT_DEVICE,
  63. }, {
  64. .virtual = (unsigned long)S5P_VA_GPIO1,
  65. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
  66. .length = SZ_4K,
  67. .type = MT_DEVICE,
  68. }, {
  69. .virtual = (unsigned long)S5P_VA_GPIO2,
  70. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
  71. .length = SZ_4K,
  72. .type = MT_DEVICE,
  73. }, {
  74. .virtual = (unsigned long)S5P_VA_GPIO3,
  75. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
  76. .length = SZ_256,
  77. .type = MT_DEVICE,
  78. }, {
  79. .virtual = (unsigned long)S5P_VA_DMC0,
  80. .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
  81. .length = SZ_4K,
  82. .type = MT_DEVICE,
  83. }, {
  84. .virtual = (unsigned long)S3C_VA_UART,
  85. .pfn = __phys_to_pfn(S3C_PA_UART),
  86. .length = SZ_512K,
  87. .type = MT_DEVICE,
  88. }, {
  89. .virtual = (unsigned long)S5P_VA_SROMC,
  90. .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
  91. .length = SZ_4K,
  92. .type = MT_DEVICE,
  93. }, {
  94. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  95. .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
  96. .length = SZ_4K,
  97. .type = MT_DEVICE,
  98. }, {
  99. .virtual = (unsigned long)S5P_VA_GIC_CPU,
  100. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
  101. .length = SZ_64K,
  102. .type = MT_DEVICE,
  103. }, {
  104. .virtual = (unsigned long)S5P_VA_GIC_DIST,
  105. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
  106. .length = SZ_64K,
  107. .type = MT_DEVICE,
  108. },
  109. };
  110. static struct map_desc exynos4_iodesc0[] __initdata = {
  111. {
  112. .virtual = (unsigned long)S5P_VA_SYSRAM,
  113. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
  114. .length = SZ_4K,
  115. .type = MT_DEVICE,
  116. },
  117. };
  118. static struct map_desc exynos4_iodesc1[] __initdata = {
  119. {
  120. .virtual = (unsigned long)S5P_VA_SYSRAM,
  121. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
  122. .length = SZ_4K,
  123. .type = MT_DEVICE,
  124. },
  125. };
  126. static void exynos4_idle(void)
  127. {
  128. if (!need_resched())
  129. cpu_do_idle();
  130. local_irq_enable();
  131. }
  132. /*
  133. * exynos4_map_io
  134. *
  135. * register the standard cpu IO areas
  136. */
  137. void __init exynos4_map_io(void)
  138. {
  139. iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
  140. if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
  141. iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
  142. else
  143. iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));
  144. /* initialize device information early */
  145. exynos4_default_sdhci0();
  146. exynos4_default_sdhci1();
  147. exynos4_default_sdhci2();
  148. exynos4_default_sdhci3();
  149. s3c_adc_setname("samsung-adc-v3");
  150. s3c_fimc_setname(0, "exynos4-fimc");
  151. s3c_fimc_setname(1, "exynos4-fimc");
  152. s3c_fimc_setname(2, "exynos4-fimc");
  153. s3c_fimc_setname(3, "exynos4-fimc");
  154. /* The I2C bus controllers are directly compatible with s3c2440 */
  155. s3c_i2c0_setname("s3c2440-i2c");
  156. s3c_i2c1_setname("s3c2440-i2c");
  157. s3c_i2c2_setname("s3c2440-i2c");
  158. s5p_fb_setname(0, "exynos4-fb");
  159. }
  160. void __init exynos4_init_clocks(int xtal)
  161. {
  162. printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
  163. s3c24xx_register_baseclocks(xtal);
  164. s5p_register_clocks(xtal);
  165. exynos4_register_clocks();
  166. exynos4_setup_clocks();
  167. }
  168. static void exynos4_gic_irq_eoi(struct irq_data *d)
  169. {
  170. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  171. gic_data->cpu_base = S5P_VA_GIC_CPU +
  172. (EXYNOS4_GIC_BANK_OFFSET * smp_processor_id());
  173. }
  174. void __init exynos4_init_irq(void)
  175. {
  176. int irq;
  177. gic_init(0, IRQ_SPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
  178. gic_arch_extn.irq_eoi = exynos4_gic_irq_eoi;
  179. for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
  180. combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
  181. COMBINER_IRQ(irq, 0));
  182. combiner_cascade_irq(irq, IRQ_SPI(irq));
  183. }
  184. /* The parameters of s5p_init_irq() are for VIC init.
  185. * Theses parameters should be NULL and 0 because EXYNOS4
  186. * uses GIC instead of VIC.
  187. */
  188. s5p_init_irq(NULL, 0);
  189. }
  190. struct sysdev_class exynos4_sysclass = {
  191. .name = "exynos4-core",
  192. };
  193. static struct sys_device exynos4_sysdev = {
  194. .cls = &exynos4_sysclass,
  195. };
  196. static int __init exynos4_core_init(void)
  197. {
  198. return sysdev_class_register(&exynos4_sysclass);
  199. }
  200. core_initcall(exynos4_core_init);
  201. #ifdef CONFIG_CACHE_L2X0
  202. static int __init exynos4_l2x0_cache_init(void)
  203. {
  204. /* TAG, Data Latency Control: 2cycle */
  205. __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
  206. __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
  207. /* L2X0 Prefetch Control */
  208. __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
  209. /* L2X0 Power Control */
  210. __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
  211. S5P_VA_L2CC + L2X0_POWER_CTRL);
  212. l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
  213. return 0;
  214. }
  215. early_initcall(exynos4_l2x0_cache_init);
  216. #endif
  217. int __init exynos4_init(void)
  218. {
  219. printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
  220. /* set idle function */
  221. pm_idle = exynos4_idle;
  222. return sysdev_register(&exynos4_sysdev);
  223. }