intel_ringbuffer.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. /*
  35. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  36. * over cache flushing.
  37. */
  38. struct pipe_control {
  39. struct drm_i915_gem_object *obj;
  40. volatile u32 *cpu_page;
  41. u32 gtt_offset;
  42. };
  43. static inline int ring_space(struct intel_ring_buffer *ring)
  44. {
  45. int space = (ring->head & HEAD_ADDR) - (ring->tail + I915_RING_FREE_SPACE);
  46. if (space < 0)
  47. space += ring->size;
  48. return space;
  49. }
  50. static int
  51. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  52. u32 invalidate_domains,
  53. u32 flush_domains)
  54. {
  55. u32 cmd;
  56. int ret;
  57. cmd = MI_FLUSH;
  58. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  59. cmd |= MI_NO_WRITE_FLUSH;
  60. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  61. cmd |= MI_READ_FLUSH;
  62. ret = intel_ring_begin(ring, 2);
  63. if (ret)
  64. return ret;
  65. intel_ring_emit(ring, cmd);
  66. intel_ring_emit(ring, MI_NOOP);
  67. intel_ring_advance(ring);
  68. return 0;
  69. }
  70. static int
  71. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  72. u32 invalidate_domains,
  73. u32 flush_domains)
  74. {
  75. struct drm_device *dev = ring->dev;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  106. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  107. cmd &= ~MI_NO_WRITE_FLUSH;
  108. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  109. cmd |= MI_EXE_FLUSH;
  110. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  111. (IS_G4X(dev) || IS_GEN5(dev)))
  112. cmd |= MI_INVALIDATE_ISP;
  113. ret = intel_ring_begin(ring, 2);
  114. if (ret)
  115. return ret;
  116. intel_ring_emit(ring, cmd);
  117. intel_ring_emit(ring, MI_NOOP);
  118. intel_ring_advance(ring);
  119. return 0;
  120. }
  121. /**
  122. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  123. * implementing two workarounds on gen6. From section 1.4.7.1
  124. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  125. *
  126. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  127. * produced by non-pipelined state commands), software needs to first
  128. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  129. * 0.
  130. *
  131. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  132. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  133. *
  134. * And the workaround for these two requires this workaround first:
  135. *
  136. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  137. * BEFORE the pipe-control with a post-sync op and no write-cache
  138. * flushes.
  139. *
  140. * And this last workaround is tricky because of the requirements on
  141. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  142. * volume 2 part 1:
  143. *
  144. * "1 of the following must also be set:
  145. * - Render Target Cache Flush Enable ([12] of DW1)
  146. * - Depth Cache Flush Enable ([0] of DW1)
  147. * - Stall at Pixel Scoreboard ([1] of DW1)
  148. * - Depth Stall ([13] of DW1)
  149. * - Post-Sync Operation ([13] of DW1)
  150. * - Notify Enable ([8] of DW1)"
  151. *
  152. * The cache flushes require the workaround flush that triggered this
  153. * one, so we can't use it. Depth stall would trigger the same.
  154. * Post-sync nonzero is what triggered this second workaround, so we
  155. * can't use that one either. Notify enable is IRQs, which aren't
  156. * really our business. That leaves only stall at scoreboard.
  157. */
  158. static int
  159. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  160. {
  161. struct pipe_control *pc = ring->private;
  162. u32 scratch_addr = pc->gtt_offset + 128;
  163. int ret;
  164. ret = intel_ring_begin(ring, 6);
  165. if (ret)
  166. return ret;
  167. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  168. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  169. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  170. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  171. intel_ring_emit(ring, 0); /* low dword */
  172. intel_ring_emit(ring, 0); /* high dword */
  173. intel_ring_emit(ring, MI_NOOP);
  174. intel_ring_advance(ring);
  175. ret = intel_ring_begin(ring, 6);
  176. if (ret)
  177. return ret;
  178. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  179. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  180. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, MI_NOOP);
  184. intel_ring_advance(ring);
  185. return 0;
  186. }
  187. static int
  188. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  189. u32 invalidate_domains, u32 flush_domains)
  190. {
  191. u32 flags = 0;
  192. struct pipe_control *pc = ring->private;
  193. u32 scratch_addr = pc->gtt_offset + 128;
  194. int ret;
  195. /* Force SNB workarounds for PIPE_CONTROL flushes */
  196. ret = intel_emit_post_sync_nonzero_flush(ring);
  197. if (ret)
  198. return ret;
  199. /* Just flush everything. Experiments have shown that reducing the
  200. * number of bits based on the write domains has little performance
  201. * impact.
  202. */
  203. if (flush_domains) {
  204. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. /*
  207. * Ensure that any following seqno writes only happen
  208. * when the render cache is indeed flushed.
  209. */
  210. flags |= PIPE_CONTROL_CS_STALL;
  211. }
  212. if (invalidate_domains) {
  213. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  214. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  218. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  219. /*
  220. * TLB invalidate requires a post-sync write.
  221. */
  222. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  223. }
  224. ret = intel_ring_begin(ring, 4);
  225. if (ret)
  226. return ret;
  227. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  228. intel_ring_emit(ring, flags);
  229. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  230. intel_ring_emit(ring, 0);
  231. intel_ring_advance(ring);
  232. return 0;
  233. }
  234. static int
  235. gen7_render_ring_cs_stall_wa(struct intel_ring_buffer *ring)
  236. {
  237. int ret;
  238. ret = intel_ring_begin(ring, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  243. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  244. intel_ring_emit(ring, 0);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_advance(ring);
  247. return 0;
  248. }
  249. static int
  250. gen7_render_ring_flush(struct intel_ring_buffer *ring,
  251. u32 invalidate_domains, u32 flush_domains)
  252. {
  253. u32 flags = 0;
  254. struct pipe_control *pc = ring->private;
  255. u32 scratch_addr = pc->gtt_offset + 128;
  256. int ret;
  257. /*
  258. * Ensure that any following seqno writes only happen when the render
  259. * cache is indeed flushed.
  260. *
  261. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  262. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  263. * don't try to be clever and just set it unconditionally.
  264. */
  265. flags |= PIPE_CONTROL_CS_STALL;
  266. /* Just flush everything. Experiments have shown that reducing the
  267. * number of bits based on the write domains has little performance
  268. * impact.
  269. */
  270. if (flush_domains) {
  271. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  272. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  273. }
  274. if (invalidate_domains) {
  275. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  276. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  277. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  278. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  279. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  281. /*
  282. * TLB invalidate requires a post-sync write.
  283. */
  284. flags |= PIPE_CONTROL_QW_WRITE;
  285. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  286. /* Workaround: we must issue a pipe_control with CS-stall bit
  287. * set before a pipe_control command that has the state cache
  288. * invalidate bit set. */
  289. gen7_render_ring_cs_stall_wa(ring);
  290. }
  291. ret = intel_ring_begin(ring, 4);
  292. if (ret)
  293. return ret;
  294. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  295. intel_ring_emit(ring, flags);
  296. intel_ring_emit(ring, scratch_addr);
  297. intel_ring_emit(ring, 0);
  298. intel_ring_advance(ring);
  299. return 0;
  300. }
  301. static void ring_write_tail(struct intel_ring_buffer *ring,
  302. u32 value)
  303. {
  304. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  305. I915_WRITE_TAIL(ring, value);
  306. }
  307. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  308. {
  309. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  310. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  311. RING_ACTHD(ring->mmio_base) : ACTHD;
  312. return I915_READ(acthd_reg);
  313. }
  314. static int init_ring_common(struct intel_ring_buffer *ring)
  315. {
  316. struct drm_device *dev = ring->dev;
  317. drm_i915_private_t *dev_priv = dev->dev_private;
  318. struct drm_i915_gem_object *obj = ring->obj;
  319. int ret = 0;
  320. u32 head;
  321. if (HAS_FORCE_WAKE(dev))
  322. gen6_gt_force_wake_get(dev_priv);
  323. /* Stop the ring if it's running. */
  324. I915_WRITE_CTL(ring, 0);
  325. I915_WRITE_HEAD(ring, 0);
  326. ring->write_tail(ring, 0);
  327. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  328. /* G45 ring initialization fails to reset head to zero */
  329. if (head != 0) {
  330. DRM_DEBUG_KMS("%s head not reset to zero "
  331. "ctl %08x head %08x tail %08x start %08x\n",
  332. ring->name,
  333. I915_READ_CTL(ring),
  334. I915_READ_HEAD(ring),
  335. I915_READ_TAIL(ring),
  336. I915_READ_START(ring));
  337. I915_WRITE_HEAD(ring, 0);
  338. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  339. DRM_ERROR("failed to set %s head to zero "
  340. "ctl %08x head %08x tail %08x start %08x\n",
  341. ring->name,
  342. I915_READ_CTL(ring),
  343. I915_READ_HEAD(ring),
  344. I915_READ_TAIL(ring),
  345. I915_READ_START(ring));
  346. }
  347. }
  348. /* Initialize the ring. This must happen _after_ we've cleared the ring
  349. * registers with the above sequence (the readback of the HEAD registers
  350. * also enforces ordering), otherwise the hw might lose the new ring
  351. * register values. */
  352. I915_WRITE_START(ring, obj->gtt_offset);
  353. I915_WRITE_CTL(ring,
  354. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  355. | RING_VALID);
  356. /* If the head is still not zero, the ring is dead */
  357. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  358. I915_READ_START(ring) == obj->gtt_offset &&
  359. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  360. DRM_ERROR("%s initialization failed "
  361. "ctl %08x head %08x tail %08x start %08x\n",
  362. ring->name,
  363. I915_READ_CTL(ring),
  364. I915_READ_HEAD(ring),
  365. I915_READ_TAIL(ring),
  366. I915_READ_START(ring));
  367. ret = -EIO;
  368. goto out;
  369. }
  370. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  371. i915_kernel_lost_context(ring->dev);
  372. else {
  373. ring->head = I915_READ_HEAD(ring);
  374. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  375. ring->space = ring_space(ring);
  376. ring->last_retired_head = -1;
  377. }
  378. out:
  379. if (HAS_FORCE_WAKE(dev))
  380. gen6_gt_force_wake_put(dev_priv);
  381. return ret;
  382. }
  383. static int
  384. init_pipe_control(struct intel_ring_buffer *ring)
  385. {
  386. struct pipe_control *pc;
  387. struct drm_i915_gem_object *obj;
  388. int ret;
  389. if (ring->private)
  390. return 0;
  391. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  392. if (!pc)
  393. return -ENOMEM;
  394. obj = i915_gem_alloc_object(ring->dev, 4096);
  395. if (obj == NULL) {
  396. DRM_ERROR("Failed to allocate seqno page\n");
  397. ret = -ENOMEM;
  398. goto err;
  399. }
  400. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  401. ret = i915_gem_object_pin(obj, 4096, true, false);
  402. if (ret)
  403. goto err_unref;
  404. pc->gtt_offset = obj->gtt_offset;
  405. pc->cpu_page = kmap(sg_page(obj->pages->sgl));
  406. if (pc->cpu_page == NULL) {
  407. ret = -ENOMEM;
  408. goto err_unpin;
  409. }
  410. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  411. ring->name, pc->gtt_offset);
  412. pc->obj = obj;
  413. ring->private = pc;
  414. return 0;
  415. err_unpin:
  416. i915_gem_object_unpin(obj);
  417. err_unref:
  418. drm_gem_object_unreference(&obj->base);
  419. err:
  420. kfree(pc);
  421. return ret;
  422. }
  423. static void
  424. cleanup_pipe_control(struct intel_ring_buffer *ring)
  425. {
  426. struct pipe_control *pc = ring->private;
  427. struct drm_i915_gem_object *obj;
  428. if (!ring->private)
  429. return;
  430. obj = pc->obj;
  431. kunmap(sg_page(obj->pages->sgl));
  432. i915_gem_object_unpin(obj);
  433. drm_gem_object_unreference(&obj->base);
  434. kfree(pc);
  435. ring->private = NULL;
  436. }
  437. static int init_render_ring(struct intel_ring_buffer *ring)
  438. {
  439. struct drm_device *dev = ring->dev;
  440. struct drm_i915_private *dev_priv = dev->dev_private;
  441. int ret = init_ring_common(ring);
  442. if (INTEL_INFO(dev)->gen > 3)
  443. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  444. /* We need to disable the AsyncFlip performance optimisations in order
  445. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  446. * programmed to '1' on all products.
  447. *
  448. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  449. */
  450. if (INTEL_INFO(dev)->gen >= 6)
  451. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  452. /* Required for the hardware to program scanline values for waiting */
  453. if (INTEL_INFO(dev)->gen == 6)
  454. I915_WRITE(GFX_MODE,
  455. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_ALWAYS));
  456. if (IS_GEN7(dev))
  457. I915_WRITE(GFX_MODE_GEN7,
  458. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  459. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  460. if (INTEL_INFO(dev)->gen >= 5) {
  461. ret = init_pipe_control(ring);
  462. if (ret)
  463. return ret;
  464. }
  465. if (IS_GEN6(dev)) {
  466. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  467. * "If this bit is set, STCunit will have LRA as replacement
  468. * policy. [...] This bit must be reset. LRA replacement
  469. * policy is not supported."
  470. */
  471. I915_WRITE(CACHE_MODE_0,
  472. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  473. /* This is not explicitly set for GEN6, so read the register.
  474. * see intel_ring_mi_set_context() for why we care.
  475. * TODO: consider explicitly setting the bit for GEN5
  476. */
  477. ring->itlb_before_ctx_switch =
  478. !!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
  479. }
  480. if (INTEL_INFO(dev)->gen >= 6)
  481. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  482. if (HAS_L3_GPU_CACHE(dev))
  483. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  484. return ret;
  485. }
  486. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  487. {
  488. struct drm_device *dev = ring->dev;
  489. if (!ring->private)
  490. return;
  491. if (HAS_BROKEN_CS_TLB(dev))
  492. drm_gem_object_unreference(to_gem_object(ring->private));
  493. cleanup_pipe_control(ring);
  494. }
  495. static void
  496. update_mboxes(struct intel_ring_buffer *ring,
  497. u32 mmio_offset)
  498. {
  499. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  500. intel_ring_emit(ring, mmio_offset);
  501. intel_ring_emit(ring, ring->outstanding_lazy_request);
  502. }
  503. /**
  504. * gen6_add_request - Update the semaphore mailbox registers
  505. *
  506. * @ring - ring that is adding a request
  507. * @seqno - return seqno stuck into the ring
  508. *
  509. * Update the mailbox registers in the *other* rings with the current seqno.
  510. * This acts like a signal in the canonical semaphore.
  511. */
  512. static int
  513. gen6_add_request(struct intel_ring_buffer *ring)
  514. {
  515. u32 mbox1_reg;
  516. u32 mbox2_reg;
  517. int ret;
  518. ret = intel_ring_begin(ring, 10);
  519. if (ret)
  520. return ret;
  521. mbox1_reg = ring->signal_mbox[0];
  522. mbox2_reg = ring->signal_mbox[1];
  523. update_mboxes(ring, mbox1_reg);
  524. update_mboxes(ring, mbox2_reg);
  525. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  526. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  527. intel_ring_emit(ring, ring->outstanding_lazy_request);
  528. intel_ring_emit(ring, MI_USER_INTERRUPT);
  529. intel_ring_advance(ring);
  530. return 0;
  531. }
  532. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  533. u32 seqno)
  534. {
  535. struct drm_i915_private *dev_priv = dev->dev_private;
  536. return dev_priv->last_seqno < seqno;
  537. }
  538. /**
  539. * intel_ring_sync - sync the waiter to the signaller on seqno
  540. *
  541. * @waiter - ring that is waiting
  542. * @signaller - ring which has, or will signal
  543. * @seqno - seqno which the waiter will block on
  544. */
  545. static int
  546. gen6_ring_sync(struct intel_ring_buffer *waiter,
  547. struct intel_ring_buffer *signaller,
  548. u32 seqno)
  549. {
  550. int ret;
  551. u32 dw1 = MI_SEMAPHORE_MBOX |
  552. MI_SEMAPHORE_COMPARE |
  553. MI_SEMAPHORE_REGISTER;
  554. /* Throughout all of the GEM code, seqno passed implies our current
  555. * seqno is >= the last seqno executed. However for hardware the
  556. * comparison is strictly greater than.
  557. */
  558. seqno -= 1;
  559. WARN_ON(signaller->semaphore_register[waiter->id] ==
  560. MI_SEMAPHORE_SYNC_INVALID);
  561. ret = intel_ring_begin(waiter, 4);
  562. if (ret)
  563. return ret;
  564. /* If seqno wrap happened, omit the wait with no-ops */
  565. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  566. intel_ring_emit(waiter,
  567. dw1 |
  568. signaller->semaphore_register[waiter->id]);
  569. intel_ring_emit(waiter, seqno);
  570. intel_ring_emit(waiter, 0);
  571. intel_ring_emit(waiter, MI_NOOP);
  572. } else {
  573. intel_ring_emit(waiter, MI_NOOP);
  574. intel_ring_emit(waiter, MI_NOOP);
  575. intel_ring_emit(waiter, MI_NOOP);
  576. intel_ring_emit(waiter, MI_NOOP);
  577. }
  578. intel_ring_advance(waiter);
  579. return 0;
  580. }
  581. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  582. do { \
  583. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  584. PIPE_CONTROL_DEPTH_STALL); \
  585. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  586. intel_ring_emit(ring__, 0); \
  587. intel_ring_emit(ring__, 0); \
  588. } while (0)
  589. static int
  590. pc_render_add_request(struct intel_ring_buffer *ring)
  591. {
  592. struct pipe_control *pc = ring->private;
  593. u32 scratch_addr = pc->gtt_offset + 128;
  594. int ret;
  595. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  596. * incoherent with writes to memory, i.e. completely fubar,
  597. * so we need to use PIPE_NOTIFY instead.
  598. *
  599. * However, we also need to workaround the qword write
  600. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  601. * memory before requesting an interrupt.
  602. */
  603. ret = intel_ring_begin(ring, 32);
  604. if (ret)
  605. return ret;
  606. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  607. PIPE_CONTROL_WRITE_FLUSH |
  608. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  609. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  610. intel_ring_emit(ring, ring->outstanding_lazy_request);
  611. intel_ring_emit(ring, 0);
  612. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  613. scratch_addr += 128; /* write to separate cachelines */
  614. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  615. scratch_addr += 128;
  616. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  617. scratch_addr += 128;
  618. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  619. scratch_addr += 128;
  620. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  621. scratch_addr += 128;
  622. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  623. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  624. PIPE_CONTROL_WRITE_FLUSH |
  625. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  626. PIPE_CONTROL_NOTIFY);
  627. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  628. intel_ring_emit(ring, ring->outstanding_lazy_request);
  629. intel_ring_emit(ring, 0);
  630. intel_ring_advance(ring);
  631. return 0;
  632. }
  633. static u32
  634. gen6_ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  635. {
  636. /* Workaround to force correct ordering between irq and seqno writes on
  637. * ivb (and maybe also on snb) by reading from a CS register (like
  638. * ACTHD) before reading the status page. */
  639. if (!lazy_coherency)
  640. intel_ring_get_active_head(ring);
  641. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  642. }
  643. static u32
  644. ring_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  645. {
  646. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  647. }
  648. static void
  649. ring_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  650. {
  651. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  652. }
  653. static u32
  654. pc_render_get_seqno(struct intel_ring_buffer *ring, bool lazy_coherency)
  655. {
  656. struct pipe_control *pc = ring->private;
  657. return pc->cpu_page[0];
  658. }
  659. static void
  660. pc_render_set_seqno(struct intel_ring_buffer *ring, u32 seqno)
  661. {
  662. struct pipe_control *pc = ring->private;
  663. pc->cpu_page[0] = seqno;
  664. }
  665. static bool
  666. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  667. {
  668. struct drm_device *dev = ring->dev;
  669. drm_i915_private_t *dev_priv = dev->dev_private;
  670. unsigned long flags;
  671. if (!dev->irq_enabled)
  672. return false;
  673. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  674. if (ring->irq_refcount++ == 0) {
  675. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  676. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  677. POSTING_READ(GTIMR);
  678. }
  679. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  680. return true;
  681. }
  682. static void
  683. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  684. {
  685. struct drm_device *dev = ring->dev;
  686. drm_i915_private_t *dev_priv = dev->dev_private;
  687. unsigned long flags;
  688. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  689. if (--ring->irq_refcount == 0) {
  690. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  691. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  692. POSTING_READ(GTIMR);
  693. }
  694. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  695. }
  696. static bool
  697. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  698. {
  699. struct drm_device *dev = ring->dev;
  700. drm_i915_private_t *dev_priv = dev->dev_private;
  701. unsigned long flags;
  702. if (!dev->irq_enabled)
  703. return false;
  704. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  705. if (ring->irq_refcount++ == 0) {
  706. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  707. I915_WRITE(IMR, dev_priv->irq_mask);
  708. POSTING_READ(IMR);
  709. }
  710. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  711. return true;
  712. }
  713. static void
  714. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  715. {
  716. struct drm_device *dev = ring->dev;
  717. drm_i915_private_t *dev_priv = dev->dev_private;
  718. unsigned long flags;
  719. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  720. if (--ring->irq_refcount == 0) {
  721. dev_priv->irq_mask |= ring->irq_enable_mask;
  722. I915_WRITE(IMR, dev_priv->irq_mask);
  723. POSTING_READ(IMR);
  724. }
  725. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  726. }
  727. static bool
  728. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  729. {
  730. struct drm_device *dev = ring->dev;
  731. drm_i915_private_t *dev_priv = dev->dev_private;
  732. unsigned long flags;
  733. if (!dev->irq_enabled)
  734. return false;
  735. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  736. if (ring->irq_refcount++ == 0) {
  737. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  738. I915_WRITE16(IMR, dev_priv->irq_mask);
  739. POSTING_READ16(IMR);
  740. }
  741. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  742. return true;
  743. }
  744. static void
  745. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  746. {
  747. struct drm_device *dev = ring->dev;
  748. drm_i915_private_t *dev_priv = dev->dev_private;
  749. unsigned long flags;
  750. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  751. if (--ring->irq_refcount == 0) {
  752. dev_priv->irq_mask |= ring->irq_enable_mask;
  753. I915_WRITE16(IMR, dev_priv->irq_mask);
  754. POSTING_READ16(IMR);
  755. }
  756. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  757. }
  758. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  759. {
  760. struct drm_device *dev = ring->dev;
  761. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  762. u32 mmio = 0;
  763. /* The ring status page addresses are no longer next to the rest of
  764. * the ring registers as of gen7.
  765. */
  766. if (IS_GEN7(dev)) {
  767. switch (ring->id) {
  768. case RCS:
  769. mmio = RENDER_HWS_PGA_GEN7;
  770. break;
  771. case BCS:
  772. mmio = BLT_HWS_PGA_GEN7;
  773. break;
  774. case VCS:
  775. mmio = BSD_HWS_PGA_GEN7;
  776. break;
  777. }
  778. } else if (IS_GEN6(ring->dev)) {
  779. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  780. } else {
  781. mmio = RING_HWS_PGA(ring->mmio_base);
  782. }
  783. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  784. POSTING_READ(mmio);
  785. }
  786. static int
  787. bsd_ring_flush(struct intel_ring_buffer *ring,
  788. u32 invalidate_domains,
  789. u32 flush_domains)
  790. {
  791. int ret;
  792. ret = intel_ring_begin(ring, 2);
  793. if (ret)
  794. return ret;
  795. intel_ring_emit(ring, MI_FLUSH);
  796. intel_ring_emit(ring, MI_NOOP);
  797. intel_ring_advance(ring);
  798. return 0;
  799. }
  800. static int
  801. i9xx_add_request(struct intel_ring_buffer *ring)
  802. {
  803. int ret;
  804. ret = intel_ring_begin(ring, 4);
  805. if (ret)
  806. return ret;
  807. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  808. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  809. intel_ring_emit(ring, ring->outstanding_lazy_request);
  810. intel_ring_emit(ring, MI_USER_INTERRUPT);
  811. intel_ring_advance(ring);
  812. return 0;
  813. }
  814. static bool
  815. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  816. {
  817. struct drm_device *dev = ring->dev;
  818. drm_i915_private_t *dev_priv = dev->dev_private;
  819. unsigned long flags;
  820. if (!dev->irq_enabled)
  821. return false;
  822. /* It looks like we need to prevent the gt from suspending while waiting
  823. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  824. * blt/bsd rings on ivb. */
  825. gen6_gt_force_wake_get(dev_priv);
  826. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  827. if (ring->irq_refcount++ == 0) {
  828. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  829. I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
  830. GEN6_RENDER_L3_PARITY_ERROR));
  831. else
  832. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  833. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  834. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  835. POSTING_READ(GTIMR);
  836. }
  837. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  838. return true;
  839. }
  840. static void
  841. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  842. {
  843. struct drm_device *dev = ring->dev;
  844. drm_i915_private_t *dev_priv = dev->dev_private;
  845. unsigned long flags;
  846. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  847. if (--ring->irq_refcount == 0) {
  848. if (HAS_L3_GPU_CACHE(dev) && ring->id == RCS)
  849. I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
  850. else
  851. I915_WRITE_IMR(ring, ~0);
  852. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  853. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  854. POSTING_READ(GTIMR);
  855. }
  856. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  857. gen6_gt_force_wake_put(dev_priv);
  858. }
  859. static int
  860. i965_dispatch_execbuffer(struct intel_ring_buffer *ring,
  861. u32 offset, u32 length,
  862. unsigned flags)
  863. {
  864. int ret;
  865. ret = intel_ring_begin(ring, 2);
  866. if (ret)
  867. return ret;
  868. intel_ring_emit(ring,
  869. MI_BATCH_BUFFER_START |
  870. MI_BATCH_GTT |
  871. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  872. intel_ring_emit(ring, offset);
  873. intel_ring_advance(ring);
  874. return 0;
  875. }
  876. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  877. #define I830_BATCH_LIMIT (256*1024)
  878. static int
  879. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  880. u32 offset, u32 len,
  881. unsigned flags)
  882. {
  883. int ret;
  884. if (flags & I915_DISPATCH_PINNED) {
  885. ret = intel_ring_begin(ring, 4);
  886. if (ret)
  887. return ret;
  888. intel_ring_emit(ring, MI_BATCH_BUFFER);
  889. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  890. intel_ring_emit(ring, offset + len - 8);
  891. intel_ring_emit(ring, MI_NOOP);
  892. intel_ring_advance(ring);
  893. } else {
  894. struct drm_i915_gem_object *obj = ring->private;
  895. u32 cs_offset = obj->gtt_offset;
  896. if (len > I830_BATCH_LIMIT)
  897. return -ENOSPC;
  898. ret = intel_ring_begin(ring, 9+3);
  899. if (ret)
  900. return ret;
  901. /* Blit the batch (which has now all relocs applied) to the stable batch
  902. * scratch bo area (so that the CS never stumbles over its tlb
  903. * invalidation bug) ... */
  904. intel_ring_emit(ring, XY_SRC_COPY_BLT_CMD |
  905. XY_SRC_COPY_BLT_WRITE_ALPHA |
  906. XY_SRC_COPY_BLT_WRITE_RGB);
  907. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_GXCOPY | 4096);
  908. intel_ring_emit(ring, 0);
  909. intel_ring_emit(ring, (DIV_ROUND_UP(len, 4096) << 16) | 1024);
  910. intel_ring_emit(ring, cs_offset);
  911. intel_ring_emit(ring, 0);
  912. intel_ring_emit(ring, 4096);
  913. intel_ring_emit(ring, offset);
  914. intel_ring_emit(ring, MI_FLUSH);
  915. /* ... and execute it. */
  916. intel_ring_emit(ring, MI_BATCH_BUFFER);
  917. intel_ring_emit(ring, cs_offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  918. intel_ring_emit(ring, cs_offset + len - 8);
  919. intel_ring_advance(ring);
  920. }
  921. return 0;
  922. }
  923. static int
  924. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  925. u32 offset, u32 len,
  926. unsigned flags)
  927. {
  928. int ret;
  929. ret = intel_ring_begin(ring, 2);
  930. if (ret)
  931. return ret;
  932. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  933. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  934. intel_ring_advance(ring);
  935. return 0;
  936. }
  937. static void cleanup_status_page(struct intel_ring_buffer *ring)
  938. {
  939. struct drm_i915_gem_object *obj;
  940. obj = ring->status_page.obj;
  941. if (obj == NULL)
  942. return;
  943. kunmap(sg_page(obj->pages->sgl));
  944. i915_gem_object_unpin(obj);
  945. drm_gem_object_unreference(&obj->base);
  946. ring->status_page.obj = NULL;
  947. }
  948. static int init_status_page(struct intel_ring_buffer *ring)
  949. {
  950. struct drm_device *dev = ring->dev;
  951. struct drm_i915_gem_object *obj;
  952. int ret;
  953. obj = i915_gem_alloc_object(dev, 4096);
  954. if (obj == NULL) {
  955. DRM_ERROR("Failed to allocate status page\n");
  956. ret = -ENOMEM;
  957. goto err;
  958. }
  959. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  960. ret = i915_gem_object_pin(obj, 4096, true, false);
  961. if (ret != 0) {
  962. goto err_unref;
  963. }
  964. ring->status_page.gfx_addr = obj->gtt_offset;
  965. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  966. if (ring->status_page.page_addr == NULL) {
  967. ret = -ENOMEM;
  968. goto err_unpin;
  969. }
  970. ring->status_page.obj = obj;
  971. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  972. intel_ring_setup_status_page(ring);
  973. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  974. ring->name, ring->status_page.gfx_addr);
  975. return 0;
  976. err_unpin:
  977. i915_gem_object_unpin(obj);
  978. err_unref:
  979. drm_gem_object_unreference(&obj->base);
  980. err:
  981. return ret;
  982. }
  983. static int init_phys_hws_pga(struct intel_ring_buffer *ring)
  984. {
  985. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  986. u32 addr;
  987. if (!dev_priv->status_page_dmah) {
  988. dev_priv->status_page_dmah =
  989. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  990. if (!dev_priv->status_page_dmah)
  991. return -ENOMEM;
  992. }
  993. addr = dev_priv->status_page_dmah->busaddr;
  994. if (INTEL_INFO(ring->dev)->gen >= 4)
  995. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  996. I915_WRITE(HWS_PGA, addr);
  997. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  998. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  999. return 0;
  1000. }
  1001. static int intel_init_ring_buffer(struct drm_device *dev,
  1002. struct intel_ring_buffer *ring)
  1003. {
  1004. struct drm_i915_gem_object *obj;
  1005. struct drm_i915_private *dev_priv = dev->dev_private;
  1006. int ret;
  1007. ring->dev = dev;
  1008. INIT_LIST_HEAD(&ring->active_list);
  1009. INIT_LIST_HEAD(&ring->request_list);
  1010. ring->size = 32 * PAGE_SIZE;
  1011. memset(ring->sync_seqno, 0, sizeof(ring->sync_seqno));
  1012. init_waitqueue_head(&ring->irq_queue);
  1013. if (I915_NEED_GFX_HWS(dev)) {
  1014. ret = init_status_page(ring);
  1015. if (ret)
  1016. return ret;
  1017. } else {
  1018. BUG_ON(ring->id != RCS);
  1019. ret = init_phys_hws_pga(ring);
  1020. if (ret)
  1021. return ret;
  1022. }
  1023. obj = NULL;
  1024. if (!HAS_LLC(dev))
  1025. obj = i915_gem_object_create_stolen(dev, ring->size);
  1026. if (obj == NULL)
  1027. obj = i915_gem_alloc_object(dev, ring->size);
  1028. if (obj == NULL) {
  1029. DRM_ERROR("Failed to allocate ringbuffer\n");
  1030. ret = -ENOMEM;
  1031. goto err_hws;
  1032. }
  1033. ring->obj = obj;
  1034. ret = i915_gem_object_pin(obj, PAGE_SIZE, true, false);
  1035. if (ret)
  1036. goto err_unref;
  1037. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1038. if (ret)
  1039. goto err_unpin;
  1040. ring->virtual_start =
  1041. ioremap_wc(dev_priv->gtt.mappable_base + obj->gtt_offset,
  1042. ring->size);
  1043. if (ring->virtual_start == NULL) {
  1044. DRM_ERROR("Failed to map ringbuffer.\n");
  1045. ret = -EINVAL;
  1046. goto err_unpin;
  1047. }
  1048. ret = ring->init(ring);
  1049. if (ret)
  1050. goto err_unmap;
  1051. /* Workaround an erratum on the i830 which causes a hang if
  1052. * the TAIL pointer points to within the last 2 cachelines
  1053. * of the buffer.
  1054. */
  1055. ring->effective_size = ring->size;
  1056. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1057. ring->effective_size -= 128;
  1058. return 0;
  1059. err_unmap:
  1060. iounmap(ring->virtual_start);
  1061. err_unpin:
  1062. i915_gem_object_unpin(obj);
  1063. err_unref:
  1064. drm_gem_object_unreference(&obj->base);
  1065. ring->obj = NULL;
  1066. err_hws:
  1067. cleanup_status_page(ring);
  1068. return ret;
  1069. }
  1070. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  1071. {
  1072. struct drm_i915_private *dev_priv;
  1073. int ret;
  1074. if (ring->obj == NULL)
  1075. return;
  1076. /* Disable the ring buffer. The ring must be idle at this point */
  1077. dev_priv = ring->dev->dev_private;
  1078. ret = intel_ring_idle(ring);
  1079. if (ret)
  1080. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  1081. ring->name, ret);
  1082. I915_WRITE_CTL(ring, 0);
  1083. iounmap(ring->virtual_start);
  1084. i915_gem_object_unpin(ring->obj);
  1085. drm_gem_object_unreference(&ring->obj->base);
  1086. ring->obj = NULL;
  1087. if (ring->cleanup)
  1088. ring->cleanup(ring);
  1089. cleanup_status_page(ring);
  1090. }
  1091. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1092. {
  1093. int ret;
  1094. ret = i915_wait_seqno(ring, seqno);
  1095. if (!ret)
  1096. i915_gem_retire_requests_ring(ring);
  1097. return ret;
  1098. }
  1099. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  1100. {
  1101. struct drm_i915_gem_request *request;
  1102. u32 seqno = 0;
  1103. int ret;
  1104. i915_gem_retire_requests_ring(ring);
  1105. if (ring->last_retired_head != -1) {
  1106. ring->head = ring->last_retired_head;
  1107. ring->last_retired_head = -1;
  1108. ring->space = ring_space(ring);
  1109. if (ring->space >= n)
  1110. return 0;
  1111. }
  1112. list_for_each_entry(request, &ring->request_list, list) {
  1113. int space;
  1114. if (request->tail == -1)
  1115. continue;
  1116. space = request->tail - (ring->tail + I915_RING_FREE_SPACE);
  1117. if (space < 0)
  1118. space += ring->size;
  1119. if (space >= n) {
  1120. seqno = request->seqno;
  1121. break;
  1122. }
  1123. /* Consume this request in case we need more space than
  1124. * is available and so need to prevent a race between
  1125. * updating last_retired_head and direct reads of
  1126. * I915_RING_HEAD. It also provides a nice sanity check.
  1127. */
  1128. request->tail = -1;
  1129. }
  1130. if (seqno == 0)
  1131. return -ENOSPC;
  1132. ret = intel_ring_wait_seqno(ring, seqno);
  1133. if (ret)
  1134. return ret;
  1135. if (WARN_ON(ring->last_retired_head == -1))
  1136. return -ENOSPC;
  1137. ring->head = ring->last_retired_head;
  1138. ring->last_retired_head = -1;
  1139. ring->space = ring_space(ring);
  1140. if (WARN_ON(ring->space < n))
  1141. return -ENOSPC;
  1142. return 0;
  1143. }
  1144. static int ring_wait_for_space(struct intel_ring_buffer *ring, int n)
  1145. {
  1146. struct drm_device *dev = ring->dev;
  1147. struct drm_i915_private *dev_priv = dev->dev_private;
  1148. unsigned long end;
  1149. int ret;
  1150. ret = intel_ring_wait_request(ring, n);
  1151. if (ret != -ENOSPC)
  1152. return ret;
  1153. trace_i915_ring_wait_begin(ring);
  1154. /* With GEM the hangcheck timer should kick us out of the loop,
  1155. * leaving it early runs the risk of corrupting GEM state (due
  1156. * to running on almost untested codepaths). But on resume
  1157. * timers don't work yet, so prevent a complete hang in that
  1158. * case by choosing an insanely large timeout. */
  1159. end = jiffies + 60 * HZ;
  1160. do {
  1161. ring->head = I915_READ_HEAD(ring);
  1162. ring->space = ring_space(ring);
  1163. if (ring->space >= n) {
  1164. trace_i915_ring_wait_end(ring);
  1165. return 0;
  1166. }
  1167. if (dev->primary->master) {
  1168. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1169. if (master_priv->sarea_priv)
  1170. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1171. }
  1172. msleep(1);
  1173. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1174. dev_priv->mm.interruptible);
  1175. if (ret)
  1176. return ret;
  1177. } while (!time_after(jiffies, end));
  1178. trace_i915_ring_wait_end(ring);
  1179. return -EBUSY;
  1180. }
  1181. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  1182. {
  1183. uint32_t __iomem *virt;
  1184. int rem = ring->size - ring->tail;
  1185. if (ring->space < rem) {
  1186. int ret = ring_wait_for_space(ring, rem);
  1187. if (ret)
  1188. return ret;
  1189. }
  1190. virt = ring->virtual_start + ring->tail;
  1191. rem /= 4;
  1192. while (rem--)
  1193. iowrite32(MI_NOOP, virt++);
  1194. ring->tail = 0;
  1195. ring->space = ring_space(ring);
  1196. return 0;
  1197. }
  1198. int intel_ring_idle(struct intel_ring_buffer *ring)
  1199. {
  1200. u32 seqno;
  1201. int ret;
  1202. /* We need to add any requests required to flush the objects and ring */
  1203. if (ring->outstanding_lazy_request) {
  1204. ret = i915_add_request(ring, NULL, NULL);
  1205. if (ret)
  1206. return ret;
  1207. }
  1208. /* Wait upon the last request to be completed */
  1209. if (list_empty(&ring->request_list))
  1210. return 0;
  1211. seqno = list_entry(ring->request_list.prev,
  1212. struct drm_i915_gem_request,
  1213. list)->seqno;
  1214. return i915_wait_seqno(ring, seqno);
  1215. }
  1216. static int
  1217. intel_ring_alloc_seqno(struct intel_ring_buffer *ring)
  1218. {
  1219. if (ring->outstanding_lazy_request)
  1220. return 0;
  1221. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_request);
  1222. }
  1223. static int __intel_ring_begin(struct intel_ring_buffer *ring,
  1224. int bytes)
  1225. {
  1226. int ret;
  1227. if (unlikely(ring->tail + bytes > ring->effective_size)) {
  1228. ret = intel_wrap_ring_buffer(ring);
  1229. if (unlikely(ret))
  1230. return ret;
  1231. }
  1232. if (unlikely(ring->space < bytes)) {
  1233. ret = ring_wait_for_space(ring, bytes);
  1234. if (unlikely(ret))
  1235. return ret;
  1236. }
  1237. ring->space -= bytes;
  1238. return 0;
  1239. }
  1240. int intel_ring_begin(struct intel_ring_buffer *ring,
  1241. int num_dwords)
  1242. {
  1243. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1244. int ret;
  1245. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1246. dev_priv->mm.interruptible);
  1247. if (ret)
  1248. return ret;
  1249. /* Preallocate the olr before touching the ring */
  1250. ret = intel_ring_alloc_seqno(ring);
  1251. if (ret)
  1252. return ret;
  1253. return __intel_ring_begin(ring, num_dwords * sizeof(uint32_t));
  1254. }
  1255. void intel_ring_init_seqno(struct intel_ring_buffer *ring, u32 seqno)
  1256. {
  1257. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1258. BUG_ON(ring->outstanding_lazy_request);
  1259. if (INTEL_INFO(ring->dev)->gen >= 6) {
  1260. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1261. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1262. }
  1263. ring->set_seqno(ring, seqno);
  1264. ring->hangcheck.seqno = seqno;
  1265. }
  1266. void intel_ring_advance(struct intel_ring_buffer *ring)
  1267. {
  1268. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1269. ring->tail &= ring->size - 1;
  1270. if (dev_priv->gpu_error.stop_rings & intel_ring_flag(ring))
  1271. return;
  1272. ring->write_tail(ring, ring->tail);
  1273. }
  1274. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1275. u32 value)
  1276. {
  1277. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1278. /* Every tail move must follow the sequence below */
  1279. /* Disable notification that the ring is IDLE. The GT
  1280. * will then assume that it is busy and bring it out of rc6.
  1281. */
  1282. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1283. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1284. /* Clear the context id. Here be magic! */
  1285. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1286. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1287. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1288. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1289. 50))
  1290. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1291. /* Now that the ring is fully powered up, update the tail */
  1292. I915_WRITE_TAIL(ring, value);
  1293. POSTING_READ(RING_TAIL(ring->mmio_base));
  1294. /* Let the ring send IDLE messages to the GT again,
  1295. * and so let it sleep to conserve power when idle.
  1296. */
  1297. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1298. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1299. }
  1300. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1301. u32 invalidate, u32 flush)
  1302. {
  1303. uint32_t cmd;
  1304. int ret;
  1305. ret = intel_ring_begin(ring, 4);
  1306. if (ret)
  1307. return ret;
  1308. cmd = MI_FLUSH_DW;
  1309. /*
  1310. * Bspec vol 1c.5 - video engine command streamer:
  1311. * "If ENABLED, all TLBs will be invalidated once the flush
  1312. * operation is complete. This bit is only valid when the
  1313. * Post-Sync Operation field is a value of 1h or 3h."
  1314. */
  1315. if (invalidate & I915_GEM_GPU_DOMAINS)
  1316. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1317. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1318. intel_ring_emit(ring, cmd);
  1319. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1320. intel_ring_emit(ring, 0);
  1321. intel_ring_emit(ring, MI_NOOP);
  1322. intel_ring_advance(ring);
  1323. return 0;
  1324. }
  1325. static int
  1326. hsw_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1327. u32 offset, u32 len,
  1328. unsigned flags)
  1329. {
  1330. int ret;
  1331. ret = intel_ring_begin(ring, 2);
  1332. if (ret)
  1333. return ret;
  1334. intel_ring_emit(ring,
  1335. MI_BATCH_BUFFER_START | MI_BATCH_PPGTT_HSW |
  1336. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_HSW));
  1337. /* bit0-7 is the length on GEN6+ */
  1338. intel_ring_emit(ring, offset);
  1339. intel_ring_advance(ring);
  1340. return 0;
  1341. }
  1342. static int
  1343. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1344. u32 offset, u32 len,
  1345. unsigned flags)
  1346. {
  1347. int ret;
  1348. ret = intel_ring_begin(ring, 2);
  1349. if (ret)
  1350. return ret;
  1351. intel_ring_emit(ring,
  1352. MI_BATCH_BUFFER_START |
  1353. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1354. /* bit0-7 is the length on GEN6+ */
  1355. intel_ring_emit(ring, offset);
  1356. intel_ring_advance(ring);
  1357. return 0;
  1358. }
  1359. /* Blitter support (SandyBridge+) */
  1360. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1361. u32 invalidate, u32 flush)
  1362. {
  1363. uint32_t cmd;
  1364. int ret;
  1365. ret = intel_ring_begin(ring, 4);
  1366. if (ret)
  1367. return ret;
  1368. cmd = MI_FLUSH_DW;
  1369. /*
  1370. * Bspec vol 1c.3 - blitter engine command streamer:
  1371. * "If ENABLED, all TLBs will be invalidated once the flush
  1372. * operation is complete. This bit is only valid when the
  1373. * Post-Sync Operation field is a value of 1h or 3h."
  1374. */
  1375. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1376. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1377. MI_FLUSH_DW_OP_STOREDW;
  1378. intel_ring_emit(ring, cmd);
  1379. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1380. intel_ring_emit(ring, 0);
  1381. intel_ring_emit(ring, MI_NOOP);
  1382. intel_ring_advance(ring);
  1383. return 0;
  1384. }
  1385. int intel_init_render_ring_buffer(struct drm_device *dev)
  1386. {
  1387. drm_i915_private_t *dev_priv = dev->dev_private;
  1388. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1389. ring->name = "render ring";
  1390. ring->id = RCS;
  1391. ring->mmio_base = RENDER_RING_BASE;
  1392. if (INTEL_INFO(dev)->gen >= 6) {
  1393. ring->add_request = gen6_add_request;
  1394. ring->flush = gen7_render_ring_flush;
  1395. if (INTEL_INFO(dev)->gen == 6)
  1396. ring->flush = gen6_render_ring_flush;
  1397. ring->irq_get = gen6_ring_get_irq;
  1398. ring->irq_put = gen6_ring_put_irq;
  1399. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1400. ring->get_seqno = gen6_ring_get_seqno;
  1401. ring->set_seqno = ring_set_seqno;
  1402. ring->sync_to = gen6_ring_sync;
  1403. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1404. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1405. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1406. ring->signal_mbox[0] = GEN6_VRSYNC;
  1407. ring->signal_mbox[1] = GEN6_BRSYNC;
  1408. } else if (IS_GEN5(dev)) {
  1409. ring->add_request = pc_render_add_request;
  1410. ring->flush = gen4_render_ring_flush;
  1411. ring->get_seqno = pc_render_get_seqno;
  1412. ring->set_seqno = pc_render_set_seqno;
  1413. ring->irq_get = gen5_ring_get_irq;
  1414. ring->irq_put = gen5_ring_put_irq;
  1415. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1416. } else {
  1417. ring->add_request = i9xx_add_request;
  1418. if (INTEL_INFO(dev)->gen < 4)
  1419. ring->flush = gen2_render_ring_flush;
  1420. else
  1421. ring->flush = gen4_render_ring_flush;
  1422. ring->get_seqno = ring_get_seqno;
  1423. ring->set_seqno = ring_set_seqno;
  1424. if (IS_GEN2(dev)) {
  1425. ring->irq_get = i8xx_ring_get_irq;
  1426. ring->irq_put = i8xx_ring_put_irq;
  1427. } else {
  1428. ring->irq_get = i9xx_ring_get_irq;
  1429. ring->irq_put = i9xx_ring_put_irq;
  1430. }
  1431. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1432. }
  1433. ring->write_tail = ring_write_tail;
  1434. if (IS_HASWELL(dev))
  1435. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  1436. else if (INTEL_INFO(dev)->gen >= 6)
  1437. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1438. else if (INTEL_INFO(dev)->gen >= 4)
  1439. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1440. else if (IS_I830(dev) || IS_845G(dev))
  1441. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1442. else
  1443. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1444. ring->init = init_render_ring;
  1445. ring->cleanup = render_ring_cleanup;
  1446. /* Workaround batchbuffer to combat CS tlb bug. */
  1447. if (HAS_BROKEN_CS_TLB(dev)) {
  1448. struct drm_i915_gem_object *obj;
  1449. int ret;
  1450. obj = i915_gem_alloc_object(dev, I830_BATCH_LIMIT);
  1451. if (obj == NULL) {
  1452. DRM_ERROR("Failed to allocate batch bo\n");
  1453. return -ENOMEM;
  1454. }
  1455. ret = i915_gem_object_pin(obj, 0, true, false);
  1456. if (ret != 0) {
  1457. drm_gem_object_unreference(&obj->base);
  1458. DRM_ERROR("Failed to ping batch bo\n");
  1459. return ret;
  1460. }
  1461. ring->private = obj;
  1462. }
  1463. return intel_init_ring_buffer(dev, ring);
  1464. }
  1465. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1466. {
  1467. drm_i915_private_t *dev_priv = dev->dev_private;
  1468. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1469. int ret;
  1470. ring->name = "render ring";
  1471. ring->id = RCS;
  1472. ring->mmio_base = RENDER_RING_BASE;
  1473. if (INTEL_INFO(dev)->gen >= 6) {
  1474. /* non-kms not supported on gen6+ */
  1475. return -ENODEV;
  1476. }
  1477. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1478. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1479. * the special gen5 functions. */
  1480. ring->add_request = i9xx_add_request;
  1481. if (INTEL_INFO(dev)->gen < 4)
  1482. ring->flush = gen2_render_ring_flush;
  1483. else
  1484. ring->flush = gen4_render_ring_flush;
  1485. ring->get_seqno = ring_get_seqno;
  1486. ring->set_seqno = ring_set_seqno;
  1487. if (IS_GEN2(dev)) {
  1488. ring->irq_get = i8xx_ring_get_irq;
  1489. ring->irq_put = i8xx_ring_put_irq;
  1490. } else {
  1491. ring->irq_get = i9xx_ring_get_irq;
  1492. ring->irq_put = i9xx_ring_put_irq;
  1493. }
  1494. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1495. ring->write_tail = ring_write_tail;
  1496. if (INTEL_INFO(dev)->gen >= 4)
  1497. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1498. else if (IS_I830(dev) || IS_845G(dev))
  1499. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1500. else
  1501. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1502. ring->init = init_render_ring;
  1503. ring->cleanup = render_ring_cleanup;
  1504. ring->dev = dev;
  1505. INIT_LIST_HEAD(&ring->active_list);
  1506. INIT_LIST_HEAD(&ring->request_list);
  1507. ring->size = size;
  1508. ring->effective_size = ring->size;
  1509. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  1510. ring->effective_size -= 128;
  1511. ring->virtual_start = ioremap_wc(start, size);
  1512. if (ring->virtual_start == NULL) {
  1513. DRM_ERROR("can not ioremap virtual address for"
  1514. " ring buffer\n");
  1515. return -ENOMEM;
  1516. }
  1517. if (!I915_NEED_GFX_HWS(dev)) {
  1518. ret = init_phys_hws_pga(ring);
  1519. if (ret)
  1520. return ret;
  1521. }
  1522. return 0;
  1523. }
  1524. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1525. {
  1526. drm_i915_private_t *dev_priv = dev->dev_private;
  1527. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1528. ring->name = "bsd ring";
  1529. ring->id = VCS;
  1530. ring->write_tail = ring_write_tail;
  1531. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1532. ring->mmio_base = GEN6_BSD_RING_BASE;
  1533. /* gen6 bsd needs a special wa for tail updates */
  1534. if (IS_GEN6(dev))
  1535. ring->write_tail = gen6_bsd_ring_write_tail;
  1536. ring->flush = gen6_ring_flush;
  1537. ring->add_request = gen6_add_request;
  1538. ring->get_seqno = gen6_ring_get_seqno;
  1539. ring->set_seqno = ring_set_seqno;
  1540. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1541. ring->irq_get = gen6_ring_get_irq;
  1542. ring->irq_put = gen6_ring_put_irq;
  1543. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1544. ring->sync_to = gen6_ring_sync;
  1545. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1546. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1547. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1548. ring->signal_mbox[0] = GEN6_RVSYNC;
  1549. ring->signal_mbox[1] = GEN6_BVSYNC;
  1550. } else {
  1551. ring->mmio_base = BSD_RING_BASE;
  1552. ring->flush = bsd_ring_flush;
  1553. ring->add_request = i9xx_add_request;
  1554. ring->get_seqno = ring_get_seqno;
  1555. ring->set_seqno = ring_set_seqno;
  1556. if (IS_GEN5(dev)) {
  1557. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1558. ring->irq_get = gen5_ring_get_irq;
  1559. ring->irq_put = gen5_ring_put_irq;
  1560. } else {
  1561. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1562. ring->irq_get = i9xx_ring_get_irq;
  1563. ring->irq_put = i9xx_ring_put_irq;
  1564. }
  1565. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1566. }
  1567. ring->init = init_ring_common;
  1568. return intel_init_ring_buffer(dev, ring);
  1569. }
  1570. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1571. {
  1572. drm_i915_private_t *dev_priv = dev->dev_private;
  1573. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1574. ring->name = "blitter ring";
  1575. ring->id = BCS;
  1576. ring->mmio_base = BLT_RING_BASE;
  1577. ring->write_tail = ring_write_tail;
  1578. ring->flush = blt_ring_flush;
  1579. ring->add_request = gen6_add_request;
  1580. ring->get_seqno = gen6_ring_get_seqno;
  1581. ring->set_seqno = ring_set_seqno;
  1582. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1583. ring->irq_get = gen6_ring_get_irq;
  1584. ring->irq_put = gen6_ring_put_irq;
  1585. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1586. ring->sync_to = gen6_ring_sync;
  1587. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1588. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1589. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1590. ring->signal_mbox[0] = GEN6_RBSYNC;
  1591. ring->signal_mbox[1] = GEN6_VBSYNC;
  1592. ring->init = init_ring_common;
  1593. return intel_init_ring_buffer(dev, ring);
  1594. }
  1595. int
  1596. intel_ring_flush_all_caches(struct intel_ring_buffer *ring)
  1597. {
  1598. int ret;
  1599. if (!ring->gpu_caches_dirty)
  1600. return 0;
  1601. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1602. if (ret)
  1603. return ret;
  1604. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  1605. ring->gpu_caches_dirty = false;
  1606. return 0;
  1607. }
  1608. int
  1609. intel_ring_invalidate_all_caches(struct intel_ring_buffer *ring)
  1610. {
  1611. uint32_t flush_domains;
  1612. int ret;
  1613. flush_domains = 0;
  1614. if (ring->gpu_caches_dirty)
  1615. flush_domains = I915_GEM_GPU_DOMAINS;
  1616. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1617. if (ret)
  1618. return ret;
  1619. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  1620. ring->gpu_caches_dirty = false;
  1621. return 0;
  1622. }