i2c-omap.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217
  1. /*
  2. * TI OMAP I2C master mode driver
  3. *
  4. * Copyright (C) 2003 MontaVista Software, Inc.
  5. * Copyright (C) 2005 Nokia Corporation
  6. * Copyright (C) 2004 - 2007 Texas Instruments.
  7. *
  8. * Originally written by MontaVista Software, Inc.
  9. * Additional contributions by:
  10. * Tony Lindgren <tony@atomide.com>
  11. * Imre Deak <imre.deak@nokia.com>
  12. * Juha Yrjölä <juha.yrjola@solidboot.com>
  13. * Syed Khasim <x0khasim@ti.com>
  14. * Nishant Menon <nm@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/delay.h>
  32. #include <linux/i2c.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/completion.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/io.h>
  39. #include <linux/of.h>
  40. #include <linux/of_i2c.h>
  41. #include <linux/of_device.h>
  42. #include <linux/slab.h>
  43. #include <linux/i2c-omap.h>
  44. #include <linux/pm_runtime.h>
  45. /* I2C controller revisions */
  46. #define OMAP_I2C_OMAP1_REV_2 0x20
  47. /* I2C controller revisions present on specific hardware */
  48. #define OMAP_I2C_REV_ON_2430 0x36
  49. #define OMAP_I2C_REV_ON_3430 0x3C
  50. #define OMAP_I2C_REV_ON_3530_4430 0x40
  51. /* timeout waiting for the controller to respond */
  52. #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
  53. /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
  54. enum {
  55. OMAP_I2C_REV_REG = 0,
  56. OMAP_I2C_IE_REG,
  57. OMAP_I2C_STAT_REG,
  58. OMAP_I2C_IV_REG,
  59. OMAP_I2C_WE_REG,
  60. OMAP_I2C_SYSS_REG,
  61. OMAP_I2C_BUF_REG,
  62. OMAP_I2C_CNT_REG,
  63. OMAP_I2C_DATA_REG,
  64. OMAP_I2C_SYSC_REG,
  65. OMAP_I2C_CON_REG,
  66. OMAP_I2C_OA_REG,
  67. OMAP_I2C_SA_REG,
  68. OMAP_I2C_PSC_REG,
  69. OMAP_I2C_SCLL_REG,
  70. OMAP_I2C_SCLH_REG,
  71. OMAP_I2C_SYSTEST_REG,
  72. OMAP_I2C_BUFSTAT_REG,
  73. /* only on OMAP4430 */
  74. OMAP_I2C_IP_V2_REVNB_LO,
  75. OMAP_I2C_IP_V2_REVNB_HI,
  76. OMAP_I2C_IP_V2_IRQSTATUS_RAW,
  77. OMAP_I2C_IP_V2_IRQENABLE_SET,
  78. OMAP_I2C_IP_V2_IRQENABLE_CLR,
  79. };
  80. /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
  81. #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
  82. #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
  83. #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
  84. #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
  85. #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
  86. #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
  87. #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
  88. /* I2C Status Register (OMAP_I2C_STAT): */
  89. #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
  90. #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
  91. #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
  92. #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  93. #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  94. #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
  95. #define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
  96. #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  97. #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  98. #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
  99. #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
  100. #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
  101. /* I2C WE wakeup enable register */
  102. #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
  103. #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
  104. #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
  105. #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
  106. #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
  107. #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
  108. #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
  109. #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
  110. #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
  111. #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
  112. #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
  113. OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
  114. OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
  115. OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
  116. OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
  117. /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
  118. #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
  119. #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
  120. #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
  121. #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
  122. /* I2C Configuration Register (OMAP_I2C_CON): */
  123. #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
  124. #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
  125. #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
  126. #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
  127. #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
  128. #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
  129. #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
  130. #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
  131. #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
  132. #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
  133. /* I2C SCL time value when Master */
  134. #define OMAP_I2C_SCLL_HSSCLL 8
  135. #define OMAP_I2C_SCLH_HSSCLH 8
  136. /* I2C System Test Register (OMAP_I2C_SYSTEST): */
  137. #ifdef DEBUG
  138. #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  139. #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
  140. #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  141. #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  142. #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
  143. #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
  144. #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
  145. #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
  146. #endif
  147. /* OCP_SYSSTATUS bit definitions */
  148. #define SYSS_RESETDONE_MASK (1 << 0)
  149. /* OCP_SYSCONFIG bit definitions */
  150. #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
  151. #define SYSC_SIDLEMODE_MASK (0x3 << 3)
  152. #define SYSC_ENAWAKEUP_MASK (1 << 2)
  153. #define SYSC_SOFTRESET_MASK (1 << 1)
  154. #define SYSC_AUTOIDLE_MASK (1 << 0)
  155. #define SYSC_IDLEMODE_SMART 0x2
  156. #define SYSC_CLOCKACTIVITY_FCLK 0x2
  157. /* Errata definitions */
  158. #define I2C_OMAP_ERRATA_I207 (1 << 0)
  159. #define I2C_OMAP_ERRATA_I462 (1 << 1)
  160. struct omap_i2c_dev {
  161. struct device *dev;
  162. void __iomem *base; /* virtual */
  163. int irq;
  164. int reg_shift; /* bit shift for I2C register addresses */
  165. struct completion cmd_complete;
  166. struct resource *ioarea;
  167. u32 latency; /* maximum mpu wkup latency */
  168. void (*set_mpu_wkup_lat)(struct device *dev,
  169. long latency);
  170. u32 speed; /* Speed of bus in kHz */
  171. u32 dtrev; /* extra revision from DT */
  172. u32 flags;
  173. u16 cmd_err;
  174. u8 *buf;
  175. u8 *regs;
  176. size_t buf_len;
  177. struct i2c_adapter adapter;
  178. u8 fifo_size; /* use as flag and value
  179. * fifo_size==0 implies no fifo
  180. * if set, should be trsh+1
  181. */
  182. u8 rev;
  183. unsigned b_hw:1; /* bad h/w fixes */
  184. u16 iestate; /* Saved interrupt register */
  185. u16 pscstate;
  186. u16 scllstate;
  187. u16 sclhstate;
  188. u16 bufstate;
  189. u16 syscstate;
  190. u16 westate;
  191. u16 errata;
  192. };
  193. static const u8 reg_map_ip_v1[] = {
  194. [OMAP_I2C_REV_REG] = 0x00,
  195. [OMAP_I2C_IE_REG] = 0x01,
  196. [OMAP_I2C_STAT_REG] = 0x02,
  197. [OMAP_I2C_IV_REG] = 0x03,
  198. [OMAP_I2C_WE_REG] = 0x03,
  199. [OMAP_I2C_SYSS_REG] = 0x04,
  200. [OMAP_I2C_BUF_REG] = 0x05,
  201. [OMAP_I2C_CNT_REG] = 0x06,
  202. [OMAP_I2C_DATA_REG] = 0x07,
  203. [OMAP_I2C_SYSC_REG] = 0x08,
  204. [OMAP_I2C_CON_REG] = 0x09,
  205. [OMAP_I2C_OA_REG] = 0x0a,
  206. [OMAP_I2C_SA_REG] = 0x0b,
  207. [OMAP_I2C_PSC_REG] = 0x0c,
  208. [OMAP_I2C_SCLL_REG] = 0x0d,
  209. [OMAP_I2C_SCLH_REG] = 0x0e,
  210. [OMAP_I2C_SYSTEST_REG] = 0x0f,
  211. [OMAP_I2C_BUFSTAT_REG] = 0x10,
  212. };
  213. static const u8 reg_map_ip_v2[] = {
  214. [OMAP_I2C_REV_REG] = 0x04,
  215. [OMAP_I2C_IE_REG] = 0x2c,
  216. [OMAP_I2C_STAT_REG] = 0x28,
  217. [OMAP_I2C_IV_REG] = 0x34,
  218. [OMAP_I2C_WE_REG] = 0x34,
  219. [OMAP_I2C_SYSS_REG] = 0x90,
  220. [OMAP_I2C_BUF_REG] = 0x94,
  221. [OMAP_I2C_CNT_REG] = 0x98,
  222. [OMAP_I2C_DATA_REG] = 0x9c,
  223. [OMAP_I2C_SYSC_REG] = 0x10,
  224. [OMAP_I2C_CON_REG] = 0xa4,
  225. [OMAP_I2C_OA_REG] = 0xa8,
  226. [OMAP_I2C_SA_REG] = 0xac,
  227. [OMAP_I2C_PSC_REG] = 0xb0,
  228. [OMAP_I2C_SCLL_REG] = 0xb4,
  229. [OMAP_I2C_SCLH_REG] = 0xb8,
  230. [OMAP_I2C_SYSTEST_REG] = 0xbC,
  231. [OMAP_I2C_BUFSTAT_REG] = 0xc0,
  232. [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
  233. [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
  234. [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
  235. [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
  236. [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
  237. };
  238. static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
  239. int reg, u16 val)
  240. {
  241. __raw_writew(val, i2c_dev->base +
  242. (i2c_dev->regs[reg] << i2c_dev->reg_shift));
  243. }
  244. static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
  245. {
  246. return __raw_readw(i2c_dev->base +
  247. (i2c_dev->regs[reg] << i2c_dev->reg_shift));
  248. }
  249. static int omap_i2c_init(struct omap_i2c_dev *dev)
  250. {
  251. u16 psc = 0, scll = 0, sclh = 0, buf = 0;
  252. u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
  253. unsigned long fclk_rate = 12000000;
  254. unsigned long timeout;
  255. unsigned long internal_clk = 0;
  256. struct clk *fclk;
  257. if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
  258. /* Disable I2C controller before soft reset */
  259. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  260. omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
  261. ~(OMAP_I2C_CON_EN));
  262. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
  263. /* For some reason we need to set the EN bit before the
  264. * reset done bit gets set. */
  265. timeout = jiffies + OMAP_I2C_TIMEOUT;
  266. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  267. while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
  268. SYSS_RESETDONE_MASK)) {
  269. if (time_after(jiffies, timeout)) {
  270. dev_warn(dev->dev, "timeout waiting "
  271. "for controller reset\n");
  272. return -ETIMEDOUT;
  273. }
  274. msleep(1);
  275. }
  276. /* SYSC register is cleared by the reset; rewrite it */
  277. if (dev->rev == OMAP_I2C_REV_ON_2430) {
  278. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  279. SYSC_AUTOIDLE_MASK);
  280. } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
  281. dev->syscstate = SYSC_AUTOIDLE_MASK;
  282. dev->syscstate |= SYSC_ENAWAKEUP_MASK;
  283. dev->syscstate |= (SYSC_IDLEMODE_SMART <<
  284. __ffs(SYSC_SIDLEMODE_MASK));
  285. dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
  286. __ffs(SYSC_CLOCKACTIVITY_MASK));
  287. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  288. dev->syscstate);
  289. /*
  290. * Enabling all wakup sources to stop I2C freezing on
  291. * WFI instruction.
  292. * REVISIT: Some wkup sources might not be needed.
  293. */
  294. dev->westate = OMAP_I2C_WE_ALL;
  295. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
  296. dev->westate);
  297. }
  298. }
  299. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  300. if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
  301. /*
  302. * The I2C functional clock is the armxor_ck, so there's
  303. * no need to get "armxor_ck" separately. Now, if OMAP2420
  304. * always returns 12MHz for the functional clock, we can
  305. * do this bit unconditionally.
  306. */
  307. fclk = clk_get(dev->dev, "fck");
  308. fclk_rate = clk_get_rate(fclk);
  309. clk_put(fclk);
  310. /* TRM for 5912 says the I2C clock must be prescaled to be
  311. * between 7 - 12 MHz. The XOR input clock is typically
  312. * 12, 13 or 19.2 MHz. So we should have code that produces:
  313. *
  314. * XOR MHz Divider Prescaler
  315. * 12 1 0
  316. * 13 2 1
  317. * 19.2 2 1
  318. */
  319. if (fclk_rate > 12000000)
  320. psc = fclk_rate / 12000000;
  321. }
  322. if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
  323. /*
  324. * HSI2C controller internal clk rate should be 19.2 Mhz for
  325. * HS and for all modes on 2430. On 34xx we can use lower rate
  326. * to get longer filter period for better noise suppression.
  327. * The filter is iclk (fclk for HS) period.
  328. */
  329. if (dev->speed > 400 ||
  330. dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
  331. internal_clk = 19200;
  332. else if (dev->speed > 100)
  333. internal_clk = 9600;
  334. else
  335. internal_clk = 4000;
  336. fclk = clk_get(dev->dev, "fck");
  337. fclk_rate = clk_get_rate(fclk) / 1000;
  338. clk_put(fclk);
  339. /* Compute prescaler divisor */
  340. psc = fclk_rate / internal_clk;
  341. psc = psc - 1;
  342. /* If configured for High Speed */
  343. if (dev->speed > 400) {
  344. unsigned long scl;
  345. /* For first phase of HS mode */
  346. scl = internal_clk / 400;
  347. fsscll = scl - (scl / 3) - 7;
  348. fssclh = (scl / 3) - 5;
  349. /* For second phase of HS mode */
  350. scl = fclk_rate / dev->speed;
  351. hsscll = scl - (scl / 3) - 7;
  352. hssclh = (scl / 3) - 5;
  353. } else if (dev->speed > 100) {
  354. unsigned long scl;
  355. /* Fast mode */
  356. scl = internal_clk / dev->speed;
  357. fsscll = scl - (scl / 3) - 7;
  358. fssclh = (scl / 3) - 5;
  359. } else {
  360. /* Standard mode */
  361. fsscll = internal_clk / (dev->speed * 2) - 7;
  362. fssclh = internal_clk / (dev->speed * 2) - 5;
  363. }
  364. scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
  365. sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
  366. } else {
  367. /* Program desired operating rate */
  368. fclk_rate /= (psc + 1) * 1000;
  369. if (psc > 2)
  370. psc = 2;
  371. scll = fclk_rate / (dev->speed * 2) - 7 + psc;
  372. sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
  373. }
  374. /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
  375. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
  376. /* SCL low and high time values */
  377. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
  378. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
  379. if (dev->fifo_size) {
  380. /* Note: setup required fifo size - 1. RTRSH and XTRSH */
  381. buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
  382. (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
  383. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
  384. }
  385. /* Take the I2C module out of reset: */
  386. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  387. /* Enable interrupts */
  388. dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
  389. OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
  390. OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
  391. (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
  392. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  393. if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
  394. dev->pscstate = psc;
  395. dev->scllstate = scll;
  396. dev->sclhstate = sclh;
  397. dev->bufstate = buf;
  398. }
  399. return 0;
  400. }
  401. /*
  402. * Waiting on Bus Busy
  403. */
  404. static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
  405. {
  406. unsigned long timeout;
  407. timeout = jiffies + OMAP_I2C_TIMEOUT;
  408. while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
  409. if (time_after(jiffies, timeout)) {
  410. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  411. return -ETIMEDOUT;
  412. }
  413. msleep(1);
  414. }
  415. return 0;
  416. }
  417. /*
  418. * Low level master read/write transaction.
  419. */
  420. static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
  421. struct i2c_msg *msg, int stop)
  422. {
  423. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  424. unsigned long timeout;
  425. u16 w;
  426. dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  427. msg->addr, msg->len, msg->flags, stop);
  428. if (msg->len == 0)
  429. return -EINVAL;
  430. omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
  431. /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
  432. dev->buf = msg->buf;
  433. dev->buf_len = msg->len;
  434. omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
  435. /* Clear the FIFO Buffers */
  436. w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  437. w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
  438. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
  439. init_completion(&dev->cmd_complete);
  440. dev->cmd_err = 0;
  441. w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
  442. /* High speed configuration */
  443. if (dev->speed > 400)
  444. w |= OMAP_I2C_CON_OPMODE_HS;
  445. if (msg->flags & I2C_M_TEN)
  446. w |= OMAP_I2C_CON_XA;
  447. if (!(msg->flags & I2C_M_RD))
  448. w |= OMAP_I2C_CON_TRX;
  449. if (!dev->b_hw && stop)
  450. w |= OMAP_I2C_CON_STP;
  451. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  452. /*
  453. * Don't write stt and stp together on some hardware.
  454. */
  455. if (dev->b_hw && stop) {
  456. unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
  457. u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  458. while (con & OMAP_I2C_CON_STT) {
  459. con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  460. /* Let the user know if i2c is in a bad state */
  461. if (time_after(jiffies, delay)) {
  462. dev_err(dev->dev, "controller timed out "
  463. "waiting for start condition to finish\n");
  464. return -ETIMEDOUT;
  465. }
  466. cpu_relax();
  467. }
  468. w |= OMAP_I2C_CON_STP;
  469. w &= ~OMAP_I2C_CON_STT;
  470. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  471. }
  472. /*
  473. * REVISIT: We should abort the transfer on signals, but the bus goes
  474. * into arbitration and we're currently unable to recover from it.
  475. */
  476. timeout = wait_for_completion_timeout(&dev->cmd_complete,
  477. OMAP_I2C_TIMEOUT);
  478. dev->buf_len = 0;
  479. if (timeout == 0) {
  480. dev_err(dev->dev, "controller timed out\n");
  481. omap_i2c_init(dev);
  482. return -ETIMEDOUT;
  483. }
  484. if (likely(!dev->cmd_err))
  485. return 0;
  486. /* We have an error */
  487. if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
  488. OMAP_I2C_STAT_XUDF)) {
  489. omap_i2c_init(dev);
  490. return -EIO;
  491. }
  492. if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
  493. if (msg->flags & I2C_M_IGNORE_NAK)
  494. return 0;
  495. if (stop) {
  496. w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  497. w |= OMAP_I2C_CON_STP;
  498. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  499. }
  500. return -EREMOTEIO;
  501. }
  502. return -EIO;
  503. }
  504. /*
  505. * Prepare controller for a transaction and call omap_i2c_xfer_msg
  506. * to do the work during IRQ processing.
  507. */
  508. static int
  509. omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  510. {
  511. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  512. int i;
  513. int r;
  514. r = pm_runtime_get_sync(dev->dev);
  515. if (IS_ERR_VALUE(r))
  516. return r;
  517. r = omap_i2c_wait_for_bb(dev);
  518. if (r < 0)
  519. goto out;
  520. if (dev->set_mpu_wkup_lat != NULL)
  521. dev->set_mpu_wkup_lat(dev->dev, dev->latency);
  522. for (i = 0; i < num; i++) {
  523. r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  524. if (r != 0)
  525. break;
  526. }
  527. if (dev->set_mpu_wkup_lat != NULL)
  528. dev->set_mpu_wkup_lat(dev->dev, -1);
  529. if (r == 0)
  530. r = num;
  531. omap_i2c_wait_for_bb(dev);
  532. out:
  533. pm_runtime_put(dev->dev);
  534. return r;
  535. }
  536. static u32
  537. omap_i2c_func(struct i2c_adapter *adap)
  538. {
  539. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  540. }
  541. static inline void
  542. omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
  543. {
  544. dev->cmd_err |= err;
  545. complete(&dev->cmd_complete);
  546. }
  547. static inline void
  548. omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
  549. {
  550. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
  551. }
  552. static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
  553. {
  554. /*
  555. * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
  556. * Not applicable for OMAP4.
  557. * Under certain rare conditions, RDR could be set again
  558. * when the bus is busy, then ignore the interrupt and
  559. * clear the interrupt.
  560. */
  561. if (stat & OMAP_I2C_STAT_RDR) {
  562. /* Step 1: If RDR is set, clear it */
  563. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
  564. /* Step 2: */
  565. if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
  566. & OMAP_I2C_STAT_BB)) {
  567. /* Step 3: */
  568. if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
  569. & OMAP_I2C_STAT_RDR) {
  570. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
  571. dev_dbg(dev->dev, "RDR when bus is busy.\n");
  572. }
  573. }
  574. }
  575. }
  576. /* rev1 devices are apparently only on some 15xx */
  577. #ifdef CONFIG_ARCH_OMAP15XX
  578. static irqreturn_t
  579. omap_i2c_omap1_isr(int this_irq, void *dev_id)
  580. {
  581. struct omap_i2c_dev *dev = dev_id;
  582. u16 iv, w;
  583. if (pm_runtime_suspended(dev->dev))
  584. return IRQ_NONE;
  585. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
  586. switch (iv) {
  587. case 0x00: /* None */
  588. break;
  589. case 0x01: /* Arbitration lost */
  590. dev_err(dev->dev, "Arbitration lost\n");
  591. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
  592. break;
  593. case 0x02: /* No acknowledgement */
  594. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
  595. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
  596. break;
  597. case 0x03: /* Register access ready */
  598. omap_i2c_complete_cmd(dev, 0);
  599. break;
  600. case 0x04: /* Receive data ready */
  601. if (dev->buf_len) {
  602. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  603. *dev->buf++ = w;
  604. dev->buf_len--;
  605. if (dev->buf_len) {
  606. *dev->buf++ = w >> 8;
  607. dev->buf_len--;
  608. }
  609. } else
  610. dev_err(dev->dev, "RRDY IRQ while no data requested\n");
  611. break;
  612. case 0x05: /* Transmit data ready */
  613. if (dev->buf_len) {
  614. w = *dev->buf++;
  615. dev->buf_len--;
  616. if (dev->buf_len) {
  617. w |= *dev->buf++ << 8;
  618. dev->buf_len--;
  619. }
  620. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  621. } else
  622. dev_err(dev->dev, "XRDY IRQ while no data to send\n");
  623. break;
  624. default:
  625. return IRQ_NONE;
  626. }
  627. return IRQ_HANDLED;
  628. }
  629. #else
  630. #define omap_i2c_omap1_isr NULL
  631. #endif
  632. /*
  633. * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
  634. * data to DATA_REG. Otherwise some data bytes can be lost while transferring
  635. * them from the memory to the I2C interface.
  636. */
  637. static int errata_omap3_i462(struct omap_i2c_dev *dev, u16 *stat, int *err)
  638. {
  639. unsigned long timeout = 10000;
  640. while (--timeout && !(*stat & OMAP_I2C_STAT_XUDF)) {
  641. if (*stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
  642. omap_i2c_ack_stat(dev, *stat & (OMAP_I2C_STAT_XRDY |
  643. OMAP_I2C_STAT_XDR));
  644. return -ETIMEDOUT;
  645. }
  646. cpu_relax();
  647. *stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  648. }
  649. if (!timeout) {
  650. dev_err(dev->dev, "timeout waiting on XUDF bit\n");
  651. return 0;
  652. }
  653. *err |= OMAP_I2C_STAT_XUDF;
  654. return 0;
  655. }
  656. static irqreturn_t
  657. omap_i2c_isr(int this_irq, void *dev_id)
  658. {
  659. struct omap_i2c_dev *dev = dev_id;
  660. u16 bits;
  661. u16 stat, w;
  662. int err, count = 0;
  663. if (pm_runtime_suspended(dev->dev))
  664. return IRQ_NONE;
  665. bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  666. while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
  667. dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
  668. if (count++ == 100) {
  669. dev_warn(dev->dev, "Too much work in one IRQ\n");
  670. break;
  671. }
  672. err = 0;
  673. complete:
  674. /*
  675. * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
  676. * acked after the data operation is complete.
  677. * Ref: TRM SWPU114Q Figure 18-31
  678. */
  679. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
  680. ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  681. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  682. if (stat & OMAP_I2C_STAT_NACK)
  683. err |= OMAP_I2C_STAT_NACK;
  684. if (stat & OMAP_I2C_STAT_AL) {
  685. dev_err(dev->dev, "Arbitration lost\n");
  686. err |= OMAP_I2C_STAT_AL;
  687. }
  688. /*
  689. * ProDB0017052: Clear ARDY bit twice
  690. */
  691. if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
  692. OMAP_I2C_STAT_AL)) {
  693. omap_i2c_ack_stat(dev, stat &
  694. (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  695. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR |
  696. OMAP_I2C_STAT_ARDY));
  697. omap_i2c_complete_cmd(dev, err);
  698. return IRQ_HANDLED;
  699. }
  700. if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
  701. u8 num_bytes = 1;
  702. if (dev->errata & I2C_OMAP_ERRATA_I207)
  703. i2c_omap_errata_i207(dev, stat);
  704. if (dev->fifo_size) {
  705. if (stat & OMAP_I2C_STAT_RRDY)
  706. num_bytes = dev->fifo_size;
  707. else /* read RXSTAT on RDR interrupt */
  708. num_bytes = (omap_i2c_read_reg(dev,
  709. OMAP_I2C_BUFSTAT_REG)
  710. >> 8) & 0x3F;
  711. }
  712. while (num_bytes) {
  713. num_bytes--;
  714. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  715. if (dev->buf_len) {
  716. *dev->buf++ = w;
  717. dev->buf_len--;
  718. /*
  719. * Data reg in 2430, omap3 and
  720. * omap4 is 8 bit wide
  721. */
  722. if (dev->flags &
  723. OMAP_I2C_FLAG_16BIT_DATA_REG) {
  724. if (dev->buf_len) {
  725. *dev->buf++ = w >> 8;
  726. dev->buf_len--;
  727. }
  728. }
  729. } else {
  730. if (stat & OMAP_I2C_STAT_RRDY)
  731. dev_err(dev->dev,
  732. "RRDY IRQ while no data"
  733. " requested\n");
  734. if (stat & OMAP_I2C_STAT_RDR)
  735. dev_err(dev->dev,
  736. "RDR IRQ while no data"
  737. " requested\n");
  738. break;
  739. }
  740. }
  741. omap_i2c_ack_stat(dev,
  742. stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
  743. continue;
  744. }
  745. if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
  746. u8 num_bytes = 1;
  747. if (dev->fifo_size) {
  748. if (stat & OMAP_I2C_STAT_XRDY)
  749. num_bytes = dev->fifo_size;
  750. else /* read TXSTAT on XDR interrupt */
  751. num_bytes = omap_i2c_read_reg(dev,
  752. OMAP_I2C_BUFSTAT_REG)
  753. & 0x3F;
  754. }
  755. while (num_bytes) {
  756. num_bytes--;
  757. w = 0;
  758. if (dev->buf_len) {
  759. w = *dev->buf++;
  760. dev->buf_len--;
  761. /*
  762. * Data reg in 2430, omap3 and
  763. * omap4 is 8 bit wide
  764. */
  765. if (dev->flags &
  766. OMAP_I2C_FLAG_16BIT_DATA_REG) {
  767. if (dev->buf_len) {
  768. w |= *dev->buf++ << 8;
  769. dev->buf_len--;
  770. }
  771. }
  772. } else {
  773. if (stat & OMAP_I2C_STAT_XRDY)
  774. dev_err(dev->dev,
  775. "XRDY IRQ while no "
  776. "data to send\n");
  777. if (stat & OMAP_I2C_STAT_XDR)
  778. dev_err(dev->dev,
  779. "XDR IRQ while no "
  780. "data to send\n");
  781. break;
  782. }
  783. if ((dev->errata & I2C_OMAP_ERRATA_I462) &&
  784. errata_omap3_i462(dev, &stat, &err))
  785. goto complete;
  786. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  787. }
  788. omap_i2c_ack_stat(dev,
  789. stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  790. continue;
  791. }
  792. if (stat & OMAP_I2C_STAT_ROVR) {
  793. dev_err(dev->dev, "Receive overrun\n");
  794. dev->cmd_err |= OMAP_I2C_STAT_ROVR;
  795. }
  796. if (stat & OMAP_I2C_STAT_XUDF) {
  797. dev_err(dev->dev, "Transmit underflow\n");
  798. dev->cmd_err |= OMAP_I2C_STAT_XUDF;
  799. }
  800. }
  801. return count ? IRQ_HANDLED : IRQ_NONE;
  802. }
  803. static const struct i2c_algorithm omap_i2c_algo = {
  804. .master_xfer = omap_i2c_xfer,
  805. .functionality = omap_i2c_func,
  806. };
  807. #ifdef CONFIG_OF
  808. static struct omap_i2c_bus_platform_data omap3_pdata = {
  809. .rev = OMAP_I2C_IP_VERSION_1,
  810. .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
  811. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
  812. OMAP_I2C_FLAG_BUS_SHIFT_2,
  813. };
  814. static struct omap_i2c_bus_platform_data omap4_pdata = {
  815. .rev = OMAP_I2C_IP_VERSION_2,
  816. };
  817. static const struct of_device_id omap_i2c_of_match[] = {
  818. {
  819. .compatible = "ti,omap4-i2c",
  820. .data = &omap4_pdata,
  821. },
  822. {
  823. .compatible = "ti,omap3-i2c",
  824. .data = &omap3_pdata,
  825. },
  826. { },
  827. };
  828. MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
  829. #endif
  830. static int __devinit
  831. omap_i2c_probe(struct platform_device *pdev)
  832. {
  833. struct omap_i2c_dev *dev;
  834. struct i2c_adapter *adap;
  835. struct resource *mem, *irq, *ioarea;
  836. struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
  837. struct device_node *node = pdev->dev.of_node;
  838. const struct of_device_id *match;
  839. irq_handler_t isr;
  840. int r;
  841. /* NOTE: driver uses the static register mapping */
  842. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  843. if (!mem) {
  844. dev_err(&pdev->dev, "no mem resource?\n");
  845. return -ENODEV;
  846. }
  847. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  848. if (!irq) {
  849. dev_err(&pdev->dev, "no irq resource?\n");
  850. return -ENODEV;
  851. }
  852. ioarea = request_mem_region(mem->start, resource_size(mem),
  853. pdev->name);
  854. if (!ioarea) {
  855. dev_err(&pdev->dev, "I2C region already claimed\n");
  856. return -EBUSY;
  857. }
  858. dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
  859. if (!dev) {
  860. r = -ENOMEM;
  861. goto err_release_region;
  862. }
  863. match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
  864. if (match) {
  865. u32 freq = 100000; /* default to 100000 Hz */
  866. pdata = match->data;
  867. dev->dtrev = pdata->rev;
  868. dev->flags = pdata->flags;
  869. of_property_read_u32(node, "clock-frequency", &freq);
  870. /* convert DT freq value in Hz into kHz for speed */
  871. dev->speed = freq / 1000;
  872. } else if (pdata != NULL) {
  873. dev->speed = pdata->clkrate;
  874. dev->flags = pdata->flags;
  875. dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
  876. dev->dtrev = pdata->rev;
  877. }
  878. dev->dev = &pdev->dev;
  879. dev->irq = irq->start;
  880. dev->base = ioremap(mem->start, resource_size(mem));
  881. if (!dev->base) {
  882. r = -ENOMEM;
  883. goto err_free_mem;
  884. }
  885. platform_set_drvdata(pdev, dev);
  886. dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
  887. if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
  888. dev->regs = (u8 *)reg_map_ip_v2;
  889. else
  890. dev->regs = (u8 *)reg_map_ip_v1;
  891. pm_runtime_enable(dev->dev);
  892. r = pm_runtime_get_sync(dev->dev);
  893. if (IS_ERR_VALUE(r))
  894. goto err_free_mem;
  895. dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
  896. dev->errata = 0;
  897. if (dev->flags & OMAP_I2C_FLAG_APPLY_ERRATA_I207)
  898. dev->errata |= I2C_OMAP_ERRATA_I207;
  899. if (dev->rev <= OMAP_I2C_REV_ON_3430)
  900. dev->errata |= I2C_OMAP_ERRATA_I462;
  901. if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
  902. u16 s;
  903. /* Set up the fifo size - Get total size */
  904. s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
  905. dev->fifo_size = 0x8 << s;
  906. /*
  907. * Set up notification threshold as half the total available
  908. * size. This is to ensure that we can handle the status on int
  909. * call back latencies.
  910. */
  911. dev->fifo_size = (dev->fifo_size / 2);
  912. if (dev->rev >= OMAP_I2C_REV_ON_3530_4430)
  913. dev->b_hw = 0; /* Disable hardware fixes */
  914. else
  915. dev->b_hw = 1; /* Enable hardware fixes */
  916. /* calculate wakeup latency constraint for MPU */
  917. if (dev->set_mpu_wkup_lat != NULL)
  918. dev->latency = (1000000 * dev->fifo_size) /
  919. (1000 * dev->speed / 8);
  920. }
  921. /* reset ASAP, clearing any IRQs */
  922. omap_i2c_init(dev);
  923. isr = (dev->rev < OMAP_I2C_OMAP1_REV_2) ? omap_i2c_omap1_isr :
  924. omap_i2c_isr;
  925. r = request_irq(dev->irq, isr, IRQF_NO_SUSPEND, pdev->name, dev);
  926. if (r) {
  927. dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
  928. goto err_unuse_clocks;
  929. }
  930. dev_info(dev->dev, "bus %d rev%d.%d.%d at %d kHz\n", pdev->id,
  931. dev->dtrev, dev->rev >> 4, dev->rev & 0xf, dev->speed);
  932. adap = &dev->adapter;
  933. i2c_set_adapdata(adap, dev);
  934. adap->owner = THIS_MODULE;
  935. adap->class = I2C_CLASS_HWMON;
  936. strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
  937. adap->algo = &omap_i2c_algo;
  938. adap->dev.parent = &pdev->dev;
  939. adap->dev.of_node = pdev->dev.of_node;
  940. /* i2c device drivers may be active on return from add_adapter() */
  941. adap->nr = pdev->id;
  942. r = i2c_add_numbered_adapter(adap);
  943. if (r) {
  944. dev_err(dev->dev, "failure adding adapter\n");
  945. goto err_free_irq;
  946. }
  947. of_i2c_register_devices(adap);
  948. pm_runtime_put(dev->dev);
  949. return 0;
  950. err_free_irq:
  951. free_irq(dev->irq, dev);
  952. err_unuse_clocks:
  953. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  954. pm_runtime_put(dev->dev);
  955. iounmap(dev->base);
  956. pm_runtime_disable(&pdev->dev);
  957. err_free_mem:
  958. platform_set_drvdata(pdev, NULL);
  959. kfree(dev);
  960. err_release_region:
  961. release_mem_region(mem->start, resource_size(mem));
  962. return r;
  963. }
  964. static int __devexit omap_i2c_remove(struct platform_device *pdev)
  965. {
  966. struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
  967. struct resource *mem;
  968. int ret;
  969. platform_set_drvdata(pdev, NULL);
  970. free_irq(dev->irq, dev);
  971. i2c_del_adapter(&dev->adapter);
  972. ret = pm_runtime_get_sync(&pdev->dev);
  973. if (IS_ERR_VALUE(ret))
  974. return ret;
  975. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  976. pm_runtime_put(&pdev->dev);
  977. pm_runtime_disable(&pdev->dev);
  978. iounmap(dev->base);
  979. kfree(dev);
  980. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  981. release_mem_region(mem->start, resource_size(mem));
  982. return 0;
  983. }
  984. #ifdef CONFIG_PM
  985. #ifdef CONFIG_PM_RUNTIME
  986. static int omap_i2c_runtime_suspend(struct device *dev)
  987. {
  988. struct platform_device *pdev = to_platform_device(dev);
  989. struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
  990. u16 iv;
  991. _dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
  992. omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
  993. if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
  994. iv = omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
  995. } else {
  996. omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
  997. /* Flush posted write */
  998. omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
  999. }
  1000. return 0;
  1001. }
  1002. static int omap_i2c_runtime_resume(struct device *dev)
  1003. {
  1004. struct platform_device *pdev = to_platform_device(dev);
  1005. struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
  1006. if (_dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
  1007. omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, 0);
  1008. omap_i2c_write_reg(_dev, OMAP_I2C_PSC_REG, _dev->pscstate);
  1009. omap_i2c_write_reg(_dev, OMAP_I2C_SCLL_REG, _dev->scllstate);
  1010. omap_i2c_write_reg(_dev, OMAP_I2C_SCLH_REG, _dev->sclhstate);
  1011. omap_i2c_write_reg(_dev, OMAP_I2C_BUF_REG, _dev->bufstate);
  1012. omap_i2c_write_reg(_dev, OMAP_I2C_SYSC_REG, _dev->syscstate);
  1013. omap_i2c_write_reg(_dev, OMAP_I2C_WE_REG, _dev->westate);
  1014. omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  1015. }
  1016. /*
  1017. * Don't write to this register if the IE state is 0 as it can
  1018. * cause deadlock.
  1019. */
  1020. if (_dev->iestate)
  1021. omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, _dev->iestate);
  1022. return 0;
  1023. }
  1024. #endif /* CONFIG_PM_RUNTIME */
  1025. static struct dev_pm_ops omap_i2c_pm_ops = {
  1026. SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
  1027. omap_i2c_runtime_resume, NULL)
  1028. };
  1029. #define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
  1030. #else
  1031. #define OMAP_I2C_PM_OPS NULL
  1032. #endif /* CONFIG_PM */
  1033. static struct platform_driver omap_i2c_driver = {
  1034. .probe = omap_i2c_probe,
  1035. .remove = __devexit_p(omap_i2c_remove),
  1036. .driver = {
  1037. .name = "omap_i2c",
  1038. .owner = THIS_MODULE,
  1039. .pm = OMAP_I2C_PM_OPS,
  1040. .of_match_table = of_match_ptr(omap_i2c_of_match),
  1041. },
  1042. };
  1043. /* I2C may be needed to bring up other drivers */
  1044. static int __init
  1045. omap_i2c_init_driver(void)
  1046. {
  1047. return platform_driver_register(&omap_i2c_driver);
  1048. }
  1049. subsys_initcall(omap_i2c_init_driver);
  1050. static void __exit omap_i2c_exit_driver(void)
  1051. {
  1052. platform_driver_unregister(&omap_i2c_driver);
  1053. }
  1054. module_exit(omap_i2c_exit_driver);
  1055. MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
  1056. MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
  1057. MODULE_LICENSE("GPL");
  1058. MODULE_ALIAS("platform:omap_i2c");