exynos_drm_fimc.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/pm_runtime.h>
  19. #include <plat/map-base.h>
  20. #include <drm/drmP.h>
  21. #include <drm/exynos_drm.h>
  22. #include "regs-fimc.h"
  23. #include "exynos_drm_ipp.h"
  24. #include "exynos_drm_fimc.h"
  25. /*
  26. * FIMC is stand for Fully Interactive Mobile Camera and
  27. * supports image scaler/rotator and input/output DMA operations.
  28. * input DMA reads image data from the memory.
  29. * output DMA writes image data to memory.
  30. * FIMC supports image rotation and image effect functions.
  31. *
  32. * M2M operation : supports crop/scale/rotation/csc so on.
  33. * Memory ----> FIMC H/W ----> Memory.
  34. * Writeback operation : supports cloned screen with FIMD.
  35. * FIMD ----> FIMC H/W ----> Memory.
  36. * Output operation : supports direct display using local path.
  37. * Memory ----> FIMC H/W ----> FIMD.
  38. */
  39. /*
  40. * TODO
  41. * 1. check suspend/resume api if needed.
  42. * 2. need to check use case platform_device_id.
  43. * 3. check src/dst size with, height.
  44. * 4. added check_prepare api for right register.
  45. * 5. need to add supported list in prop_list.
  46. * 6. check prescaler/scaler optimization.
  47. */
  48. #define FIMC_MAX_DEVS 4
  49. #define FIMC_MAX_SRC 2
  50. #define FIMC_MAX_DST 32
  51. #define FIMC_SHFACTOR 10
  52. #define FIMC_BUF_STOP 1
  53. #define FIMC_BUF_START 2
  54. #define FIMC_REG_SZ 32
  55. #define FIMC_WIDTH_ITU_709 1280
  56. #define FIMC_REFRESH_MAX 60
  57. #define FIMC_REFRESH_MIN 12
  58. #define FIMC_CROP_MAX 8192
  59. #define FIMC_CROP_MIN 32
  60. #define FIMC_SCALE_MAX 4224
  61. #define FIMC_SCALE_MIN 32
  62. #define get_fimc_context(dev) platform_get_drvdata(to_platform_device(dev))
  63. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  64. struct fimc_context, ippdrv);
  65. #define fimc_read(offset) readl(ctx->regs + (offset))
  66. #define fimc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
  67. enum fimc_wb {
  68. FIMC_WB_NONE,
  69. FIMC_WB_A,
  70. FIMC_WB_B,
  71. };
  72. /*
  73. * A structure of scaler.
  74. *
  75. * @range: narrow, wide.
  76. * @bypass: unused scaler path.
  77. * @up_h: horizontal scale up.
  78. * @up_v: vertical scale up.
  79. * @hratio: horizontal ratio.
  80. * @vratio: vertical ratio.
  81. */
  82. struct fimc_scaler {
  83. bool range;
  84. bool bypass;
  85. bool up_h;
  86. bool up_v;
  87. u32 hratio;
  88. u32 vratio;
  89. };
  90. /*
  91. * A structure of scaler capability.
  92. *
  93. * find user manual table 43-1.
  94. * @in_hori: scaler input horizontal size.
  95. * @bypass: scaler bypass mode.
  96. * @dst_h_wo_rot: target horizontal size without output rotation.
  97. * @dst_h_rot: target horizontal size with output rotation.
  98. * @rl_w_wo_rot: real width without input rotation.
  99. * @rl_h_rot: real height without output rotation.
  100. */
  101. struct fimc_capability {
  102. /* scaler */
  103. u32 in_hori;
  104. u32 bypass;
  105. /* output rotator */
  106. u32 dst_h_wo_rot;
  107. u32 dst_h_rot;
  108. /* input rotator */
  109. u32 rl_w_wo_rot;
  110. u32 rl_h_rot;
  111. };
  112. /*
  113. * A structure of fimc driver data.
  114. *
  115. * @parent_clk: name of parent clock.
  116. */
  117. struct fimc_driverdata {
  118. char *parent_clk;
  119. };
  120. /*
  121. * A structure of fimc context.
  122. *
  123. * @ippdrv: prepare initialization using ippdrv.
  124. * @regs_res: register resources.
  125. * @regs: memory mapped io registers.
  126. * @lock: locking of operations.
  127. * @sclk_fimc_clk: fimc source clock.
  128. * @fimc_clk: fimc clock.
  129. * @wb_clk: writeback a clock.
  130. * @wb_b_clk: writeback b clock.
  131. * @sc: scaler infomations.
  132. * @odr: ordering of YUV.
  133. * @ver: fimc version.
  134. * @pol: porarity of writeback.
  135. * @id: fimc id.
  136. * @irq: irq number.
  137. * @suspended: qos operations.
  138. */
  139. struct fimc_context {
  140. struct exynos_drm_ippdrv ippdrv;
  141. struct resource *regs_res;
  142. void __iomem *regs;
  143. struct mutex lock;
  144. struct clk *sclk_fimc_clk;
  145. struct clk *fimc_clk;
  146. struct clk *wb_clk;
  147. struct clk *wb_b_clk;
  148. struct fimc_scaler sc;
  149. struct fimc_driverdata *ddata;
  150. struct exynos_drm_ipp_pol pol;
  151. int id;
  152. int irq;
  153. bool suspended;
  154. };
  155. static void fimc_sw_reset(struct fimc_context *ctx, bool pattern)
  156. {
  157. u32 cfg;
  158. DRM_DEBUG_KMS("%s:pattern[%d]\n", __func__, pattern);
  159. cfg = fimc_read(EXYNOS_CISRCFMT);
  160. cfg |= EXYNOS_CISRCFMT_ITU601_8BIT;
  161. if (pattern)
  162. cfg |= EXYNOS_CIGCTRL_TESTPATTERN_COLOR_BAR;
  163. fimc_write(cfg, EXYNOS_CISRCFMT);
  164. /* s/w reset */
  165. cfg = fimc_read(EXYNOS_CIGCTRL);
  166. cfg |= (EXYNOS_CIGCTRL_SWRST);
  167. fimc_write(cfg, EXYNOS_CIGCTRL);
  168. /* s/w reset complete */
  169. cfg = fimc_read(EXYNOS_CIGCTRL);
  170. cfg &= ~EXYNOS_CIGCTRL_SWRST;
  171. fimc_write(cfg, EXYNOS_CIGCTRL);
  172. /* reset sequence */
  173. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  174. }
  175. static void fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
  176. {
  177. u32 camblk_cfg;
  178. DRM_DEBUG_KMS("%s\n", __func__);
  179. camblk_cfg = readl(SYSREG_CAMERA_BLK);
  180. camblk_cfg &= ~(SYSREG_FIMD0WB_DEST_MASK);
  181. camblk_cfg |= ctx->id << (SYSREG_FIMD0WB_DEST_SHIFT);
  182. writel(camblk_cfg, SYSREG_CAMERA_BLK);
  183. }
  184. static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
  185. {
  186. u32 cfg;
  187. DRM_DEBUG_KMS("%s:wb[%d]\n", __func__, wb);
  188. cfg = fimc_read(EXYNOS_CIGCTRL);
  189. cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
  190. EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
  191. EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
  192. EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
  193. EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
  194. EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
  195. switch (wb) {
  196. case FIMC_WB_A:
  197. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
  198. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  199. break;
  200. case FIMC_WB_B:
  201. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
  202. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  203. break;
  204. case FIMC_WB_NONE:
  205. default:
  206. cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
  207. EXYNOS_CIGCTRL_SELWRITEBACK_A |
  208. EXYNOS_CIGCTRL_SELCAM_MIPI_A |
  209. EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
  210. break;
  211. }
  212. fimc_write(cfg, EXYNOS_CIGCTRL);
  213. }
  214. static void fimc_set_polarity(struct fimc_context *ctx,
  215. struct exynos_drm_ipp_pol *pol)
  216. {
  217. u32 cfg;
  218. DRM_DEBUG_KMS("%s:inv_pclk[%d]inv_vsync[%d]\n",
  219. __func__, pol->inv_pclk, pol->inv_vsync);
  220. DRM_DEBUG_KMS("%s:inv_href[%d]inv_hsync[%d]\n",
  221. __func__, pol->inv_href, pol->inv_hsync);
  222. cfg = fimc_read(EXYNOS_CIGCTRL);
  223. cfg &= ~(EXYNOS_CIGCTRL_INVPOLPCLK | EXYNOS_CIGCTRL_INVPOLVSYNC |
  224. EXYNOS_CIGCTRL_INVPOLHREF | EXYNOS_CIGCTRL_INVPOLHSYNC);
  225. if (pol->inv_pclk)
  226. cfg |= EXYNOS_CIGCTRL_INVPOLPCLK;
  227. if (pol->inv_vsync)
  228. cfg |= EXYNOS_CIGCTRL_INVPOLVSYNC;
  229. if (pol->inv_href)
  230. cfg |= EXYNOS_CIGCTRL_INVPOLHREF;
  231. if (pol->inv_hsync)
  232. cfg |= EXYNOS_CIGCTRL_INVPOLHSYNC;
  233. fimc_write(cfg, EXYNOS_CIGCTRL);
  234. }
  235. static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
  236. {
  237. u32 cfg;
  238. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  239. cfg = fimc_read(EXYNOS_CIGCTRL);
  240. if (enable)
  241. cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
  242. else
  243. cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
  244. fimc_write(cfg, EXYNOS_CIGCTRL);
  245. }
  246. static void fimc_handle_irq(struct fimc_context *ctx, bool enable,
  247. bool overflow, bool level)
  248. {
  249. u32 cfg;
  250. DRM_DEBUG_KMS("%s:enable[%d]overflow[%d]level[%d]\n", __func__,
  251. enable, overflow, level);
  252. cfg = fimc_read(EXYNOS_CIGCTRL);
  253. if (enable) {
  254. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_LEVEL);
  255. cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE;
  256. if (overflow)
  257. cfg |= EXYNOS_CIGCTRL_IRQ_OVFEN;
  258. if (level)
  259. cfg |= EXYNOS_CIGCTRL_IRQ_LEVEL;
  260. } else
  261. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_ENABLE);
  262. fimc_write(cfg, EXYNOS_CIGCTRL);
  263. }
  264. static void fimc_clear_irq(struct fimc_context *ctx)
  265. {
  266. u32 cfg;
  267. DRM_DEBUG_KMS("%s\n", __func__);
  268. cfg = fimc_read(EXYNOS_CIGCTRL);
  269. cfg |= EXYNOS_CIGCTRL_IRQ_CLR;
  270. fimc_write(cfg, EXYNOS_CIGCTRL);
  271. }
  272. static bool fimc_check_ovf(struct fimc_context *ctx)
  273. {
  274. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  275. u32 cfg, status, flag;
  276. status = fimc_read(EXYNOS_CISTATUS);
  277. flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
  278. EXYNOS_CISTATUS_OVFICR;
  279. DRM_DEBUG_KMS("%s:flag[0x%x]\n", __func__, flag);
  280. if (status & flag) {
  281. cfg = fimc_read(EXYNOS_CIWDOFST);
  282. cfg |= (EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  283. EXYNOS_CIWDOFST_CLROVFICR);
  284. fimc_write(cfg, EXYNOS_CIWDOFST);
  285. cfg = fimc_read(EXYNOS_CIWDOFST);
  286. cfg &= ~(EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  287. EXYNOS_CIWDOFST_CLROVFICR);
  288. fimc_write(cfg, EXYNOS_CIWDOFST);
  289. dev_err(ippdrv->dev, "occured overflow at %d, status 0x%x.\n",
  290. ctx->id, status);
  291. return true;
  292. }
  293. return false;
  294. }
  295. static bool fimc_check_frame_end(struct fimc_context *ctx)
  296. {
  297. u32 cfg;
  298. cfg = fimc_read(EXYNOS_CISTATUS);
  299. DRM_DEBUG_KMS("%s:cfg[0x%x]\n", __func__, cfg);
  300. if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
  301. return false;
  302. cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
  303. fimc_write(cfg, EXYNOS_CISTATUS);
  304. return true;
  305. }
  306. static int fimc_get_buf_id(struct fimc_context *ctx)
  307. {
  308. u32 cfg;
  309. int frame_cnt, buf_id;
  310. DRM_DEBUG_KMS("%s\n", __func__);
  311. cfg = fimc_read(EXYNOS_CISTATUS2);
  312. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
  313. if (frame_cnt == 0)
  314. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
  315. DRM_DEBUG_KMS("%s:present[%d]before[%d]\n", __func__,
  316. EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
  317. EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
  318. if (frame_cnt == 0) {
  319. DRM_ERROR("failed to get frame count.\n");
  320. return -EIO;
  321. }
  322. buf_id = frame_cnt - 1;
  323. DRM_DEBUG_KMS("%s:buf_id[%d]\n", __func__, buf_id);
  324. return buf_id;
  325. }
  326. static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
  327. {
  328. u32 cfg;
  329. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  330. cfg = fimc_read(EXYNOS_CIOCTRL);
  331. if (enable)
  332. cfg |= EXYNOS_CIOCTRL_LASTENDEN;
  333. else
  334. cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
  335. fimc_write(cfg, EXYNOS_CIOCTRL);
  336. }
  337. static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  338. {
  339. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  340. u32 cfg;
  341. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  342. /* RGB */
  343. cfg = fimc_read(EXYNOS_CISCCTRL);
  344. cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
  345. switch (fmt) {
  346. case DRM_FORMAT_RGB565:
  347. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
  348. fimc_write(cfg, EXYNOS_CISCCTRL);
  349. return 0;
  350. case DRM_FORMAT_RGB888:
  351. case DRM_FORMAT_XRGB8888:
  352. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
  353. fimc_write(cfg, EXYNOS_CISCCTRL);
  354. return 0;
  355. default:
  356. /* bypass */
  357. break;
  358. }
  359. /* YUV */
  360. cfg = fimc_read(EXYNOS_MSCTRL);
  361. cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
  362. EXYNOS_MSCTRL_C_INT_IN_2PLANE |
  363. EXYNOS_MSCTRL_ORDER422_YCBYCR);
  364. switch (fmt) {
  365. case DRM_FORMAT_YUYV:
  366. cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
  367. break;
  368. case DRM_FORMAT_YVYU:
  369. cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
  370. break;
  371. case DRM_FORMAT_UYVY:
  372. cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
  373. break;
  374. case DRM_FORMAT_VYUY:
  375. case DRM_FORMAT_YUV444:
  376. cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
  377. break;
  378. case DRM_FORMAT_NV21:
  379. case DRM_FORMAT_NV61:
  380. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
  381. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  382. break;
  383. case DRM_FORMAT_YUV422:
  384. case DRM_FORMAT_YUV420:
  385. case DRM_FORMAT_YVU420:
  386. cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
  387. break;
  388. case DRM_FORMAT_NV12:
  389. case DRM_FORMAT_NV12MT:
  390. case DRM_FORMAT_NV16:
  391. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
  392. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  393. break;
  394. default:
  395. dev_err(ippdrv->dev, "inavlid source yuv order 0x%x.\n", fmt);
  396. return -EINVAL;
  397. }
  398. fimc_write(cfg, EXYNOS_MSCTRL);
  399. return 0;
  400. }
  401. static int fimc_src_set_fmt(struct device *dev, u32 fmt)
  402. {
  403. struct fimc_context *ctx = get_fimc_context(dev);
  404. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  405. u32 cfg;
  406. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  407. cfg = fimc_read(EXYNOS_MSCTRL);
  408. cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
  409. switch (fmt) {
  410. case DRM_FORMAT_RGB565:
  411. case DRM_FORMAT_RGB888:
  412. case DRM_FORMAT_XRGB8888:
  413. cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
  414. break;
  415. case DRM_FORMAT_YUV444:
  416. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  417. break;
  418. case DRM_FORMAT_YUYV:
  419. case DRM_FORMAT_YVYU:
  420. case DRM_FORMAT_UYVY:
  421. case DRM_FORMAT_VYUY:
  422. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
  423. break;
  424. case DRM_FORMAT_NV16:
  425. case DRM_FORMAT_NV61:
  426. case DRM_FORMAT_YUV422:
  427. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
  428. break;
  429. case DRM_FORMAT_YUV420:
  430. case DRM_FORMAT_YVU420:
  431. case DRM_FORMAT_NV12:
  432. case DRM_FORMAT_NV21:
  433. case DRM_FORMAT_NV12MT:
  434. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  435. break;
  436. default:
  437. dev_err(ippdrv->dev, "inavlid source format 0x%x.\n", fmt);
  438. return -EINVAL;
  439. }
  440. fimc_write(cfg, EXYNOS_MSCTRL);
  441. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  442. cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
  443. if (fmt == DRM_FORMAT_NV12MT)
  444. cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
  445. else
  446. cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
  447. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  448. return fimc_src_set_fmt_order(ctx, fmt);
  449. }
  450. static int fimc_src_set_transf(struct device *dev,
  451. enum drm_exynos_degree degree,
  452. enum drm_exynos_flip flip, bool *swap)
  453. {
  454. struct fimc_context *ctx = get_fimc_context(dev);
  455. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  456. u32 cfg1, cfg2;
  457. DRM_DEBUG_KMS("%s:degree[%d]flip[0x%x]\n", __func__,
  458. degree, flip);
  459. cfg1 = fimc_read(EXYNOS_MSCTRL);
  460. cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
  461. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  462. cfg2 = fimc_read(EXYNOS_CITRGFMT);
  463. cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  464. switch (degree) {
  465. case EXYNOS_DRM_DEGREE_0:
  466. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  467. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  468. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  469. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  470. break;
  471. case EXYNOS_DRM_DEGREE_90:
  472. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  473. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  474. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  475. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  476. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  477. break;
  478. case EXYNOS_DRM_DEGREE_180:
  479. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  480. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  481. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  482. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  483. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  484. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  485. break;
  486. case EXYNOS_DRM_DEGREE_270:
  487. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  488. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  489. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  490. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  491. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  492. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  493. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  494. break;
  495. default:
  496. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  497. return -EINVAL;
  498. }
  499. fimc_write(cfg1, EXYNOS_MSCTRL);
  500. fimc_write(cfg2, EXYNOS_CITRGFMT);
  501. *swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;
  502. return 0;
  503. }
  504. static int fimc_set_window(struct fimc_context *ctx,
  505. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  506. {
  507. u32 cfg, h1, h2, v1, v2;
  508. /* cropped image */
  509. h1 = pos->x;
  510. h2 = sz->hsize - pos->w - pos->x;
  511. v1 = pos->y;
  512. v2 = sz->vsize - pos->h - pos->y;
  513. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
  514. __func__, pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
  515. DRM_DEBUG_KMS("%s:h1[%d]h2[%d]v1[%d]v2[%d]\n", __func__,
  516. h1, h2, v1, v2);
  517. /*
  518. * set window offset 1, 2 size
  519. * check figure 43-21 in user manual
  520. */
  521. cfg = fimc_read(EXYNOS_CIWDOFST);
  522. cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
  523. EXYNOS_CIWDOFST_WINVEROFST_MASK);
  524. cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
  525. EXYNOS_CIWDOFST_WINVEROFST(v1));
  526. cfg |= EXYNOS_CIWDOFST_WINOFSEN;
  527. fimc_write(cfg, EXYNOS_CIWDOFST);
  528. cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
  529. EXYNOS_CIWDOFST2_WINVEROFST2(v2));
  530. fimc_write(cfg, EXYNOS_CIWDOFST2);
  531. return 0;
  532. }
  533. static int fimc_src_set_size(struct device *dev, int swap,
  534. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  535. {
  536. struct fimc_context *ctx = get_fimc_context(dev);
  537. struct drm_exynos_pos img_pos = *pos;
  538. struct drm_exynos_sz img_sz = *sz;
  539. u32 cfg;
  540. DRM_DEBUG_KMS("%s:swap[%d]hsize[%d]vsize[%d]\n",
  541. __func__, swap, sz->hsize, sz->vsize);
  542. /* original size */
  543. cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
  544. EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));
  545. fimc_write(cfg, EXYNOS_ORGISIZE);
  546. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]\n", __func__,
  547. pos->x, pos->y, pos->w, pos->h);
  548. if (swap) {
  549. img_pos.w = pos->h;
  550. img_pos.h = pos->w;
  551. img_sz.hsize = sz->vsize;
  552. img_sz.vsize = sz->hsize;
  553. }
  554. /* set input DMA image size */
  555. cfg = fimc_read(EXYNOS_CIREAL_ISIZE);
  556. cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
  557. EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
  558. cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
  559. EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
  560. fimc_write(cfg, EXYNOS_CIREAL_ISIZE);
  561. /*
  562. * set input FIFO image size
  563. * for now, we support only ITU601 8 bit mode
  564. */
  565. cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
  566. EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
  567. EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
  568. fimc_write(cfg, EXYNOS_CISRCFMT);
  569. /* offset Y(RGB), Cb, Cr */
  570. cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
  571. EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
  572. fimc_write(cfg, EXYNOS_CIIYOFF);
  573. cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
  574. EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
  575. fimc_write(cfg, EXYNOS_CIICBOFF);
  576. cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
  577. EXYNOS_CIICROFF_VERTICAL(img_pos.y));
  578. fimc_write(cfg, EXYNOS_CIICROFF);
  579. return fimc_set_window(ctx, &img_pos, &img_sz);
  580. }
  581. static int fimc_src_set_addr(struct device *dev,
  582. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  583. enum drm_exynos_ipp_buf_type buf_type)
  584. {
  585. struct fimc_context *ctx = get_fimc_context(dev);
  586. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  587. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->cmd;
  588. struct drm_exynos_ipp_property *property;
  589. struct drm_exynos_ipp_config *config;
  590. if (!c_node) {
  591. DRM_ERROR("failed to get c_node.\n");
  592. return -EINVAL;
  593. }
  594. property = &c_node->property;
  595. if (!property) {
  596. DRM_ERROR("failed to get property.\n");
  597. return -EINVAL;
  598. }
  599. DRM_DEBUG_KMS("%s:prop_id[%d]buf_id[%d]buf_type[%d]\n", __func__,
  600. property->prop_id, buf_id, buf_type);
  601. if (buf_id > FIMC_MAX_SRC) {
  602. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  603. return -ENOMEM;
  604. }
  605. /* address register set */
  606. switch (buf_type) {
  607. case IPP_BUF_ENQUEUE:
  608. config = &property->config[EXYNOS_DRM_OPS_SRC];
  609. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  610. EXYNOS_CIIYSA(buf_id));
  611. if (config->fmt == DRM_FORMAT_YVU420) {
  612. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  613. EXYNOS_CIICBSA(buf_id));
  614. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  615. EXYNOS_CIICRSA(buf_id));
  616. } else {
  617. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  618. EXYNOS_CIICBSA(buf_id));
  619. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  620. EXYNOS_CIICRSA(buf_id));
  621. }
  622. break;
  623. case IPP_BUF_DEQUEUE:
  624. fimc_write(0x0, EXYNOS_CIIYSA(buf_id));
  625. fimc_write(0x0, EXYNOS_CIICBSA(buf_id));
  626. fimc_write(0x0, EXYNOS_CIICRSA(buf_id));
  627. break;
  628. default:
  629. /* bypass */
  630. break;
  631. }
  632. return 0;
  633. }
  634. static struct exynos_drm_ipp_ops fimc_src_ops = {
  635. .set_fmt = fimc_src_set_fmt,
  636. .set_transf = fimc_src_set_transf,
  637. .set_size = fimc_src_set_size,
  638. .set_addr = fimc_src_set_addr,
  639. };
  640. static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  641. {
  642. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  643. u32 cfg;
  644. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  645. /* RGB */
  646. cfg = fimc_read(EXYNOS_CISCCTRL);
  647. cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
  648. switch (fmt) {
  649. case DRM_FORMAT_RGB565:
  650. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
  651. fimc_write(cfg, EXYNOS_CISCCTRL);
  652. return 0;
  653. case DRM_FORMAT_RGB888:
  654. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
  655. fimc_write(cfg, EXYNOS_CISCCTRL);
  656. return 0;
  657. case DRM_FORMAT_XRGB8888:
  658. cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
  659. EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
  660. fimc_write(cfg, EXYNOS_CISCCTRL);
  661. break;
  662. default:
  663. /* bypass */
  664. break;
  665. }
  666. /* YUV */
  667. cfg = fimc_read(EXYNOS_CIOCTRL);
  668. cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
  669. EXYNOS_CIOCTRL_ORDER422_MASK |
  670. EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
  671. switch (fmt) {
  672. case DRM_FORMAT_XRGB8888:
  673. cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
  674. break;
  675. case DRM_FORMAT_YUYV:
  676. cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
  677. break;
  678. case DRM_FORMAT_YVYU:
  679. cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
  680. break;
  681. case DRM_FORMAT_UYVY:
  682. cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
  683. break;
  684. case DRM_FORMAT_VYUY:
  685. cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
  686. break;
  687. case DRM_FORMAT_NV21:
  688. case DRM_FORMAT_NV61:
  689. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
  690. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  691. break;
  692. case DRM_FORMAT_YUV422:
  693. case DRM_FORMAT_YUV420:
  694. case DRM_FORMAT_YVU420:
  695. cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
  696. break;
  697. case DRM_FORMAT_NV12:
  698. case DRM_FORMAT_NV12MT:
  699. case DRM_FORMAT_NV16:
  700. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
  701. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  702. break;
  703. default:
  704. dev_err(ippdrv->dev, "inavlid target yuv order 0x%x.\n", fmt);
  705. return -EINVAL;
  706. }
  707. fimc_write(cfg, EXYNOS_CIOCTRL);
  708. return 0;
  709. }
  710. static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
  711. {
  712. struct fimc_context *ctx = get_fimc_context(dev);
  713. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  714. u32 cfg;
  715. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  716. cfg = fimc_read(EXYNOS_CIEXTEN);
  717. if (fmt == DRM_FORMAT_AYUV) {
  718. cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
  719. fimc_write(cfg, EXYNOS_CIEXTEN);
  720. } else {
  721. cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
  722. fimc_write(cfg, EXYNOS_CIEXTEN);
  723. cfg = fimc_read(EXYNOS_CITRGFMT);
  724. cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
  725. switch (fmt) {
  726. case DRM_FORMAT_RGB565:
  727. case DRM_FORMAT_RGB888:
  728. case DRM_FORMAT_XRGB8888:
  729. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
  730. break;
  731. case DRM_FORMAT_YUYV:
  732. case DRM_FORMAT_YVYU:
  733. case DRM_FORMAT_UYVY:
  734. case DRM_FORMAT_VYUY:
  735. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
  736. break;
  737. case DRM_FORMAT_NV16:
  738. case DRM_FORMAT_NV61:
  739. case DRM_FORMAT_YUV422:
  740. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
  741. break;
  742. case DRM_FORMAT_YUV420:
  743. case DRM_FORMAT_YVU420:
  744. case DRM_FORMAT_NV12:
  745. case DRM_FORMAT_NV12MT:
  746. case DRM_FORMAT_NV21:
  747. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
  748. break;
  749. default:
  750. dev_err(ippdrv->dev, "inavlid target format 0x%x.\n",
  751. fmt);
  752. return -EINVAL;
  753. }
  754. fimc_write(cfg, EXYNOS_CITRGFMT);
  755. }
  756. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  757. cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
  758. if (fmt == DRM_FORMAT_NV12MT)
  759. cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
  760. else
  761. cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
  762. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  763. return fimc_dst_set_fmt_order(ctx, fmt);
  764. }
  765. static int fimc_dst_set_transf(struct device *dev,
  766. enum drm_exynos_degree degree,
  767. enum drm_exynos_flip flip, bool *swap)
  768. {
  769. struct fimc_context *ctx = get_fimc_context(dev);
  770. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  771. u32 cfg;
  772. DRM_DEBUG_KMS("%s:degree[%d]flip[0x%x]\n", __func__,
  773. degree, flip);
  774. cfg = fimc_read(EXYNOS_CITRGFMT);
  775. cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
  776. cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  777. switch (degree) {
  778. case EXYNOS_DRM_DEGREE_0:
  779. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  780. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  781. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  782. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  783. break;
  784. case EXYNOS_DRM_DEGREE_90:
  785. cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  786. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  787. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  788. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  789. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  790. break;
  791. case EXYNOS_DRM_DEGREE_180:
  792. cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  793. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  794. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  795. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  796. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  797. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  798. break;
  799. case EXYNOS_DRM_DEGREE_270:
  800. cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
  801. EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  802. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  803. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  804. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  805. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  806. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  807. break;
  808. default:
  809. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  810. return -EINVAL;
  811. }
  812. fimc_write(cfg, EXYNOS_CITRGFMT);
  813. *swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;
  814. return 0;
  815. }
  816. static int fimc_get_ratio_shift(u32 src, u32 dst, u32 *ratio, u32 *shift)
  817. {
  818. DRM_DEBUG_KMS("%s:src[%d]dst[%d]\n", __func__, src, dst);
  819. if (src >= dst * 64) {
  820. DRM_ERROR("failed to make ratio and shift.\n");
  821. return -EINVAL;
  822. } else if (src >= dst * 32) {
  823. *ratio = 32;
  824. *shift = 5;
  825. } else if (src >= dst * 16) {
  826. *ratio = 16;
  827. *shift = 4;
  828. } else if (src >= dst * 8) {
  829. *ratio = 8;
  830. *shift = 3;
  831. } else if (src >= dst * 4) {
  832. *ratio = 4;
  833. *shift = 2;
  834. } else if (src >= dst * 2) {
  835. *ratio = 2;
  836. *shift = 1;
  837. } else {
  838. *ratio = 1;
  839. *shift = 0;
  840. }
  841. return 0;
  842. }
  843. static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
  844. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  845. {
  846. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  847. u32 cfg, cfg_ext, shfactor;
  848. u32 pre_dst_width, pre_dst_height;
  849. u32 pre_hratio, hfactor, pre_vratio, vfactor;
  850. int ret = 0;
  851. u32 src_w, src_h, dst_w, dst_h;
  852. cfg_ext = fimc_read(EXYNOS_CITRGFMT);
  853. if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
  854. src_w = src->h;
  855. src_h = src->w;
  856. } else {
  857. src_w = src->w;
  858. src_h = src->h;
  859. }
  860. if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
  861. dst_w = dst->h;
  862. dst_h = dst->w;
  863. } else {
  864. dst_w = dst->w;
  865. dst_h = dst->h;
  866. }
  867. ret = fimc_get_ratio_shift(src_w, dst_w, &pre_hratio, &hfactor);
  868. if (ret) {
  869. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  870. return ret;
  871. }
  872. ret = fimc_get_ratio_shift(src_h, dst_h, &pre_vratio, &vfactor);
  873. if (ret) {
  874. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  875. return ret;
  876. }
  877. pre_dst_width = src_w / pre_hratio;
  878. pre_dst_height = src_h / pre_vratio;
  879. DRM_DEBUG_KMS("%s:pre_dst_width[%d]pre_dst_height[%d]\n", __func__,
  880. pre_dst_width, pre_dst_height);
  881. DRM_DEBUG_KMS("%s:pre_hratio[%d]hfactor[%d]pre_vratio[%d]vfactor[%d]\n",
  882. __func__, pre_hratio, hfactor, pre_vratio, vfactor);
  883. sc->hratio = (src_w << 14) / (dst_w << hfactor);
  884. sc->vratio = (src_h << 14) / (dst_h << vfactor);
  885. sc->up_h = (dst_w >= src_w) ? true : false;
  886. sc->up_v = (dst_h >= src_h) ? true : false;
  887. DRM_DEBUG_KMS("%s:hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
  888. __func__, sc->hratio, sc->vratio, sc->up_h, sc->up_v);
  889. shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
  890. DRM_DEBUG_KMS("%s:shfactor[%d]\n", __func__, shfactor);
  891. cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
  892. EXYNOS_CISCPRERATIO_PREHORRATIO(pre_hratio) |
  893. EXYNOS_CISCPRERATIO_PREVERRATIO(pre_vratio));
  894. fimc_write(cfg, EXYNOS_CISCPRERATIO);
  895. cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
  896. EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
  897. fimc_write(cfg, EXYNOS_CISCPREDST);
  898. return ret;
  899. }
  900. static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
  901. {
  902. u32 cfg, cfg_ext;
  903. DRM_DEBUG_KMS("%s:range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
  904. __func__, sc->range, sc->bypass, sc->up_h, sc->up_v);
  905. DRM_DEBUG_KMS("%s:hratio[%d]vratio[%d]\n",
  906. __func__, sc->hratio, sc->vratio);
  907. cfg = fimc_read(EXYNOS_CISCCTRL);
  908. cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
  909. EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
  910. EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
  911. EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
  912. EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  913. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  914. if (sc->range)
  915. cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  916. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  917. if (sc->bypass)
  918. cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
  919. if (sc->up_h)
  920. cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
  921. if (sc->up_v)
  922. cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
  923. cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
  924. EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
  925. fimc_write(cfg, EXYNOS_CISCCTRL);
  926. cfg_ext = fimc_read(EXYNOS_CIEXTEN);
  927. cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
  928. cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
  929. cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
  930. EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
  931. fimc_write(cfg_ext, EXYNOS_CIEXTEN);
  932. }
  933. static int fimc_dst_set_size(struct device *dev, int swap,
  934. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  935. {
  936. struct fimc_context *ctx = get_fimc_context(dev);
  937. struct drm_exynos_pos img_pos = *pos;
  938. struct drm_exynos_sz img_sz = *sz;
  939. u32 cfg;
  940. DRM_DEBUG_KMS("%s:swap[%d]hsize[%d]vsize[%d]\n",
  941. __func__, swap, sz->hsize, sz->vsize);
  942. /* original size */
  943. cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
  944. EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));
  945. fimc_write(cfg, EXYNOS_ORGOSIZE);
  946. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]\n",
  947. __func__, pos->x, pos->y, pos->w, pos->h);
  948. /* CSC ITU */
  949. cfg = fimc_read(EXYNOS_CIGCTRL);
  950. cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
  951. if (sz->hsize >= FIMC_WIDTH_ITU_709)
  952. cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
  953. else
  954. cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
  955. fimc_write(cfg, EXYNOS_CIGCTRL);
  956. if (swap) {
  957. img_pos.w = pos->h;
  958. img_pos.h = pos->w;
  959. img_sz.hsize = sz->vsize;
  960. img_sz.vsize = sz->hsize;
  961. }
  962. /* target image size */
  963. cfg = fimc_read(EXYNOS_CITRGFMT);
  964. cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
  965. EXYNOS_CITRGFMT_TARGETV_MASK);
  966. cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
  967. EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
  968. fimc_write(cfg, EXYNOS_CITRGFMT);
  969. /* target area */
  970. cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
  971. fimc_write(cfg, EXYNOS_CITAREA);
  972. /* offset Y(RGB), Cb, Cr */
  973. cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
  974. EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
  975. fimc_write(cfg, EXYNOS_CIOYOFF);
  976. cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
  977. EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
  978. fimc_write(cfg, EXYNOS_CIOCBOFF);
  979. cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
  980. EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
  981. fimc_write(cfg, EXYNOS_CIOCROFF);
  982. return 0;
  983. }
  984. static int fimc_dst_get_buf_seq(struct fimc_context *ctx)
  985. {
  986. u32 cfg, i, buf_num = 0;
  987. u32 mask = 0x00000001;
  988. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  989. for (i = 0; i < FIMC_REG_SZ; i++)
  990. if (cfg & (mask << i))
  991. buf_num++;
  992. DRM_DEBUG_KMS("%s:buf_num[%d]\n", __func__, buf_num);
  993. return buf_num;
  994. }
  995. static int fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
  996. enum drm_exynos_ipp_buf_type buf_type)
  997. {
  998. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  999. bool enable;
  1000. u32 cfg;
  1001. u32 mask = 0x00000001 << buf_id;
  1002. int ret = 0;
  1003. DRM_DEBUG_KMS("%s:buf_id[%d]buf_type[%d]\n", __func__,
  1004. buf_id, buf_type);
  1005. mutex_lock(&ctx->lock);
  1006. /* mask register set */
  1007. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  1008. switch (buf_type) {
  1009. case IPP_BUF_ENQUEUE:
  1010. enable = true;
  1011. break;
  1012. case IPP_BUF_DEQUEUE:
  1013. enable = false;
  1014. break;
  1015. default:
  1016. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  1017. ret = -EINVAL;
  1018. goto err_unlock;
  1019. }
  1020. /* sequence id */
  1021. cfg &= (~mask);
  1022. cfg |= (enable << buf_id);
  1023. fimc_write(cfg, EXYNOS_CIFCNTSEQ);
  1024. /* interrupt enable */
  1025. if (buf_type == IPP_BUF_ENQUEUE &&
  1026. fimc_dst_get_buf_seq(ctx) >= FIMC_BUF_START)
  1027. fimc_handle_irq(ctx, true, false, true);
  1028. /* interrupt disable */
  1029. if (buf_type == IPP_BUF_DEQUEUE &&
  1030. fimc_dst_get_buf_seq(ctx) <= FIMC_BUF_STOP)
  1031. fimc_handle_irq(ctx, false, false, true);
  1032. err_unlock:
  1033. mutex_unlock(&ctx->lock);
  1034. return ret;
  1035. }
  1036. static int fimc_dst_set_addr(struct device *dev,
  1037. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1038. enum drm_exynos_ipp_buf_type buf_type)
  1039. {
  1040. struct fimc_context *ctx = get_fimc_context(dev);
  1041. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1042. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->cmd;
  1043. struct drm_exynos_ipp_property *property;
  1044. struct drm_exynos_ipp_config *config;
  1045. if (!c_node) {
  1046. DRM_ERROR("failed to get c_node.\n");
  1047. return -EINVAL;
  1048. }
  1049. property = &c_node->property;
  1050. if (!property) {
  1051. DRM_ERROR("failed to get property.\n");
  1052. return -EINVAL;
  1053. }
  1054. DRM_DEBUG_KMS("%s:prop_id[%d]buf_id[%d]buf_type[%d]\n", __func__,
  1055. property->prop_id, buf_id, buf_type);
  1056. if (buf_id > FIMC_MAX_DST) {
  1057. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  1058. return -ENOMEM;
  1059. }
  1060. /* address register set */
  1061. switch (buf_type) {
  1062. case IPP_BUF_ENQUEUE:
  1063. config = &property->config[EXYNOS_DRM_OPS_DST];
  1064. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1065. EXYNOS_CIOYSA(buf_id));
  1066. if (config->fmt == DRM_FORMAT_YVU420) {
  1067. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1068. EXYNOS_CIOCBSA(buf_id));
  1069. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1070. EXYNOS_CIOCRSA(buf_id));
  1071. } else {
  1072. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1073. EXYNOS_CIOCBSA(buf_id));
  1074. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1075. EXYNOS_CIOCRSA(buf_id));
  1076. }
  1077. break;
  1078. case IPP_BUF_DEQUEUE:
  1079. fimc_write(0x0, EXYNOS_CIOYSA(buf_id));
  1080. fimc_write(0x0, EXYNOS_CIOCBSA(buf_id));
  1081. fimc_write(0x0, EXYNOS_CIOCRSA(buf_id));
  1082. break;
  1083. default:
  1084. /* bypass */
  1085. break;
  1086. }
  1087. return fimc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1088. }
  1089. static struct exynos_drm_ipp_ops fimc_dst_ops = {
  1090. .set_fmt = fimc_dst_set_fmt,
  1091. .set_transf = fimc_dst_set_transf,
  1092. .set_size = fimc_dst_set_size,
  1093. .set_addr = fimc_dst_set_addr,
  1094. };
  1095. static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
  1096. {
  1097. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  1098. if (enable) {
  1099. clk_enable(ctx->sclk_fimc_clk);
  1100. clk_enable(ctx->fimc_clk);
  1101. clk_enable(ctx->wb_clk);
  1102. ctx->suspended = false;
  1103. } else {
  1104. clk_disable(ctx->sclk_fimc_clk);
  1105. clk_disable(ctx->fimc_clk);
  1106. clk_disable(ctx->wb_clk);
  1107. ctx->suspended = true;
  1108. }
  1109. return 0;
  1110. }
  1111. static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
  1112. {
  1113. struct fimc_context *ctx = dev_id;
  1114. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1115. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->cmd;
  1116. struct drm_exynos_ipp_event_work *event_work =
  1117. c_node->event_work;
  1118. int buf_id;
  1119. DRM_DEBUG_KMS("%s:fimc id[%d]\n", __func__, ctx->id);
  1120. fimc_clear_irq(ctx);
  1121. if (fimc_check_ovf(ctx))
  1122. return IRQ_NONE;
  1123. if (!fimc_check_frame_end(ctx))
  1124. return IRQ_NONE;
  1125. buf_id = fimc_get_buf_id(ctx);
  1126. if (buf_id < 0)
  1127. return IRQ_HANDLED;
  1128. DRM_DEBUG_KMS("%s:buf_id[%d]\n", __func__, buf_id);
  1129. if (fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE) < 0) {
  1130. DRM_ERROR("failed to dequeue.\n");
  1131. return IRQ_HANDLED;
  1132. }
  1133. event_work->ippdrv = ippdrv;
  1134. event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
  1135. queue_work(ippdrv->event_workq, (struct work_struct *)event_work);
  1136. return IRQ_HANDLED;
  1137. }
  1138. static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1139. {
  1140. struct drm_exynos_ipp_prop_list *prop_list;
  1141. DRM_DEBUG_KMS("%s\n", __func__);
  1142. prop_list = devm_kzalloc(ippdrv->dev, sizeof(*prop_list), GFP_KERNEL);
  1143. if (!prop_list) {
  1144. DRM_ERROR("failed to alloc property list.\n");
  1145. return -ENOMEM;
  1146. }
  1147. prop_list->version = 1;
  1148. prop_list->writeback = 1;
  1149. prop_list->refresh_min = FIMC_REFRESH_MIN;
  1150. prop_list->refresh_max = FIMC_REFRESH_MAX;
  1151. prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
  1152. (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1153. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1154. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1155. (1 << EXYNOS_DRM_DEGREE_90) |
  1156. (1 << EXYNOS_DRM_DEGREE_180) |
  1157. (1 << EXYNOS_DRM_DEGREE_270);
  1158. prop_list->csc = 1;
  1159. prop_list->crop = 1;
  1160. prop_list->crop_max.hsize = FIMC_CROP_MAX;
  1161. prop_list->crop_max.vsize = FIMC_CROP_MAX;
  1162. prop_list->crop_min.hsize = FIMC_CROP_MIN;
  1163. prop_list->crop_min.vsize = FIMC_CROP_MIN;
  1164. prop_list->scale = 1;
  1165. prop_list->scale_max.hsize = FIMC_SCALE_MAX;
  1166. prop_list->scale_max.vsize = FIMC_SCALE_MAX;
  1167. prop_list->scale_min.hsize = FIMC_SCALE_MIN;
  1168. prop_list->scale_min.vsize = FIMC_SCALE_MIN;
  1169. ippdrv->prop_list = prop_list;
  1170. return 0;
  1171. }
  1172. static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
  1173. {
  1174. switch (flip) {
  1175. case EXYNOS_DRM_FLIP_NONE:
  1176. case EXYNOS_DRM_FLIP_VERTICAL:
  1177. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1178. return true;
  1179. default:
  1180. DRM_DEBUG_KMS("%s:invalid flip\n", __func__);
  1181. return false;
  1182. }
  1183. }
  1184. static int fimc_ippdrv_check_property(struct device *dev,
  1185. struct drm_exynos_ipp_property *property)
  1186. {
  1187. struct fimc_context *ctx = get_fimc_context(dev);
  1188. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1189. struct drm_exynos_ipp_prop_list *pp = ippdrv->prop_list;
  1190. struct drm_exynos_ipp_config *config;
  1191. struct drm_exynos_pos *pos;
  1192. struct drm_exynos_sz *sz;
  1193. bool swap;
  1194. int i;
  1195. DRM_DEBUG_KMS("%s\n", __func__);
  1196. for_each_ipp_ops(i) {
  1197. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1198. (property->cmd == IPP_CMD_WB))
  1199. continue;
  1200. config = &property->config[i];
  1201. pos = &config->pos;
  1202. sz = &config->sz;
  1203. /* check for flip */
  1204. if (!fimc_check_drm_flip(config->flip)) {
  1205. DRM_ERROR("invalid flip.\n");
  1206. goto err_property;
  1207. }
  1208. /* check for degree */
  1209. switch (config->degree) {
  1210. case EXYNOS_DRM_DEGREE_90:
  1211. case EXYNOS_DRM_DEGREE_270:
  1212. swap = true;
  1213. break;
  1214. case EXYNOS_DRM_DEGREE_0:
  1215. case EXYNOS_DRM_DEGREE_180:
  1216. swap = false;
  1217. break;
  1218. default:
  1219. DRM_ERROR("invalid degree.\n");
  1220. goto err_property;
  1221. }
  1222. /* check for buffer bound */
  1223. if ((pos->x + pos->w > sz->hsize) ||
  1224. (pos->y + pos->h > sz->vsize)) {
  1225. DRM_ERROR("out of buf bound.\n");
  1226. goto err_property;
  1227. }
  1228. /* check for crop */
  1229. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1230. if (swap) {
  1231. if ((pos->h < pp->crop_min.hsize) ||
  1232. (sz->vsize > pp->crop_max.hsize) ||
  1233. (pos->w < pp->crop_min.vsize) ||
  1234. (sz->hsize > pp->crop_max.vsize)) {
  1235. DRM_ERROR("out of crop size.\n");
  1236. goto err_property;
  1237. }
  1238. } else {
  1239. if ((pos->w < pp->crop_min.hsize) ||
  1240. (sz->hsize > pp->crop_max.hsize) ||
  1241. (pos->h < pp->crop_min.vsize) ||
  1242. (sz->vsize > pp->crop_max.vsize)) {
  1243. DRM_ERROR("out of crop size.\n");
  1244. goto err_property;
  1245. }
  1246. }
  1247. }
  1248. /* check for scale */
  1249. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1250. if (swap) {
  1251. if ((pos->h < pp->scale_min.hsize) ||
  1252. (sz->vsize > pp->scale_max.hsize) ||
  1253. (pos->w < pp->scale_min.vsize) ||
  1254. (sz->hsize > pp->scale_max.vsize)) {
  1255. DRM_ERROR("out of scale size.\n");
  1256. goto err_property;
  1257. }
  1258. } else {
  1259. if ((pos->w < pp->scale_min.hsize) ||
  1260. (sz->hsize > pp->scale_max.hsize) ||
  1261. (pos->h < pp->scale_min.vsize) ||
  1262. (sz->vsize > pp->scale_max.vsize)) {
  1263. DRM_ERROR("out of scale size.\n");
  1264. goto err_property;
  1265. }
  1266. }
  1267. }
  1268. }
  1269. return 0;
  1270. err_property:
  1271. for_each_ipp_ops(i) {
  1272. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1273. (property->cmd == IPP_CMD_WB))
  1274. continue;
  1275. config = &property->config[i];
  1276. pos = &config->pos;
  1277. sz = &config->sz;
  1278. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1279. i ? "dst" : "src", config->flip, config->degree,
  1280. pos->x, pos->y, pos->w, pos->h,
  1281. sz->hsize, sz->vsize);
  1282. }
  1283. return -EINVAL;
  1284. }
  1285. static void fimc_clear_addr(struct fimc_context *ctx)
  1286. {
  1287. int i;
  1288. DRM_DEBUG_KMS("%s:\n", __func__);
  1289. for (i = 0; i < FIMC_MAX_SRC; i++) {
  1290. fimc_write(0, EXYNOS_CIIYSA(i));
  1291. fimc_write(0, EXYNOS_CIICBSA(i));
  1292. fimc_write(0, EXYNOS_CIICRSA(i));
  1293. }
  1294. for (i = 0; i < FIMC_MAX_DST; i++) {
  1295. fimc_write(0, EXYNOS_CIOYSA(i));
  1296. fimc_write(0, EXYNOS_CIOCBSA(i));
  1297. fimc_write(0, EXYNOS_CIOCRSA(i));
  1298. }
  1299. }
  1300. static int fimc_ippdrv_reset(struct device *dev)
  1301. {
  1302. struct fimc_context *ctx = get_fimc_context(dev);
  1303. DRM_DEBUG_KMS("%s\n", __func__);
  1304. /* reset h/w block */
  1305. fimc_sw_reset(ctx, false);
  1306. /* reset scaler capability */
  1307. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1308. fimc_clear_addr(ctx);
  1309. return 0;
  1310. }
  1311. static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1312. {
  1313. struct fimc_context *ctx = get_fimc_context(dev);
  1314. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1315. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->cmd;
  1316. struct drm_exynos_ipp_property *property;
  1317. struct drm_exynos_ipp_config *config;
  1318. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1319. struct drm_exynos_ipp_set_wb set_wb;
  1320. int ret, i;
  1321. u32 cfg0, cfg1;
  1322. DRM_DEBUG_KMS("%s:cmd[%d]\n", __func__, cmd);
  1323. if (!c_node) {
  1324. DRM_ERROR("failed to get c_node.\n");
  1325. return -EINVAL;
  1326. }
  1327. property = &c_node->property;
  1328. if (!property) {
  1329. DRM_ERROR("failed to get property.\n");
  1330. return -EINVAL;
  1331. }
  1332. fimc_handle_irq(ctx, true, false, true);
  1333. for_each_ipp_ops(i) {
  1334. config = &property->config[i];
  1335. img_pos[i] = config->pos;
  1336. }
  1337. ret = fimc_set_prescaler(ctx, &ctx->sc,
  1338. &img_pos[EXYNOS_DRM_OPS_SRC],
  1339. &img_pos[EXYNOS_DRM_OPS_DST]);
  1340. if (ret) {
  1341. dev_err(dev, "failed to set precalser.\n");
  1342. return ret;
  1343. }
  1344. /* If set ture, we can save jpeg about screen */
  1345. fimc_handle_jpeg(ctx, false);
  1346. fimc_set_scaler(ctx, &ctx->sc);
  1347. fimc_set_polarity(ctx, &ctx->pol);
  1348. switch (cmd) {
  1349. case IPP_CMD_M2M:
  1350. fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
  1351. fimc_handle_lastend(ctx, false);
  1352. /* setup dma */
  1353. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1354. cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1355. cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
  1356. fimc_write(cfg0, EXYNOS_MSCTRL);
  1357. break;
  1358. case IPP_CMD_WB:
  1359. fimc_set_type_ctrl(ctx, FIMC_WB_A);
  1360. fimc_handle_lastend(ctx, true);
  1361. /* setup FIMD */
  1362. fimc_set_camblk_fimd0_wb(ctx);
  1363. set_wb.enable = 1;
  1364. set_wb.refresh = property->refresh_rate;
  1365. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1366. break;
  1367. case IPP_CMD_OUTPUT:
  1368. default:
  1369. ret = -EINVAL;
  1370. dev_err(dev, "invalid operations.\n");
  1371. return ret;
  1372. }
  1373. /* Reset status */
  1374. fimc_write(0x0, EXYNOS_CISTATUS);
  1375. cfg0 = fimc_read(EXYNOS_CIIMGCPT);
  1376. cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1377. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1378. /* Scaler */
  1379. cfg1 = fimc_read(EXYNOS_CISCCTRL);
  1380. cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
  1381. cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
  1382. EXYNOS_CISCCTRL_SCALERSTART);
  1383. fimc_write(cfg1, EXYNOS_CISCCTRL);
  1384. /* Enable image capture*/
  1385. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
  1386. fimc_write(cfg0, EXYNOS_CIIMGCPT);
  1387. /* Disable frame end irq */
  1388. cfg0 = fimc_read(EXYNOS_CIGCTRL);
  1389. cfg0 &= ~EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1390. fimc_write(cfg0, EXYNOS_CIGCTRL);
  1391. cfg0 = fimc_read(EXYNOS_CIOCTRL);
  1392. cfg0 &= ~EXYNOS_CIOCTRL_WEAVE_MASK;
  1393. fimc_write(cfg0, EXYNOS_CIOCTRL);
  1394. if (cmd == IPP_CMD_M2M) {
  1395. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1396. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1397. fimc_write(cfg0, EXYNOS_MSCTRL);
  1398. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1399. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1400. fimc_write(cfg0, EXYNOS_MSCTRL);
  1401. }
  1402. return 0;
  1403. }
  1404. static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1405. {
  1406. struct fimc_context *ctx = get_fimc_context(dev);
  1407. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1408. u32 cfg;
  1409. DRM_DEBUG_KMS("%s:cmd[%d]\n", __func__, cmd);
  1410. switch (cmd) {
  1411. case IPP_CMD_M2M:
  1412. /* Source clear */
  1413. cfg = fimc_read(EXYNOS_MSCTRL);
  1414. cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1415. cfg &= ~EXYNOS_MSCTRL_ENVID;
  1416. fimc_write(cfg, EXYNOS_MSCTRL);
  1417. break;
  1418. case IPP_CMD_WB:
  1419. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1420. break;
  1421. case IPP_CMD_OUTPUT:
  1422. default:
  1423. dev_err(dev, "invalid operations.\n");
  1424. break;
  1425. }
  1426. fimc_handle_irq(ctx, false, false, true);
  1427. /* reset sequence */
  1428. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  1429. /* Scaler disable */
  1430. cfg = fimc_read(EXYNOS_CISCCTRL);
  1431. cfg &= ~EXYNOS_CISCCTRL_SCALERSTART;
  1432. fimc_write(cfg, EXYNOS_CISCCTRL);
  1433. /* Disable image capture */
  1434. cfg = fimc_read(EXYNOS_CIIMGCPT);
  1435. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  1436. fimc_write(cfg, EXYNOS_CIIMGCPT);
  1437. /* Enable frame end irq */
  1438. cfg = fimc_read(EXYNOS_CIGCTRL);
  1439. cfg |= EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1440. fimc_write(cfg, EXYNOS_CIGCTRL);
  1441. }
  1442. static int fimc_probe(struct platform_device *pdev)
  1443. {
  1444. struct device *dev = &pdev->dev;
  1445. struct fimc_context *ctx;
  1446. struct clk *parent_clk;
  1447. struct resource *res;
  1448. struct exynos_drm_ippdrv *ippdrv;
  1449. struct exynos_drm_fimc_pdata *pdata;
  1450. struct fimc_driverdata *ddata;
  1451. int ret;
  1452. pdata = pdev->dev.platform_data;
  1453. if (!pdata) {
  1454. dev_err(dev, "no platform data specified.\n");
  1455. return -EINVAL;
  1456. }
  1457. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1458. if (!ctx)
  1459. return -ENOMEM;
  1460. ddata = (struct fimc_driverdata *)
  1461. platform_get_device_id(pdev)->driver_data;
  1462. /* clock control */
  1463. ctx->sclk_fimc_clk = clk_get(dev, "sclk_fimc");
  1464. if (IS_ERR(ctx->sclk_fimc_clk)) {
  1465. dev_err(dev, "failed to get src fimc clock.\n");
  1466. ret = PTR_ERR(ctx->sclk_fimc_clk);
  1467. goto err_ctx;
  1468. }
  1469. clk_enable(ctx->sclk_fimc_clk);
  1470. ctx->fimc_clk = clk_get(dev, "fimc");
  1471. if (IS_ERR(ctx->fimc_clk)) {
  1472. dev_err(dev, "failed to get fimc clock.\n");
  1473. ret = PTR_ERR(ctx->fimc_clk);
  1474. clk_disable(ctx->sclk_fimc_clk);
  1475. clk_put(ctx->sclk_fimc_clk);
  1476. goto err_ctx;
  1477. }
  1478. ctx->wb_clk = clk_get(dev, "pxl_async0");
  1479. if (IS_ERR(ctx->wb_clk)) {
  1480. dev_err(dev, "failed to get writeback a clock.\n");
  1481. ret = PTR_ERR(ctx->wb_clk);
  1482. clk_disable(ctx->sclk_fimc_clk);
  1483. clk_put(ctx->sclk_fimc_clk);
  1484. clk_put(ctx->fimc_clk);
  1485. goto err_ctx;
  1486. }
  1487. ctx->wb_b_clk = clk_get(dev, "pxl_async1");
  1488. if (IS_ERR(ctx->wb_b_clk)) {
  1489. dev_err(dev, "failed to get writeback b clock.\n");
  1490. ret = PTR_ERR(ctx->wb_b_clk);
  1491. clk_disable(ctx->sclk_fimc_clk);
  1492. clk_put(ctx->sclk_fimc_clk);
  1493. clk_put(ctx->fimc_clk);
  1494. clk_put(ctx->wb_clk);
  1495. goto err_ctx;
  1496. }
  1497. parent_clk = clk_get(dev, ddata->parent_clk);
  1498. if (IS_ERR(parent_clk)) {
  1499. dev_err(dev, "failed to get parent clock.\n");
  1500. ret = PTR_ERR(parent_clk);
  1501. clk_disable(ctx->sclk_fimc_clk);
  1502. clk_put(ctx->sclk_fimc_clk);
  1503. clk_put(ctx->fimc_clk);
  1504. clk_put(ctx->wb_clk);
  1505. clk_put(ctx->wb_b_clk);
  1506. goto err_ctx;
  1507. }
  1508. if (clk_set_parent(ctx->sclk_fimc_clk, parent_clk)) {
  1509. dev_err(dev, "failed to set parent.\n");
  1510. ret = -EINVAL;
  1511. clk_put(parent_clk);
  1512. clk_disable(ctx->sclk_fimc_clk);
  1513. clk_put(ctx->sclk_fimc_clk);
  1514. clk_put(ctx->fimc_clk);
  1515. clk_put(ctx->wb_clk);
  1516. clk_put(ctx->wb_b_clk);
  1517. goto err_ctx;
  1518. }
  1519. clk_put(parent_clk);
  1520. clk_set_rate(ctx->sclk_fimc_clk, pdata->clk_rate);
  1521. /* resource memory */
  1522. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1523. if (!ctx->regs_res) {
  1524. dev_err(dev, "failed to find registers.\n");
  1525. ret = -ENOENT;
  1526. goto err_clk;
  1527. }
  1528. ctx->regs = devm_request_and_ioremap(dev, ctx->regs_res);
  1529. if (!ctx->regs) {
  1530. dev_err(dev, "failed to map registers.\n");
  1531. ret = -ENXIO;
  1532. goto err_clk;
  1533. }
  1534. /* resource irq */
  1535. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1536. if (!res) {
  1537. dev_err(dev, "failed to request irq resource.\n");
  1538. ret = -ENOENT;
  1539. goto err_get_regs;
  1540. }
  1541. ctx->irq = res->start;
  1542. ret = request_threaded_irq(ctx->irq, NULL, fimc_irq_handler,
  1543. IRQF_ONESHOT, "drm_fimc", ctx);
  1544. if (ret < 0) {
  1545. dev_err(dev, "failed to request irq.\n");
  1546. goto err_get_regs;
  1547. }
  1548. /* context initailization */
  1549. ctx->id = pdev->id;
  1550. ctx->pol = pdata->pol;
  1551. ctx->ddata = ddata;
  1552. ippdrv = &ctx->ippdrv;
  1553. ippdrv->dev = dev;
  1554. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
  1555. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
  1556. ippdrv->check_property = fimc_ippdrv_check_property;
  1557. ippdrv->reset = fimc_ippdrv_reset;
  1558. ippdrv->start = fimc_ippdrv_start;
  1559. ippdrv->stop = fimc_ippdrv_stop;
  1560. ret = fimc_init_prop_list(ippdrv);
  1561. if (ret < 0) {
  1562. dev_err(dev, "failed to init property list.\n");
  1563. goto err_get_irq;
  1564. }
  1565. DRM_DEBUG_KMS("%s:id[%d]ippdrv[0x%x]\n", __func__, ctx->id,
  1566. (int)ippdrv);
  1567. mutex_init(&ctx->lock);
  1568. platform_set_drvdata(pdev, ctx);
  1569. pm_runtime_set_active(dev);
  1570. pm_runtime_enable(dev);
  1571. ret = exynos_drm_ippdrv_register(ippdrv);
  1572. if (ret < 0) {
  1573. dev_err(dev, "failed to register drm fimc device.\n");
  1574. goto err_ippdrv_register;
  1575. }
  1576. dev_info(&pdev->dev, "drm fimc registered successfully.\n");
  1577. return 0;
  1578. err_ippdrv_register:
  1579. devm_kfree(dev, ippdrv->prop_list);
  1580. pm_runtime_disable(dev);
  1581. err_get_irq:
  1582. free_irq(ctx->irq, ctx);
  1583. err_get_regs:
  1584. devm_iounmap(dev, ctx->regs);
  1585. err_clk:
  1586. clk_put(ctx->sclk_fimc_clk);
  1587. clk_put(ctx->fimc_clk);
  1588. clk_put(ctx->wb_clk);
  1589. clk_put(ctx->wb_b_clk);
  1590. err_ctx:
  1591. devm_kfree(dev, ctx);
  1592. return ret;
  1593. }
  1594. static int fimc_remove(struct platform_device *pdev)
  1595. {
  1596. struct device *dev = &pdev->dev;
  1597. struct fimc_context *ctx = get_fimc_context(dev);
  1598. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1599. devm_kfree(dev, ippdrv->prop_list);
  1600. exynos_drm_ippdrv_unregister(ippdrv);
  1601. mutex_destroy(&ctx->lock);
  1602. pm_runtime_set_suspended(dev);
  1603. pm_runtime_disable(dev);
  1604. free_irq(ctx->irq, ctx);
  1605. devm_iounmap(dev, ctx->regs);
  1606. clk_put(ctx->sclk_fimc_clk);
  1607. clk_put(ctx->fimc_clk);
  1608. clk_put(ctx->wb_clk);
  1609. clk_put(ctx->wb_b_clk);
  1610. devm_kfree(dev, ctx);
  1611. return 0;
  1612. }
  1613. #ifdef CONFIG_PM_SLEEP
  1614. static int fimc_suspend(struct device *dev)
  1615. {
  1616. struct fimc_context *ctx = get_fimc_context(dev);
  1617. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1618. if (pm_runtime_suspended(dev))
  1619. return 0;
  1620. return fimc_clk_ctrl(ctx, false);
  1621. }
  1622. static int fimc_resume(struct device *dev)
  1623. {
  1624. struct fimc_context *ctx = get_fimc_context(dev);
  1625. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1626. if (!pm_runtime_suspended(dev))
  1627. return fimc_clk_ctrl(ctx, true);
  1628. return 0;
  1629. }
  1630. #endif
  1631. #ifdef CONFIG_PM_RUNTIME
  1632. static int fimc_runtime_suspend(struct device *dev)
  1633. {
  1634. struct fimc_context *ctx = get_fimc_context(dev);
  1635. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1636. return fimc_clk_ctrl(ctx, false);
  1637. }
  1638. static int fimc_runtime_resume(struct device *dev)
  1639. {
  1640. struct fimc_context *ctx = get_fimc_context(dev);
  1641. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1642. return fimc_clk_ctrl(ctx, true);
  1643. }
  1644. #endif
  1645. static struct fimc_driverdata exynos4210_fimc_data = {
  1646. .parent_clk = "mout_mpll",
  1647. };
  1648. static struct fimc_driverdata exynos4410_fimc_data = {
  1649. .parent_clk = "mout_mpll_user",
  1650. };
  1651. static struct platform_device_id fimc_driver_ids[] = {
  1652. {
  1653. .name = "exynos4210-fimc",
  1654. .driver_data = (unsigned long)&exynos4210_fimc_data,
  1655. }, {
  1656. .name = "exynos4412-fimc",
  1657. .driver_data = (unsigned long)&exynos4410_fimc_data,
  1658. },
  1659. {},
  1660. };
  1661. MODULE_DEVICE_TABLE(platform, fimc_driver_ids);
  1662. static const struct dev_pm_ops fimc_pm_ops = {
  1663. SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
  1664. SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
  1665. };
  1666. struct platform_driver fimc_driver = {
  1667. .probe = fimc_probe,
  1668. .remove = fimc_remove,
  1669. .id_table = fimc_driver_ids,
  1670. .driver = {
  1671. .name = "exynos-drm-fimc",
  1672. .owner = THIS_MODULE,
  1673. .pm = &fimc_pm_ops,
  1674. },
  1675. };