pciehp_hpc.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161
  1. /*
  2. * PCI Express PCI Hot Plug Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM Corp.
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #include <linux/kernel.h>
  30. #include <linux/module.h>
  31. #include <linux/types.h>
  32. #include <linux/signal.h>
  33. #include <linux/jiffies.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/interrupt.h>
  37. #include <linux/time.h>
  38. #include "../pci.h"
  39. #include "pciehp.h"
  40. static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);
  41. struct ctrl_reg {
  42. u8 cap_id;
  43. u8 nxt_ptr;
  44. u16 cap_reg;
  45. u32 dev_cap;
  46. u16 dev_ctrl;
  47. u16 dev_status;
  48. u32 lnk_cap;
  49. u16 lnk_ctrl;
  50. u16 lnk_status;
  51. u32 slot_cap;
  52. u16 slot_ctrl;
  53. u16 slot_status;
  54. u16 root_ctrl;
  55. u16 rsvp;
  56. u32 root_status;
  57. } __attribute__ ((packed));
  58. /* offsets to the controller registers based on the above structure layout */
  59. enum ctrl_offsets {
  60. PCIECAPID = offsetof(struct ctrl_reg, cap_id),
  61. NXTCAPPTR = offsetof(struct ctrl_reg, nxt_ptr),
  62. CAPREG = offsetof(struct ctrl_reg, cap_reg),
  63. DEVCAP = offsetof(struct ctrl_reg, dev_cap),
  64. DEVCTRL = offsetof(struct ctrl_reg, dev_ctrl),
  65. DEVSTATUS = offsetof(struct ctrl_reg, dev_status),
  66. LNKCAP = offsetof(struct ctrl_reg, lnk_cap),
  67. LNKCTRL = offsetof(struct ctrl_reg, lnk_ctrl),
  68. LNKSTATUS = offsetof(struct ctrl_reg, lnk_status),
  69. SLOTCAP = offsetof(struct ctrl_reg, slot_cap),
  70. SLOTCTRL = offsetof(struct ctrl_reg, slot_ctrl),
  71. SLOTSTATUS = offsetof(struct ctrl_reg, slot_status),
  72. ROOTCTRL = offsetof(struct ctrl_reg, root_ctrl),
  73. ROOTSTATUS = offsetof(struct ctrl_reg, root_status),
  74. };
  75. static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
  76. {
  77. struct pci_dev *dev = ctrl->pci_dev;
  78. return pci_read_config_word(dev, ctrl->cap_base + reg, value);
  79. }
  80. static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
  81. {
  82. struct pci_dev *dev = ctrl->pci_dev;
  83. return pci_read_config_dword(dev, ctrl->cap_base + reg, value);
  84. }
  85. static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
  86. {
  87. struct pci_dev *dev = ctrl->pci_dev;
  88. return pci_write_config_word(dev, ctrl->cap_base + reg, value);
  89. }
  90. static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
  91. {
  92. struct pci_dev *dev = ctrl->pci_dev;
  93. return pci_write_config_dword(dev, ctrl->cap_base + reg, value);
  94. }
  95. /* Field definitions in PCI Express Capabilities Register */
  96. #define CAP_VER 0x000F
  97. #define DEV_PORT_TYPE 0x00F0
  98. #define SLOT_IMPL 0x0100
  99. #define MSG_NUM 0x3E00
  100. /* Device or Port Type */
  101. #define NAT_ENDPT 0x00
  102. #define LEG_ENDPT 0x01
  103. #define ROOT_PORT 0x04
  104. #define UP_STREAM 0x05
  105. #define DN_STREAM 0x06
  106. #define PCIE_PCI_BRDG 0x07
  107. #define PCI_PCIE_BRDG 0x10
  108. /* Field definitions in Device Capabilities Register */
  109. #define DATTN_BUTTN_PRSN 0x1000
  110. #define DATTN_LED_PRSN 0x2000
  111. #define DPWR_LED_PRSN 0x4000
  112. /* Field definitions in Link Capabilities Register */
  113. #define MAX_LNK_SPEED 0x000F
  114. #define MAX_LNK_WIDTH 0x03F0
  115. /* Link Width Encoding */
  116. #define LNK_X1 0x01
  117. #define LNK_X2 0x02
  118. #define LNK_X4 0x04
  119. #define LNK_X8 0x08
  120. #define LNK_X12 0x0C
  121. #define LNK_X16 0x10
  122. #define LNK_X32 0x20
  123. /*Field definitions of Link Status Register */
  124. #define LNK_SPEED 0x000F
  125. #define NEG_LINK_WD 0x03F0
  126. #define LNK_TRN_ERR 0x0400
  127. #define LNK_TRN 0x0800
  128. #define SLOT_CLK_CONF 0x1000
  129. /* Field definitions in Slot Capabilities Register */
  130. #define ATTN_BUTTN_PRSN 0x00000001
  131. #define PWR_CTRL_PRSN 0x00000002
  132. #define MRL_SENS_PRSN 0x00000004
  133. #define ATTN_LED_PRSN 0x00000008
  134. #define PWR_LED_PRSN 0x00000010
  135. #define HP_SUPR_RM_SUP 0x00000020
  136. #define HP_CAP 0x00000040
  137. #define SLOT_PWR_VALUE 0x000003F8
  138. #define SLOT_PWR_LIMIT 0x00000C00
  139. #define PSN 0xFFF80000 /* PSN: Physical Slot Number */
  140. /* Field definitions in Slot Control Register */
  141. #define ATTN_BUTTN_ENABLE 0x0001
  142. #define PWR_FAULT_DETECT_ENABLE 0x0002
  143. #define MRL_DETECT_ENABLE 0x0004
  144. #define PRSN_DETECT_ENABLE 0x0008
  145. #define CMD_CMPL_INTR_ENABLE 0x0010
  146. #define HP_INTR_ENABLE 0x0020
  147. #define ATTN_LED_CTRL 0x00C0
  148. #define PWR_LED_CTRL 0x0300
  149. #define PWR_CTRL 0x0400
  150. #define EMI_CTRL 0x0800
  151. /* Attention indicator and Power indicator states */
  152. #define LED_ON 0x01
  153. #define LED_BLINK 0x10
  154. #define LED_OFF 0x11
  155. /* Power Control Command */
  156. #define POWER_ON 0
  157. #define POWER_OFF 0x0400
  158. /* EMI Status defines */
  159. #define EMI_DISENGAGED 0
  160. #define EMI_ENGAGED 1
  161. /* Field definitions in Slot Status Register */
  162. #define ATTN_BUTTN_PRESSED 0x0001
  163. #define PWR_FAULT_DETECTED 0x0002
  164. #define MRL_SENS_CHANGED 0x0004
  165. #define PRSN_DETECT_CHANGED 0x0008
  166. #define CMD_COMPLETED 0x0010
  167. #define MRL_STATE 0x0020
  168. #define PRSN_STATE 0x0040
  169. #define EMI_STATE 0x0080
  170. #define EMI_STATUS_BIT 7
  171. static irqreturn_t pcie_isr(int irq, void *dev_id);
  172. static void start_int_poll_timer(struct controller *ctrl, int sec);
  173. /* This is the interrupt polling timeout function. */
  174. static void int_poll_timeout(unsigned long data)
  175. {
  176. struct controller *ctrl = (struct controller *)data;
  177. /* Poll for interrupt events. regs == NULL => polling */
  178. pcie_isr(0, ctrl);
  179. init_timer(&ctrl->poll_timer);
  180. if (!pciehp_poll_time)
  181. pciehp_poll_time = 2; /* default polling interval is 2 sec */
  182. start_int_poll_timer(ctrl, pciehp_poll_time);
  183. }
  184. /* This function starts the interrupt polling timer. */
  185. static void start_int_poll_timer(struct controller *ctrl, int sec)
  186. {
  187. /* Clamp to sane value */
  188. if ((sec <= 0) || (sec > 60))
  189. sec = 2;
  190. ctrl->poll_timer.function = &int_poll_timeout;
  191. ctrl->poll_timer.data = (unsigned long)ctrl;
  192. ctrl->poll_timer.expires = jiffies + sec * HZ;
  193. add_timer(&ctrl->poll_timer);
  194. }
  195. static inline int pciehp_request_irq(struct controller *ctrl)
  196. {
  197. int retval, irq = ctrl->pci_dev->irq;
  198. /* Install interrupt polling timer. Start with 10 sec delay */
  199. if (pciehp_poll_mode) {
  200. init_timer(&ctrl->poll_timer);
  201. start_int_poll_timer(ctrl, 10);
  202. return 0;
  203. }
  204. /* Installs the interrupt handler */
  205. retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
  206. if (retval)
  207. err("Cannot get irq %d for the hotplug controller\n", irq);
  208. return retval;
  209. }
  210. static inline void pciehp_free_irq(struct controller *ctrl)
  211. {
  212. if (pciehp_poll_mode)
  213. del_timer_sync(&ctrl->poll_timer);
  214. else
  215. free_irq(ctrl->pci_dev->irq, ctrl);
  216. }
  217. static int pcie_poll_cmd(struct controller *ctrl)
  218. {
  219. u16 slot_status;
  220. int timeout = 1000;
  221. if (!pciehp_readw(ctrl, SLOTSTATUS, &slot_status)) {
  222. if (slot_status & CMD_COMPLETED) {
  223. pciehp_writew(ctrl, SLOTSTATUS, CMD_COMPLETED);
  224. return 1;
  225. }
  226. }
  227. while (timeout > 1000) {
  228. msleep(10);
  229. timeout -= 10;
  230. if (!pciehp_readw(ctrl, SLOTSTATUS, &slot_status)) {
  231. if (slot_status & CMD_COMPLETED) {
  232. pciehp_writew(ctrl, SLOTSTATUS, CMD_COMPLETED);
  233. return 1;
  234. }
  235. }
  236. }
  237. return 0; /* timeout */
  238. }
  239. static void pcie_wait_cmd(struct controller *ctrl, int poll)
  240. {
  241. unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
  242. unsigned long timeout = msecs_to_jiffies(msecs);
  243. int rc;
  244. if (poll)
  245. rc = pcie_poll_cmd(ctrl);
  246. else
  247. rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
  248. if (!rc)
  249. dbg("Command not completed in 1000 msec\n");
  250. }
  251. /**
  252. * pcie_write_cmd - Issue controller command
  253. * @ctrl: controller to which the command is issued
  254. * @cmd: command value written to slot control register
  255. * @mask: bitmask of slot control register to be modified
  256. */
  257. static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
  258. {
  259. int retval = 0;
  260. u16 slot_status;
  261. u16 slot_ctrl;
  262. mutex_lock(&ctrl->ctrl_lock);
  263. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  264. if (retval) {
  265. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  266. goto out;
  267. }
  268. if (slot_status & CMD_COMPLETED) {
  269. if (!ctrl->no_cmd_complete) {
  270. /*
  271. * After 1 sec and CMD_COMPLETED still not set, just
  272. * proceed forward to issue the next command according
  273. * to spec. Just print out the error message.
  274. */
  275. dbg("%s: CMD_COMPLETED not clear after 1 sec.\n",
  276. __func__);
  277. } else if (!NO_CMD_CMPL(ctrl)) {
  278. /*
  279. * This controller semms to notify of command completed
  280. * event even though it supports none of power
  281. * controller, attention led, power led and EMI.
  282. */
  283. dbg("%s: Unexpected CMD_COMPLETED. Need to wait for "
  284. "command completed event.\n", __func__);
  285. ctrl->no_cmd_complete = 0;
  286. } else {
  287. dbg("%s: Unexpected CMD_COMPLETED. Maybe the "
  288. "controller is broken.\n", __func__);
  289. }
  290. }
  291. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  292. if (retval) {
  293. err("%s: Cannot read SLOTCTRL register\n", __func__);
  294. goto out;
  295. }
  296. slot_ctrl &= ~mask;
  297. slot_ctrl |= (cmd & mask);
  298. /* Don't enable command completed if caller is changing it. */
  299. if (!(mask & CMD_CMPL_INTR_ENABLE))
  300. slot_ctrl |= CMD_CMPL_INTR_ENABLE;
  301. ctrl->cmd_busy = 1;
  302. smp_mb();
  303. retval = pciehp_writew(ctrl, SLOTCTRL, slot_ctrl);
  304. if (retval)
  305. err("%s: Cannot write to SLOTCTRL register\n", __func__);
  306. /*
  307. * Wait for command completion.
  308. */
  309. if (!retval && !ctrl->no_cmd_complete) {
  310. int poll = 0;
  311. /*
  312. * if hotplug interrupt is not enabled or command
  313. * completed interrupt is not enabled, we need to poll
  314. * command completed event.
  315. */
  316. if (!(slot_ctrl & HP_INTR_ENABLE) ||
  317. !(slot_ctrl & CMD_CMPL_INTR_ENABLE))
  318. poll = 1;
  319. pcie_wait_cmd(ctrl, poll);
  320. }
  321. out:
  322. mutex_unlock(&ctrl->ctrl_lock);
  323. return retval;
  324. }
  325. static int hpc_check_lnk_status(struct controller *ctrl)
  326. {
  327. u16 lnk_status;
  328. int retval = 0;
  329. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  330. if (retval) {
  331. err("%s: Cannot read LNKSTATUS register\n", __func__);
  332. return retval;
  333. }
  334. dbg("%s: lnk_status = %x\n", __func__, lnk_status);
  335. if ( (lnk_status & LNK_TRN) || (lnk_status & LNK_TRN_ERR) ||
  336. !(lnk_status & NEG_LINK_WD)) {
  337. err("%s : Link Training Error occurs \n", __func__);
  338. retval = -1;
  339. return retval;
  340. }
  341. return retval;
  342. }
  343. static int hpc_get_attention_status(struct slot *slot, u8 *status)
  344. {
  345. struct controller *ctrl = slot->ctrl;
  346. u16 slot_ctrl;
  347. u8 atten_led_state;
  348. int retval = 0;
  349. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  350. if (retval) {
  351. err("%s: Cannot read SLOTCTRL register\n", __func__);
  352. return retval;
  353. }
  354. dbg("%s: SLOTCTRL %x, value read %x\n",
  355. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  356. atten_led_state = (slot_ctrl & ATTN_LED_CTRL) >> 6;
  357. switch (atten_led_state) {
  358. case 0:
  359. *status = 0xFF; /* Reserved */
  360. break;
  361. case 1:
  362. *status = 1; /* On */
  363. break;
  364. case 2:
  365. *status = 2; /* Blink */
  366. break;
  367. case 3:
  368. *status = 0; /* Off */
  369. break;
  370. default:
  371. *status = 0xFF;
  372. break;
  373. }
  374. return 0;
  375. }
  376. static int hpc_get_power_status(struct slot *slot, u8 *status)
  377. {
  378. struct controller *ctrl = slot->ctrl;
  379. u16 slot_ctrl;
  380. u8 pwr_state;
  381. int retval = 0;
  382. retval = pciehp_readw(ctrl, SLOTCTRL, &slot_ctrl);
  383. if (retval) {
  384. err("%s: Cannot read SLOTCTRL register\n", __func__);
  385. return retval;
  386. }
  387. dbg("%s: SLOTCTRL %x value read %x\n",
  388. __func__, ctrl->cap_base + SLOTCTRL, slot_ctrl);
  389. pwr_state = (slot_ctrl & PWR_CTRL) >> 10;
  390. switch (pwr_state) {
  391. case 0:
  392. *status = 1;
  393. break;
  394. case 1:
  395. *status = 0;
  396. break;
  397. default:
  398. *status = 0xFF;
  399. break;
  400. }
  401. return retval;
  402. }
  403. static int hpc_get_latch_status(struct slot *slot, u8 *status)
  404. {
  405. struct controller *ctrl = slot->ctrl;
  406. u16 slot_status;
  407. int retval = 0;
  408. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  409. if (retval) {
  410. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  411. return retval;
  412. }
  413. *status = (((slot_status & MRL_STATE) >> 5) == 0) ? 0 : 1;
  414. return 0;
  415. }
  416. static int hpc_get_adapter_status(struct slot *slot, u8 *status)
  417. {
  418. struct controller *ctrl = slot->ctrl;
  419. u16 slot_status;
  420. u8 card_state;
  421. int retval = 0;
  422. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  423. if (retval) {
  424. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  425. return retval;
  426. }
  427. card_state = (u8)((slot_status & PRSN_STATE) >> 6);
  428. *status = (card_state == 1) ? 1 : 0;
  429. return 0;
  430. }
  431. static int hpc_query_power_fault(struct slot *slot)
  432. {
  433. struct controller *ctrl = slot->ctrl;
  434. u16 slot_status;
  435. u8 pwr_fault;
  436. int retval = 0;
  437. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  438. if (retval) {
  439. err("%s: Cannot check for power fault\n", __func__);
  440. return retval;
  441. }
  442. pwr_fault = (u8)((slot_status & PWR_FAULT_DETECTED) >> 1);
  443. return pwr_fault;
  444. }
  445. static int hpc_get_emi_status(struct slot *slot, u8 *status)
  446. {
  447. struct controller *ctrl = slot->ctrl;
  448. u16 slot_status;
  449. int retval = 0;
  450. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  451. if (retval) {
  452. err("%s : Cannot check EMI status\n", __func__);
  453. return retval;
  454. }
  455. *status = (slot_status & EMI_STATE) >> EMI_STATUS_BIT;
  456. return retval;
  457. }
  458. static int hpc_toggle_emi(struct slot *slot)
  459. {
  460. u16 slot_cmd;
  461. u16 cmd_mask;
  462. int rc;
  463. slot_cmd = EMI_CTRL;
  464. cmd_mask = EMI_CTRL;
  465. rc = pcie_write_cmd(slot->ctrl, slot_cmd, cmd_mask);
  466. slot->last_emi_toggle = get_seconds();
  467. return rc;
  468. }
  469. static int hpc_set_attention_status(struct slot *slot, u8 value)
  470. {
  471. struct controller *ctrl = slot->ctrl;
  472. u16 slot_cmd;
  473. u16 cmd_mask;
  474. int rc;
  475. cmd_mask = ATTN_LED_CTRL;
  476. switch (value) {
  477. case 0 : /* turn off */
  478. slot_cmd = 0x00C0;
  479. break;
  480. case 1: /* turn on */
  481. slot_cmd = 0x0040;
  482. break;
  483. case 2: /* turn blink */
  484. slot_cmd = 0x0080;
  485. break;
  486. default:
  487. return -1;
  488. }
  489. rc = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  490. dbg("%s: SLOTCTRL %x write cmd %x\n",
  491. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  492. return rc;
  493. }
  494. static void hpc_set_green_led_on(struct slot *slot)
  495. {
  496. struct controller *ctrl = slot->ctrl;
  497. u16 slot_cmd;
  498. u16 cmd_mask;
  499. slot_cmd = 0x0100;
  500. cmd_mask = PWR_LED_CTRL;
  501. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  502. dbg("%s: SLOTCTRL %x write cmd %x\n",
  503. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  504. }
  505. static void hpc_set_green_led_off(struct slot *slot)
  506. {
  507. struct controller *ctrl = slot->ctrl;
  508. u16 slot_cmd;
  509. u16 cmd_mask;
  510. slot_cmd = 0x0300;
  511. cmd_mask = PWR_LED_CTRL;
  512. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  513. dbg("%s: SLOTCTRL %x write cmd %x\n",
  514. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  515. }
  516. static void hpc_set_green_led_blink(struct slot *slot)
  517. {
  518. struct controller *ctrl = slot->ctrl;
  519. u16 slot_cmd;
  520. u16 cmd_mask;
  521. slot_cmd = 0x0200;
  522. cmd_mask = PWR_LED_CTRL;
  523. pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  524. dbg("%s: SLOTCTRL %x write cmd %x\n",
  525. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  526. }
  527. static void hpc_release_ctlr(struct controller *ctrl)
  528. {
  529. /* Mask Hot-plug Interrupt Enable */
  530. if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE | CMD_CMPL_INTR_ENABLE))
  531. err("%s: Cannot mask hotplug interrupt enable\n", __func__);
  532. /* Free interrupt handler or interrupt polling timer */
  533. pciehp_free_irq(ctrl);
  534. /*
  535. * If this is the last controller to be released, destroy the
  536. * pciehp work queue
  537. */
  538. if (atomic_dec_and_test(&pciehp_num_controllers))
  539. destroy_workqueue(pciehp_wq);
  540. }
  541. static int hpc_power_on_slot(struct slot * slot)
  542. {
  543. struct controller *ctrl = slot->ctrl;
  544. u16 slot_cmd;
  545. u16 cmd_mask;
  546. u16 slot_status;
  547. int retval = 0;
  548. dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  549. /* Clear sticky power-fault bit from previous power failures */
  550. retval = pciehp_readw(ctrl, SLOTSTATUS, &slot_status);
  551. if (retval) {
  552. err("%s: Cannot read SLOTSTATUS register\n", __func__);
  553. return retval;
  554. }
  555. slot_status &= PWR_FAULT_DETECTED;
  556. if (slot_status) {
  557. retval = pciehp_writew(ctrl, SLOTSTATUS, slot_status);
  558. if (retval) {
  559. err("%s: Cannot write to SLOTSTATUS register\n",
  560. __func__);
  561. return retval;
  562. }
  563. }
  564. slot_cmd = POWER_ON;
  565. cmd_mask = PWR_CTRL;
  566. /* Enable detection that we turned off at slot power-off time */
  567. if (!pciehp_poll_mode) {
  568. slot_cmd |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  569. PRSN_DETECT_ENABLE);
  570. cmd_mask |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  571. PRSN_DETECT_ENABLE);
  572. }
  573. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  574. if (retval) {
  575. err("%s: Write %x command failed!\n", __func__, slot_cmd);
  576. return -1;
  577. }
  578. dbg("%s: SLOTCTRL %x write cmd %x\n",
  579. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  580. return retval;
  581. }
  582. static inline int pcie_mask_bad_dllp(struct controller *ctrl)
  583. {
  584. struct pci_dev *dev = ctrl->pci_dev;
  585. int pos;
  586. u32 reg;
  587. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  588. if (!pos)
  589. return 0;
  590. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  591. if (reg & PCI_ERR_COR_BAD_DLLP)
  592. return 0;
  593. reg |= PCI_ERR_COR_BAD_DLLP;
  594. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  595. return 1;
  596. }
  597. static inline void pcie_unmask_bad_dllp(struct controller *ctrl)
  598. {
  599. struct pci_dev *dev = ctrl->pci_dev;
  600. u32 reg;
  601. int pos;
  602. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
  603. if (!pos)
  604. return;
  605. pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg);
  606. if (!(reg & PCI_ERR_COR_BAD_DLLP))
  607. return;
  608. reg &= ~PCI_ERR_COR_BAD_DLLP;
  609. pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg);
  610. }
  611. static int hpc_power_off_slot(struct slot * slot)
  612. {
  613. struct controller *ctrl = slot->ctrl;
  614. u16 slot_cmd;
  615. u16 cmd_mask;
  616. int retval = 0;
  617. int changed;
  618. dbg("%s: slot->hp_slot %x\n", __func__, slot->hp_slot);
  619. /*
  620. * Set Bad DLLP Mask bit in Correctable Error Mask
  621. * Register. This is the workaround against Bad DLLP error
  622. * that sometimes happens during turning power off the slot
  623. * which conforms to PCI Express 1.0a spec.
  624. */
  625. changed = pcie_mask_bad_dllp(ctrl);
  626. slot_cmd = POWER_OFF;
  627. cmd_mask = PWR_CTRL;
  628. /*
  629. * If we get MRL or presence detect interrupts now, the isr
  630. * will notice the sticky power-fault bit too and issue power
  631. * indicator change commands. This will lead to an endless loop
  632. * of command completions, since the power-fault bit remains on
  633. * till the slot is powered on again.
  634. */
  635. if (!pciehp_poll_mode) {
  636. slot_cmd &= ~(PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  637. PRSN_DETECT_ENABLE);
  638. cmd_mask |= (PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE |
  639. PRSN_DETECT_ENABLE);
  640. }
  641. retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
  642. if (retval) {
  643. err("%s: Write command failed!\n", __func__);
  644. retval = -1;
  645. goto out;
  646. }
  647. dbg("%s: SLOTCTRL %x write cmd %x\n",
  648. __func__, ctrl->cap_base + SLOTCTRL, slot_cmd);
  649. out:
  650. if (changed)
  651. pcie_unmask_bad_dllp(ctrl);
  652. return retval;
  653. }
  654. static irqreturn_t pcie_isr(int irq, void *dev_id)
  655. {
  656. struct controller *ctrl = (struct controller *)dev_id;
  657. u16 detected, intr_loc;
  658. struct slot *p_slot;
  659. /*
  660. * In order to guarantee that all interrupt events are
  661. * serviced, we need to re-inspect Slot Status register after
  662. * clearing what is presumed to be the last pending interrupt.
  663. */
  664. intr_loc = 0;
  665. do {
  666. if (pciehp_readw(ctrl, SLOTSTATUS, &detected)) {
  667. err("%s: Cannot read SLOTSTATUS\n", __func__);
  668. return IRQ_NONE;
  669. }
  670. detected &= (ATTN_BUTTN_PRESSED | PWR_FAULT_DETECTED |
  671. MRL_SENS_CHANGED | PRSN_DETECT_CHANGED |
  672. CMD_COMPLETED);
  673. intr_loc |= detected;
  674. if (!intr_loc)
  675. return IRQ_NONE;
  676. if (detected && pciehp_writew(ctrl, SLOTSTATUS, detected)) {
  677. err("%s: Cannot write to SLOTSTATUS\n", __func__);
  678. return IRQ_NONE;
  679. }
  680. } while (detected);
  681. dbg("%s: intr_loc %x\n", __FUNCTION__, intr_loc);
  682. /* Check Command Complete Interrupt Pending */
  683. if (intr_loc & CMD_COMPLETED) {
  684. ctrl->cmd_busy = 0;
  685. smp_mb();
  686. wake_up(&ctrl->queue);
  687. }
  688. if (!(intr_loc & ~CMD_COMPLETED))
  689. return IRQ_HANDLED;
  690. /*
  691. * Return without handling events if this handler routine is
  692. * called before controller initialization is done. This may
  693. * happen if hotplug event or another interrupt that shares
  694. * the IRQ with pciehp arrives before slot initialization is
  695. * done after interrupt handler is registered.
  696. *
  697. * FIXME - Need more structural fixes. We need to be ready to
  698. * handle the event before installing interrupt handler.
  699. */
  700. p_slot = pciehp_find_slot(ctrl, ctrl->slot_device_offset);
  701. if (!p_slot || !p_slot->hpc_ops)
  702. return IRQ_HANDLED;
  703. /* Check MRL Sensor Changed */
  704. if (intr_loc & MRL_SENS_CHANGED)
  705. pciehp_handle_switch_change(p_slot);
  706. /* Check Attention Button Pressed */
  707. if (intr_loc & ATTN_BUTTN_PRESSED)
  708. pciehp_handle_attention_button(p_slot);
  709. /* Check Presence Detect Changed */
  710. if (intr_loc & PRSN_DETECT_CHANGED)
  711. pciehp_handle_presence_change(p_slot);
  712. /* Check Power Fault Detected */
  713. if (intr_loc & PWR_FAULT_DETECTED)
  714. pciehp_handle_power_fault(p_slot);
  715. return IRQ_HANDLED;
  716. }
  717. static int hpc_get_max_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  718. {
  719. struct controller *ctrl = slot->ctrl;
  720. enum pcie_link_speed lnk_speed;
  721. u32 lnk_cap;
  722. int retval = 0;
  723. retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
  724. if (retval) {
  725. err("%s: Cannot read LNKCAP register\n", __func__);
  726. return retval;
  727. }
  728. switch (lnk_cap & 0x000F) {
  729. case 1:
  730. lnk_speed = PCIE_2PT5GB;
  731. break;
  732. default:
  733. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  734. break;
  735. }
  736. *value = lnk_speed;
  737. dbg("Max link speed = %d\n", lnk_speed);
  738. return retval;
  739. }
  740. static int hpc_get_max_lnk_width(struct slot *slot,
  741. enum pcie_link_width *value)
  742. {
  743. struct controller *ctrl = slot->ctrl;
  744. enum pcie_link_width lnk_wdth;
  745. u32 lnk_cap;
  746. int retval = 0;
  747. retval = pciehp_readl(ctrl, LNKCAP, &lnk_cap);
  748. if (retval) {
  749. err("%s: Cannot read LNKCAP register\n", __func__);
  750. return retval;
  751. }
  752. switch ((lnk_cap & 0x03F0) >> 4){
  753. case 0:
  754. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  755. break;
  756. case 1:
  757. lnk_wdth = PCIE_LNK_X1;
  758. break;
  759. case 2:
  760. lnk_wdth = PCIE_LNK_X2;
  761. break;
  762. case 4:
  763. lnk_wdth = PCIE_LNK_X4;
  764. break;
  765. case 8:
  766. lnk_wdth = PCIE_LNK_X8;
  767. break;
  768. case 12:
  769. lnk_wdth = PCIE_LNK_X12;
  770. break;
  771. case 16:
  772. lnk_wdth = PCIE_LNK_X16;
  773. break;
  774. case 32:
  775. lnk_wdth = PCIE_LNK_X32;
  776. break;
  777. default:
  778. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  779. break;
  780. }
  781. *value = lnk_wdth;
  782. dbg("Max link width = %d\n", lnk_wdth);
  783. return retval;
  784. }
  785. static int hpc_get_cur_lnk_speed(struct slot *slot, enum pci_bus_speed *value)
  786. {
  787. struct controller *ctrl = slot->ctrl;
  788. enum pcie_link_speed lnk_speed = PCI_SPEED_UNKNOWN;
  789. int retval = 0;
  790. u16 lnk_status;
  791. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  792. if (retval) {
  793. err("%s: Cannot read LNKSTATUS register\n", __func__);
  794. return retval;
  795. }
  796. switch (lnk_status & 0x0F) {
  797. case 1:
  798. lnk_speed = PCIE_2PT5GB;
  799. break;
  800. default:
  801. lnk_speed = PCIE_LNK_SPEED_UNKNOWN;
  802. break;
  803. }
  804. *value = lnk_speed;
  805. dbg("Current link speed = %d\n", lnk_speed);
  806. return retval;
  807. }
  808. static int hpc_get_cur_lnk_width(struct slot *slot,
  809. enum pcie_link_width *value)
  810. {
  811. struct controller *ctrl = slot->ctrl;
  812. enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  813. int retval = 0;
  814. u16 lnk_status;
  815. retval = pciehp_readw(ctrl, LNKSTATUS, &lnk_status);
  816. if (retval) {
  817. err("%s: Cannot read LNKSTATUS register\n", __func__);
  818. return retval;
  819. }
  820. switch ((lnk_status & 0x03F0) >> 4){
  821. case 0:
  822. lnk_wdth = PCIE_LNK_WIDTH_RESRV;
  823. break;
  824. case 1:
  825. lnk_wdth = PCIE_LNK_X1;
  826. break;
  827. case 2:
  828. lnk_wdth = PCIE_LNK_X2;
  829. break;
  830. case 4:
  831. lnk_wdth = PCIE_LNK_X4;
  832. break;
  833. case 8:
  834. lnk_wdth = PCIE_LNK_X8;
  835. break;
  836. case 12:
  837. lnk_wdth = PCIE_LNK_X12;
  838. break;
  839. case 16:
  840. lnk_wdth = PCIE_LNK_X16;
  841. break;
  842. case 32:
  843. lnk_wdth = PCIE_LNK_X32;
  844. break;
  845. default:
  846. lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
  847. break;
  848. }
  849. *value = lnk_wdth;
  850. dbg("Current link width = %d\n", lnk_wdth);
  851. return retval;
  852. }
  853. static struct hpc_ops pciehp_hpc_ops = {
  854. .power_on_slot = hpc_power_on_slot,
  855. .power_off_slot = hpc_power_off_slot,
  856. .set_attention_status = hpc_set_attention_status,
  857. .get_power_status = hpc_get_power_status,
  858. .get_attention_status = hpc_get_attention_status,
  859. .get_latch_status = hpc_get_latch_status,
  860. .get_adapter_status = hpc_get_adapter_status,
  861. .get_emi_status = hpc_get_emi_status,
  862. .toggle_emi = hpc_toggle_emi,
  863. .get_max_bus_speed = hpc_get_max_lnk_speed,
  864. .get_cur_bus_speed = hpc_get_cur_lnk_speed,
  865. .get_max_lnk_width = hpc_get_max_lnk_width,
  866. .get_cur_lnk_width = hpc_get_cur_lnk_width,
  867. .query_power_fault = hpc_query_power_fault,
  868. .green_led_on = hpc_set_green_led_on,
  869. .green_led_off = hpc_set_green_led_off,
  870. .green_led_blink = hpc_set_green_led_blink,
  871. .release_ctlr = hpc_release_ctlr,
  872. .check_lnk_status = hpc_check_lnk_status,
  873. };
  874. static int pcie_init_hardware_part1(struct controller *ctrl,
  875. struct pcie_device *dev)
  876. {
  877. /* Clear all remaining event bits in Slot Status register */
  878. if (pciehp_writew(ctrl, SLOTSTATUS, 0x1f)) {
  879. err("%s: Cannot write to SLOTSTATUS register\n", __func__);
  880. return -1;
  881. }
  882. /* Mask Hot-plug Interrupt Enable */
  883. if (pcie_write_cmd(ctrl, 0, HP_INTR_ENABLE | CMD_CMPL_INTR_ENABLE)) {
  884. err("%s: Cannot mask hotplug interrupt enable\n", __func__);
  885. return -1;
  886. }
  887. return 0;
  888. }
  889. int pcie_init_hardware_part2(struct controller *ctrl, struct pcie_device *dev)
  890. {
  891. u16 cmd, mask;
  892. cmd = PRSN_DETECT_ENABLE;
  893. if (ATTN_BUTTN(ctrl))
  894. cmd |= ATTN_BUTTN_ENABLE;
  895. if (POWER_CTRL(ctrl))
  896. cmd |= PWR_FAULT_DETECT_ENABLE;
  897. if (MRL_SENS(ctrl))
  898. cmd |= MRL_DETECT_ENABLE;
  899. if (!pciehp_poll_mode)
  900. cmd |= HP_INTR_ENABLE;
  901. mask = PRSN_DETECT_ENABLE | ATTN_BUTTN_ENABLE |
  902. PWR_FAULT_DETECT_ENABLE | MRL_DETECT_ENABLE | HP_INTR_ENABLE;
  903. if (pcie_write_cmd(ctrl, cmd, mask)) {
  904. err("%s: Cannot enable software notification\n", __func__);
  905. return -1;
  906. }
  907. return 0;
  908. }
  909. static inline void dbg_ctrl(struct controller *ctrl)
  910. {
  911. int i;
  912. u16 reg16;
  913. struct pci_dev *pdev = ctrl->pci_dev;
  914. if (!pciehp_debug)
  915. return;
  916. dbg("Hotplug Controller:\n");
  917. dbg(" Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n", pci_name(pdev), pdev->irq);
  918. dbg(" Vendor ID : 0x%04x\n", pdev->vendor);
  919. dbg(" Device ID : 0x%04x\n", pdev->device);
  920. dbg(" Subsystem ID : 0x%04x\n", pdev->subsystem_device);
  921. dbg(" Subsystem Vendor ID : 0x%04x\n", pdev->subsystem_vendor);
  922. dbg(" PCIe Cap offset : 0x%02x\n", ctrl->cap_base);
  923. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  924. if (!pci_resource_len(pdev, i))
  925. continue;
  926. dbg(" PCI resource [%d] : 0x%llx@0x%llx\n", i,
  927. (unsigned long long)pci_resource_len(pdev, i),
  928. (unsigned long long)pci_resource_start(pdev, i));
  929. }
  930. dbg("Slot Capabilities : 0x%08x\n", ctrl->slot_cap);
  931. dbg(" Physical Slot Number : %d\n", ctrl->first_slot);
  932. dbg(" Attention Button : %3s\n", ATTN_BUTTN(ctrl) ? "yes" : "no");
  933. dbg(" Power Controller : %3s\n", POWER_CTRL(ctrl) ? "yes" : "no");
  934. dbg(" MRL Sensor : %3s\n", MRL_SENS(ctrl) ? "yes" : "no");
  935. dbg(" Attention Indicator : %3s\n", ATTN_LED(ctrl) ? "yes" : "no");
  936. dbg(" Power Indicator : %3s\n", PWR_LED(ctrl) ? "yes" : "no");
  937. dbg(" Hot-Plug Surprise : %3s\n", HP_SUPR_RM(ctrl) ? "yes" : "no");
  938. dbg(" EMI Present : %3s\n", EMI(ctrl) ? "yes" : "no");
  939. dbg(" Comamnd Completed : %3s\n", NO_CMD_CMPL(ctrl)? "no" : "yes");
  940. pciehp_readw(ctrl, SLOTSTATUS, &reg16);
  941. dbg("Slot Status : 0x%04x\n", reg16);
  942. pciehp_readw(ctrl, SLOTCTRL, &reg16);
  943. dbg("Slot Control : 0x%04x\n", reg16);
  944. }
  945. int pcie_init(struct controller *ctrl, struct pcie_device *dev)
  946. {
  947. u32 slot_cap;
  948. struct pci_dev *pdev = dev->port;
  949. ctrl->pci_dev = pdev;
  950. ctrl->cap_base = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  951. if (!ctrl->cap_base) {
  952. err("%s: Cannot find PCI Express capability\n", __func__);
  953. goto abort;
  954. }
  955. if (pciehp_readl(ctrl, SLOTCAP, &slot_cap)) {
  956. err("%s: Cannot read SLOTCAP register\n", __func__);
  957. goto abort;
  958. }
  959. ctrl->slot_cap = slot_cap;
  960. ctrl->first_slot = slot_cap >> 19;
  961. ctrl->slot_device_offset = 0;
  962. ctrl->num_slots = 1;
  963. ctrl->hpc_ops = &pciehp_hpc_ops;
  964. mutex_init(&ctrl->crit_sect);
  965. mutex_init(&ctrl->ctrl_lock);
  966. init_waitqueue_head(&ctrl->queue);
  967. dbg_ctrl(ctrl);
  968. /*
  969. * Controller doesn't notify of command completion if the "No
  970. * Command Completed Support" bit is set in Slot Capability
  971. * register or the controller supports none of power
  972. * controller, attention led, power led and EMI.
  973. */
  974. if (NO_CMD_CMPL(ctrl) ||
  975. !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
  976. ctrl->no_cmd_complete = 1;
  977. info("HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
  978. pdev->vendor, pdev->device,
  979. pdev->subsystem_vendor, pdev->subsystem_device);
  980. if (pcie_init_hardware_part1(ctrl, dev))
  981. goto abort;
  982. if (pciehp_request_irq(ctrl))
  983. goto abort;
  984. /*
  985. * If this is the first controller to be initialized,
  986. * initialize the pciehp work queue
  987. */
  988. if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
  989. pciehp_wq = create_singlethread_workqueue("pciehpd");
  990. if (!pciehp_wq) {
  991. goto abort_free_irq;
  992. }
  993. }
  994. if (pcie_init_hardware_part2(ctrl, dev))
  995. goto abort_free_irq;
  996. return 0;
  997. abort_free_irq:
  998. pciehp_free_irq(ctrl);
  999. abort:
  1000. return -1;
  1001. }