skge.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. */
  26. #include <linux/config.h>
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/moduleparam.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/pci.h>
  34. #include <linux/if_vlan.h>
  35. #include <linux/ip.h>
  36. #include <linux/delay.h>
  37. #include <linux/crc32.h>
  38. #include <linux/dma-mapping.h>
  39. #include <asm/irq.h>
  40. #include "skge.h"
  41. #define DRV_NAME "skge"
  42. #define DRV_VERSION "0.9"
  43. #define PFX DRV_NAME " "
  44. #define DEFAULT_TX_RING_SIZE 128
  45. #define DEFAULT_RX_RING_SIZE 512
  46. #define MAX_TX_RING_SIZE 1024
  47. #define MAX_RX_RING_SIZE 4096
  48. #define RX_COPY_THRESHOLD 128
  49. #define RX_BUF_SIZE 1536
  50. #define PHY_RETRIES 1000
  51. #define ETH_JUMBO_MTU 9000
  52. #define TX_WATCHDOG (5 * HZ)
  53. #define NAPI_WEIGHT 64
  54. #define BLINK_MS 250
  55. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  56. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  57. MODULE_LICENSE("GPL");
  58. MODULE_VERSION(DRV_VERSION);
  59. static const u32 default_msg
  60. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  61. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  62. static int debug = -1; /* defaults above */
  63. module_param(debug, int, 0);
  64. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  65. static const struct pci_device_id skge_id_table[] = {
  66. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  67. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  68. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T), },
  71. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  73. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  74. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  75. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015, },
  76. { 0 }
  77. };
  78. MODULE_DEVICE_TABLE(pci, skge_id_table);
  79. static int skge_up(struct net_device *dev);
  80. static int skge_down(struct net_device *dev);
  81. static void skge_tx_clean(struct skge_port *skge);
  82. static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  83. static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  84. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  85. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  86. static void yukon_init(struct skge_hw *hw, int port);
  87. static void yukon_reset(struct skge_hw *hw, int port);
  88. static void genesis_mac_init(struct skge_hw *hw, int port);
  89. static void genesis_reset(struct skge_hw *hw, int port);
  90. static void genesis_link_up(struct skge_port *skge);
  91. /* Avoid conditionals by using array */
  92. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  93. static const int rxqaddr[] = { Q_R1, Q_R2 };
  94. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  95. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  96. static const u32 portirqmask[] = { IS_PORT_1, IS_PORT_2 };
  97. /* Don't need to look at whole 16K.
  98. * last interesting register is descriptor poll timer.
  99. */
  100. #define SKGE_REGS_LEN (29*128)
  101. static int skge_get_regs_len(struct net_device *dev)
  102. {
  103. return SKGE_REGS_LEN;
  104. }
  105. /*
  106. * Returns copy of control register region
  107. * I/O region is divided into banks and certain regions are unreadable
  108. */
  109. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  110. void *p)
  111. {
  112. const struct skge_port *skge = netdev_priv(dev);
  113. unsigned long offs;
  114. const void __iomem *io = skge->hw->regs;
  115. static const unsigned long bankmap
  116. = (1<<0) | (1<<2) | (1<<8) | (1<<9)
  117. | (1<<12) | (1<<13) | (1<<14) | (1<<15) | (1<<16)
  118. | (1<<17) | (1<<20) | (1<<21) | (1<<22) | (1<<23)
  119. | (1<<24) | (1<<25) | (1<<26) | (1<<27) | (1<<28);
  120. regs->version = 1;
  121. for (offs = 0; offs < regs->len; offs += 128) {
  122. u32 len = min_t(u32, 128, regs->len - offs);
  123. if (bankmap & (1<<(offs/128)))
  124. memcpy_fromio(p + offs, io + offs, len);
  125. else
  126. memset(p + offs, 0, len);
  127. }
  128. }
  129. /* Wake on Lan only supported on Yukon chps with rev 1 or above */
  130. static int wol_supported(const struct skge_hw *hw)
  131. {
  132. return !((hw->chip_id == CHIP_ID_GENESIS ||
  133. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)));
  134. }
  135. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  136. {
  137. struct skge_port *skge = netdev_priv(dev);
  138. wol->supported = wol_supported(skge->hw) ? WAKE_MAGIC : 0;
  139. wol->wolopts = skge->wol ? WAKE_MAGIC : 0;
  140. }
  141. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  142. {
  143. struct skge_port *skge = netdev_priv(dev);
  144. struct skge_hw *hw = skge->hw;
  145. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  146. return -EOPNOTSUPP;
  147. if (wol->wolopts == WAKE_MAGIC && !wol_supported(hw))
  148. return -EOPNOTSUPP;
  149. skge->wol = wol->wolopts == WAKE_MAGIC;
  150. if (skge->wol) {
  151. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  152. skge_write16(hw, WOL_CTRL_STAT,
  153. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  154. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  155. } else
  156. skge_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  157. return 0;
  158. }
  159. /* Determine supported/adverised modes based on hardware.
  160. * Note: ethtoool ADVERTISED_xxx == SUPPORTED_xxx
  161. */
  162. static u32 skge_supported_modes(const struct skge_hw *hw)
  163. {
  164. u32 supported;
  165. if (hw->copper) {
  166. supported = SUPPORTED_10baseT_Half
  167. | SUPPORTED_10baseT_Full
  168. | SUPPORTED_100baseT_Half
  169. | SUPPORTED_100baseT_Full
  170. | SUPPORTED_1000baseT_Half
  171. | SUPPORTED_1000baseT_Full
  172. | SUPPORTED_Autoneg| SUPPORTED_TP;
  173. if (hw->chip_id == CHIP_ID_GENESIS)
  174. supported &= ~(SUPPORTED_10baseT_Half
  175. | SUPPORTED_10baseT_Full
  176. | SUPPORTED_100baseT_Half
  177. | SUPPORTED_100baseT_Full);
  178. else if (hw->chip_id == CHIP_ID_YUKON)
  179. supported &= ~SUPPORTED_1000baseT_Half;
  180. } else
  181. supported = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  182. | SUPPORTED_Autoneg;
  183. return supported;
  184. }
  185. static int skge_get_settings(struct net_device *dev,
  186. struct ethtool_cmd *ecmd)
  187. {
  188. struct skge_port *skge = netdev_priv(dev);
  189. struct skge_hw *hw = skge->hw;
  190. ecmd->transceiver = XCVR_INTERNAL;
  191. ecmd->supported = skge_supported_modes(hw);
  192. if (hw->copper) {
  193. ecmd->port = PORT_TP;
  194. ecmd->phy_address = hw->phy_addr;
  195. } else
  196. ecmd->port = PORT_FIBRE;
  197. ecmd->advertising = skge->advertising;
  198. ecmd->autoneg = skge->autoneg;
  199. ecmd->speed = skge->speed;
  200. ecmd->duplex = skge->duplex;
  201. return 0;
  202. }
  203. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  204. {
  205. struct skge_port *skge = netdev_priv(dev);
  206. const struct skge_hw *hw = skge->hw;
  207. u32 supported = skge_supported_modes(hw);
  208. if (ecmd->autoneg == AUTONEG_ENABLE) {
  209. ecmd->advertising = supported;
  210. skge->duplex = -1;
  211. skge->speed = -1;
  212. } else {
  213. u32 setting;
  214. switch (ecmd->speed) {
  215. case SPEED_1000:
  216. if (ecmd->duplex == DUPLEX_FULL)
  217. setting = SUPPORTED_1000baseT_Full;
  218. else if (ecmd->duplex == DUPLEX_HALF)
  219. setting = SUPPORTED_1000baseT_Half;
  220. else
  221. return -EINVAL;
  222. break;
  223. case SPEED_100:
  224. if (ecmd->duplex == DUPLEX_FULL)
  225. setting = SUPPORTED_100baseT_Full;
  226. else if (ecmd->duplex == DUPLEX_HALF)
  227. setting = SUPPORTED_100baseT_Half;
  228. else
  229. return -EINVAL;
  230. break;
  231. case SPEED_10:
  232. if (ecmd->duplex == DUPLEX_FULL)
  233. setting = SUPPORTED_10baseT_Full;
  234. else if (ecmd->duplex == DUPLEX_HALF)
  235. setting = SUPPORTED_10baseT_Half;
  236. else
  237. return -EINVAL;
  238. break;
  239. default:
  240. return -EINVAL;
  241. }
  242. if ((setting & supported) == 0)
  243. return -EINVAL;
  244. skge->speed = ecmd->speed;
  245. skge->duplex = ecmd->duplex;
  246. }
  247. skge->autoneg = ecmd->autoneg;
  248. skge->advertising = ecmd->advertising;
  249. if (netif_running(dev)) {
  250. skge_down(dev);
  251. skge_up(dev);
  252. }
  253. return (0);
  254. }
  255. static void skge_get_drvinfo(struct net_device *dev,
  256. struct ethtool_drvinfo *info)
  257. {
  258. struct skge_port *skge = netdev_priv(dev);
  259. strcpy(info->driver, DRV_NAME);
  260. strcpy(info->version, DRV_VERSION);
  261. strcpy(info->fw_version, "N/A");
  262. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  263. }
  264. static const struct skge_stat {
  265. char name[ETH_GSTRING_LEN];
  266. u16 xmac_offset;
  267. u16 gma_offset;
  268. } skge_stats[] = {
  269. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  270. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  271. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  272. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  273. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  274. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  275. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  276. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  277. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  278. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  279. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  280. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  281. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  282. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  283. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  284. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  285. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  286. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  287. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  288. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  289. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  290. };
  291. static int skge_get_stats_count(struct net_device *dev)
  292. {
  293. return ARRAY_SIZE(skge_stats);
  294. }
  295. static void skge_get_ethtool_stats(struct net_device *dev,
  296. struct ethtool_stats *stats, u64 *data)
  297. {
  298. struct skge_port *skge = netdev_priv(dev);
  299. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  300. genesis_get_stats(skge, data);
  301. else
  302. yukon_get_stats(skge, data);
  303. }
  304. /* Use hardware MIB variables for critical path statistics and
  305. * transmit feedback not reported at interrupt.
  306. * Other errors are accounted for in interrupt handler.
  307. */
  308. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  309. {
  310. struct skge_port *skge = netdev_priv(dev);
  311. u64 data[ARRAY_SIZE(skge_stats)];
  312. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  313. genesis_get_stats(skge, data);
  314. else
  315. yukon_get_stats(skge, data);
  316. skge->net_stats.tx_bytes = data[0];
  317. skge->net_stats.rx_bytes = data[1];
  318. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  319. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  320. skge->net_stats.multicast = data[5] + data[7];
  321. skge->net_stats.collisions = data[10];
  322. skge->net_stats.tx_aborted_errors = data[12];
  323. return &skge->net_stats;
  324. }
  325. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  326. {
  327. int i;
  328. switch (stringset) {
  329. case ETH_SS_STATS:
  330. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  331. memcpy(data + i * ETH_GSTRING_LEN,
  332. skge_stats[i].name, ETH_GSTRING_LEN);
  333. break;
  334. }
  335. }
  336. static void skge_get_ring_param(struct net_device *dev,
  337. struct ethtool_ringparam *p)
  338. {
  339. struct skge_port *skge = netdev_priv(dev);
  340. p->rx_max_pending = MAX_RX_RING_SIZE;
  341. p->tx_max_pending = MAX_TX_RING_SIZE;
  342. p->rx_mini_max_pending = 0;
  343. p->rx_jumbo_max_pending = 0;
  344. p->rx_pending = skge->rx_ring.count;
  345. p->tx_pending = skge->tx_ring.count;
  346. p->rx_mini_pending = 0;
  347. p->rx_jumbo_pending = 0;
  348. }
  349. static int skge_set_ring_param(struct net_device *dev,
  350. struct ethtool_ringparam *p)
  351. {
  352. struct skge_port *skge = netdev_priv(dev);
  353. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  354. p->tx_pending == 0 || p->tx_pending > MAX_TX_RING_SIZE)
  355. return -EINVAL;
  356. skge->rx_ring.count = p->rx_pending;
  357. skge->tx_ring.count = p->tx_pending;
  358. if (netif_running(dev)) {
  359. skge_down(dev);
  360. skge_up(dev);
  361. }
  362. return 0;
  363. }
  364. static u32 skge_get_msglevel(struct net_device *netdev)
  365. {
  366. struct skge_port *skge = netdev_priv(netdev);
  367. return skge->msg_enable;
  368. }
  369. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  370. {
  371. struct skge_port *skge = netdev_priv(netdev);
  372. skge->msg_enable = value;
  373. }
  374. static int skge_nway_reset(struct net_device *dev)
  375. {
  376. struct skge_port *skge = netdev_priv(dev);
  377. struct skge_hw *hw = skge->hw;
  378. int port = skge->port;
  379. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  380. return -EINVAL;
  381. spin_lock_bh(&hw->phy_lock);
  382. if (hw->chip_id == CHIP_ID_GENESIS) {
  383. genesis_reset(hw, port);
  384. genesis_mac_init(hw, port);
  385. } else {
  386. yukon_reset(hw, port);
  387. yukon_init(hw, port);
  388. }
  389. spin_unlock_bh(&hw->phy_lock);
  390. return 0;
  391. }
  392. static int skge_set_sg(struct net_device *dev, u32 data)
  393. {
  394. struct skge_port *skge = netdev_priv(dev);
  395. struct skge_hw *hw = skge->hw;
  396. if (hw->chip_id == CHIP_ID_GENESIS && data)
  397. return -EOPNOTSUPP;
  398. return ethtool_op_set_sg(dev, data);
  399. }
  400. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  401. {
  402. struct skge_port *skge = netdev_priv(dev);
  403. struct skge_hw *hw = skge->hw;
  404. if (hw->chip_id == CHIP_ID_GENESIS && data)
  405. return -EOPNOTSUPP;
  406. return ethtool_op_set_tx_csum(dev, data);
  407. }
  408. static u32 skge_get_rx_csum(struct net_device *dev)
  409. {
  410. struct skge_port *skge = netdev_priv(dev);
  411. return skge->rx_csum;
  412. }
  413. /* Only Yukon supports checksum offload. */
  414. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  415. {
  416. struct skge_port *skge = netdev_priv(dev);
  417. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  418. return -EOPNOTSUPP;
  419. skge->rx_csum = data;
  420. return 0;
  421. }
  422. static void skge_get_pauseparam(struct net_device *dev,
  423. struct ethtool_pauseparam *ecmd)
  424. {
  425. struct skge_port *skge = netdev_priv(dev);
  426. ecmd->tx_pause = (skge->flow_control == FLOW_MODE_LOC_SEND)
  427. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  428. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_REM_SEND)
  429. || (skge->flow_control == FLOW_MODE_SYMMETRIC);
  430. ecmd->autoneg = skge->autoneg;
  431. }
  432. static int skge_set_pauseparam(struct net_device *dev,
  433. struct ethtool_pauseparam *ecmd)
  434. {
  435. struct skge_port *skge = netdev_priv(dev);
  436. skge->autoneg = ecmd->autoneg;
  437. if (ecmd->rx_pause && ecmd->tx_pause)
  438. skge->flow_control = FLOW_MODE_SYMMETRIC;
  439. else if (ecmd->rx_pause && !ecmd->tx_pause)
  440. skge->flow_control = FLOW_MODE_REM_SEND;
  441. else if (!ecmd->rx_pause && ecmd->tx_pause)
  442. skge->flow_control = FLOW_MODE_LOC_SEND;
  443. else
  444. skge->flow_control = FLOW_MODE_NONE;
  445. if (netif_running(dev)) {
  446. skge_down(dev);
  447. skge_up(dev);
  448. }
  449. return 0;
  450. }
  451. /* Chip internal frequency for clock calculations */
  452. static inline u32 hwkhz(const struct skge_hw *hw)
  453. {
  454. if (hw->chip_id == CHIP_ID_GENESIS)
  455. return 53215; /* or: 53.125 MHz */
  456. else
  457. return 78215; /* or: 78.125 MHz */
  458. }
  459. /* Chip hz to microseconds */
  460. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  461. {
  462. return (ticks * 1000) / hwkhz(hw);
  463. }
  464. /* Microseconds to chip hz */
  465. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  466. {
  467. return hwkhz(hw) * usec / 1000;
  468. }
  469. static int skge_get_coalesce(struct net_device *dev,
  470. struct ethtool_coalesce *ecmd)
  471. {
  472. struct skge_port *skge = netdev_priv(dev);
  473. struct skge_hw *hw = skge->hw;
  474. int port = skge->port;
  475. ecmd->rx_coalesce_usecs = 0;
  476. ecmd->tx_coalesce_usecs = 0;
  477. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  478. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  479. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  480. if (msk & rxirqmask[port])
  481. ecmd->rx_coalesce_usecs = delay;
  482. if (msk & txirqmask[port])
  483. ecmd->tx_coalesce_usecs = delay;
  484. }
  485. return 0;
  486. }
  487. /* Note: interrupt timer is per board, but can turn on/off per port */
  488. static int skge_set_coalesce(struct net_device *dev,
  489. struct ethtool_coalesce *ecmd)
  490. {
  491. struct skge_port *skge = netdev_priv(dev);
  492. struct skge_hw *hw = skge->hw;
  493. int port = skge->port;
  494. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  495. u32 delay = 25;
  496. if (ecmd->rx_coalesce_usecs == 0)
  497. msk &= ~rxirqmask[port];
  498. else if (ecmd->rx_coalesce_usecs < 25 ||
  499. ecmd->rx_coalesce_usecs > 33333)
  500. return -EINVAL;
  501. else {
  502. msk |= rxirqmask[port];
  503. delay = ecmd->rx_coalesce_usecs;
  504. }
  505. if (ecmd->tx_coalesce_usecs == 0)
  506. msk &= ~txirqmask[port];
  507. else if (ecmd->tx_coalesce_usecs < 25 ||
  508. ecmd->tx_coalesce_usecs > 33333)
  509. return -EINVAL;
  510. else {
  511. msk |= txirqmask[port];
  512. delay = min(delay, ecmd->rx_coalesce_usecs);
  513. }
  514. skge_write32(hw, B2_IRQM_MSK, msk);
  515. if (msk == 0)
  516. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  517. else {
  518. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  519. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  520. }
  521. return 0;
  522. }
  523. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  524. static void skge_led(struct skge_port *skge, enum led_mode mode)
  525. {
  526. struct skge_hw *hw = skge->hw;
  527. int port = skge->port;
  528. spin_lock_bh(&hw->phy_lock);
  529. if (hw->chip_id == CHIP_ID_GENESIS) {
  530. switch (mode) {
  531. case LED_MODE_OFF:
  532. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  533. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  534. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  535. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  536. break;
  537. case LED_MODE_ON:
  538. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  539. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  540. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  541. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  542. break;
  543. case LED_MODE_TST:
  544. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  545. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  546. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  547. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  548. break;
  549. }
  550. } else {
  551. switch (mode) {
  552. case LED_MODE_OFF:
  553. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  554. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  555. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  556. PHY_M_LED_MO_10(MO_LED_OFF) |
  557. PHY_M_LED_MO_100(MO_LED_OFF) |
  558. PHY_M_LED_MO_1000(MO_LED_OFF) |
  559. PHY_M_LED_MO_RX(MO_LED_OFF));
  560. break;
  561. case LED_MODE_ON:
  562. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  563. PHY_M_LED_PULS_DUR(PULS_170MS) |
  564. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  565. PHY_M_LEDC_TX_CTRL |
  566. PHY_M_LEDC_DP_CTRL);
  567. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  568. PHY_M_LED_MO_RX(MO_LED_OFF) |
  569. (skge->speed == SPEED_100 ?
  570. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  571. break;
  572. case LED_MODE_TST:
  573. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  574. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  575. PHY_M_LED_MO_DUP(MO_LED_ON) |
  576. PHY_M_LED_MO_10(MO_LED_ON) |
  577. PHY_M_LED_MO_100(MO_LED_ON) |
  578. PHY_M_LED_MO_1000(MO_LED_ON) |
  579. PHY_M_LED_MO_RX(MO_LED_ON));
  580. }
  581. }
  582. spin_unlock_bh(&hw->phy_lock);
  583. }
  584. /* blink LED's for finding board */
  585. static int skge_phys_id(struct net_device *dev, u32 data)
  586. {
  587. struct skge_port *skge = netdev_priv(dev);
  588. unsigned long ms;
  589. enum led_mode mode = LED_MODE_TST;
  590. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  591. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  592. else
  593. ms = data * 1000;
  594. while (ms > 0) {
  595. skge_led(skge, mode);
  596. mode ^= LED_MODE_TST;
  597. if (msleep_interruptible(BLINK_MS))
  598. break;
  599. ms -= BLINK_MS;
  600. }
  601. /* back to regular LED state */
  602. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  603. return 0;
  604. }
  605. static struct ethtool_ops skge_ethtool_ops = {
  606. .get_settings = skge_get_settings,
  607. .set_settings = skge_set_settings,
  608. .get_drvinfo = skge_get_drvinfo,
  609. .get_regs_len = skge_get_regs_len,
  610. .get_regs = skge_get_regs,
  611. .get_wol = skge_get_wol,
  612. .set_wol = skge_set_wol,
  613. .get_msglevel = skge_get_msglevel,
  614. .set_msglevel = skge_set_msglevel,
  615. .nway_reset = skge_nway_reset,
  616. .get_link = ethtool_op_get_link,
  617. .get_ringparam = skge_get_ring_param,
  618. .set_ringparam = skge_set_ring_param,
  619. .get_pauseparam = skge_get_pauseparam,
  620. .set_pauseparam = skge_set_pauseparam,
  621. .get_coalesce = skge_get_coalesce,
  622. .set_coalesce = skge_set_coalesce,
  623. .get_sg = ethtool_op_get_sg,
  624. .set_sg = skge_set_sg,
  625. .get_tx_csum = ethtool_op_get_tx_csum,
  626. .set_tx_csum = skge_set_tx_csum,
  627. .get_rx_csum = skge_get_rx_csum,
  628. .set_rx_csum = skge_set_rx_csum,
  629. .get_strings = skge_get_strings,
  630. .phys_id = skge_phys_id,
  631. .get_stats_count = skge_get_stats_count,
  632. .get_ethtool_stats = skge_get_ethtool_stats,
  633. .get_perm_addr = ethtool_op_get_perm_addr,
  634. };
  635. /*
  636. * Allocate ring elements and chain them together
  637. * One-to-one association of board descriptors with ring elements
  638. */
  639. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u64 base)
  640. {
  641. struct skge_tx_desc *d;
  642. struct skge_element *e;
  643. int i;
  644. ring->start = kmalloc(sizeof(*e)*ring->count, GFP_KERNEL);
  645. if (!ring->start)
  646. return -ENOMEM;
  647. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  648. e->desc = d;
  649. e->skb = NULL;
  650. if (i == ring->count - 1) {
  651. e->next = ring->start;
  652. d->next_offset = base;
  653. } else {
  654. e->next = e + 1;
  655. d->next_offset = base + (i+1) * sizeof(*d);
  656. }
  657. }
  658. ring->to_use = ring->to_clean = ring->start;
  659. return 0;
  660. }
  661. static struct sk_buff *skge_rx_alloc(struct net_device *dev, unsigned int size)
  662. {
  663. struct sk_buff *skb = dev_alloc_skb(size);
  664. if (likely(skb)) {
  665. skb->dev = dev;
  666. skb_reserve(skb, NET_IP_ALIGN);
  667. }
  668. return skb;
  669. }
  670. /* Allocate and setup a new buffer for receiving */
  671. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  672. struct sk_buff *skb, unsigned int bufsize)
  673. {
  674. struct skge_rx_desc *rd = e->desc;
  675. u64 map;
  676. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  677. PCI_DMA_FROMDEVICE);
  678. rd->dma_lo = map;
  679. rd->dma_hi = map >> 32;
  680. e->skb = skb;
  681. rd->csum1_start = ETH_HLEN;
  682. rd->csum2_start = ETH_HLEN;
  683. rd->csum1 = 0;
  684. rd->csum2 = 0;
  685. wmb();
  686. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  687. pci_unmap_addr_set(e, mapaddr, map);
  688. pci_unmap_len_set(e, maplen, bufsize);
  689. }
  690. /* Resume receiving using existing skb,
  691. * Note: DMA address is not changed by chip.
  692. * MTU not changed while receiver active.
  693. */
  694. static void skge_rx_reuse(struct skge_element *e, unsigned int size)
  695. {
  696. struct skge_rx_desc *rd = e->desc;
  697. rd->csum2 = 0;
  698. rd->csum2_start = ETH_HLEN;
  699. wmb();
  700. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  701. }
  702. /* Free all buffers in receive ring, assumes receiver stopped */
  703. static void skge_rx_clean(struct skge_port *skge)
  704. {
  705. struct skge_hw *hw = skge->hw;
  706. struct skge_ring *ring = &skge->rx_ring;
  707. struct skge_element *e;
  708. e = ring->start;
  709. do {
  710. struct skge_rx_desc *rd = e->desc;
  711. rd->control = 0;
  712. if (e->skb) {
  713. pci_unmap_single(hw->pdev,
  714. pci_unmap_addr(e, mapaddr),
  715. pci_unmap_len(e, maplen),
  716. PCI_DMA_FROMDEVICE);
  717. dev_kfree_skb(e->skb);
  718. e->skb = NULL;
  719. }
  720. } while ((e = e->next) != ring->start);
  721. }
  722. /* Allocate buffers for receive ring
  723. * For receive: to_clean is next received frame.
  724. */
  725. static int skge_rx_fill(struct skge_port *skge)
  726. {
  727. struct skge_ring *ring = &skge->rx_ring;
  728. struct skge_element *e;
  729. unsigned int bufsize = skge->rx_buf_size;
  730. e = ring->start;
  731. do {
  732. struct sk_buff *skb = skge_rx_alloc(skge->netdev, bufsize);
  733. if (!skb)
  734. return -ENOMEM;
  735. skge_rx_setup(skge, e, skb, bufsize);
  736. } while ( (e = e->next) != ring->start);
  737. ring->to_clean = ring->start;
  738. return 0;
  739. }
  740. static void skge_link_up(struct skge_port *skge)
  741. {
  742. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  743. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  744. netif_carrier_on(skge->netdev);
  745. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  746. netif_wake_queue(skge->netdev);
  747. if (netif_msg_link(skge))
  748. printk(KERN_INFO PFX
  749. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  750. skge->netdev->name, skge->speed,
  751. skge->duplex == DUPLEX_FULL ? "full" : "half",
  752. (skge->flow_control == FLOW_MODE_NONE) ? "none" :
  753. (skge->flow_control == FLOW_MODE_LOC_SEND) ? "tx only" :
  754. (skge->flow_control == FLOW_MODE_REM_SEND) ? "rx only" :
  755. (skge->flow_control == FLOW_MODE_SYMMETRIC) ? "tx and rx" :
  756. "unknown");
  757. }
  758. static void skge_link_down(struct skge_port *skge)
  759. {
  760. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  761. netif_carrier_off(skge->netdev);
  762. netif_stop_queue(skge->netdev);
  763. if (netif_msg_link(skge))
  764. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  765. }
  766. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  767. {
  768. int i;
  769. u16 v;
  770. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  771. v = xm_read16(hw, port, XM_PHY_DATA);
  772. /* Need to wait for external PHY */
  773. for (i = 0; i < PHY_RETRIES; i++) {
  774. udelay(1);
  775. if (xm_read16(hw, port, XM_MMU_CMD)
  776. & XM_MMU_PHY_RDY)
  777. goto ready;
  778. }
  779. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  780. hw->dev[port]->name);
  781. return 0;
  782. ready:
  783. v = xm_read16(hw, port, XM_PHY_DATA);
  784. return v;
  785. }
  786. static void xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  787. {
  788. int i;
  789. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  790. for (i = 0; i < PHY_RETRIES; i++) {
  791. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  792. goto ready;
  793. udelay(1);
  794. }
  795. printk(KERN_WARNING PFX "%s: phy write failed to come ready\n",
  796. hw->dev[port]->name);
  797. ready:
  798. xm_write16(hw, port, XM_PHY_DATA, val);
  799. for (i = 0; i < PHY_RETRIES; i++) {
  800. udelay(1);
  801. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  802. return;
  803. }
  804. printk(KERN_WARNING PFX "%s: phy write timed out\n",
  805. hw->dev[port]->name);
  806. }
  807. static void genesis_init(struct skge_hw *hw)
  808. {
  809. /* set blink source counter */
  810. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  811. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  812. /* configure mac arbiter */
  813. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  814. /* configure mac arbiter timeout values */
  815. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  816. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  817. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  818. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  819. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  820. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  821. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  822. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  823. /* configure packet arbiter timeout */
  824. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  825. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  826. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  827. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  828. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  829. }
  830. static void genesis_reset(struct skge_hw *hw, int port)
  831. {
  832. const u8 zero[8] = { 0 };
  833. /* reset the statistics module */
  834. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  835. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  836. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  837. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  838. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  839. /* disable Broadcom PHY IRQ */
  840. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  841. xm_outhash(hw, port, XM_HSM, zero);
  842. }
  843. /* Convert mode to MII values */
  844. static const u16 phy_pause_map[] = {
  845. [FLOW_MODE_NONE] = 0,
  846. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  847. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  848. [FLOW_MODE_REM_SEND] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  849. };
  850. /* Check status of Broadcom phy link */
  851. static void bcom_check_link(struct skge_hw *hw, int port)
  852. {
  853. struct net_device *dev = hw->dev[port];
  854. struct skge_port *skge = netdev_priv(dev);
  855. u16 status;
  856. /* read twice because of latch */
  857. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  858. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  859. pr_debug("bcom_check_link status=0x%x\n", status);
  860. if ((status & PHY_ST_LSYNC) == 0) {
  861. u16 cmd = xm_read16(hw, port, XM_MMU_CMD);
  862. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  863. xm_write16(hw, port, XM_MMU_CMD, cmd);
  864. /* dummy read to ensure writing */
  865. (void) xm_read16(hw, port, XM_MMU_CMD);
  866. if (netif_carrier_ok(dev))
  867. skge_link_down(skge);
  868. } else {
  869. if (skge->autoneg == AUTONEG_ENABLE &&
  870. (status & PHY_ST_AN_OVER)) {
  871. u16 lpa = xm_phy_read(hw, port, PHY_BCOM_AUNE_LP);
  872. u16 aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  873. if (lpa & PHY_B_AN_RF) {
  874. printk(KERN_NOTICE PFX "%s: remote fault\n",
  875. dev->name);
  876. return;
  877. }
  878. /* Check Duplex mismatch */
  879. switch (aux & PHY_B_AS_AN_RES_MSK) {
  880. case PHY_B_RES_1000FD:
  881. skge->duplex = DUPLEX_FULL;
  882. break;
  883. case PHY_B_RES_1000HD:
  884. skge->duplex = DUPLEX_HALF;
  885. break;
  886. default:
  887. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  888. dev->name);
  889. return;
  890. }
  891. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  892. switch (aux & PHY_B_AS_PAUSE_MSK) {
  893. case PHY_B_AS_PAUSE_MSK:
  894. skge->flow_control = FLOW_MODE_SYMMETRIC;
  895. break;
  896. case PHY_B_AS_PRR:
  897. skge->flow_control = FLOW_MODE_REM_SEND;
  898. break;
  899. case PHY_B_AS_PRT:
  900. skge->flow_control = FLOW_MODE_LOC_SEND;
  901. break;
  902. default:
  903. skge->flow_control = FLOW_MODE_NONE;
  904. }
  905. skge->speed = SPEED_1000;
  906. }
  907. if (!netif_carrier_ok(dev))
  908. genesis_link_up(skge);
  909. }
  910. }
  911. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  912. * Phy on for 100 or 10Mbit operation
  913. */
  914. static void bcom_phy_init(struct skge_port *skge, int jumbo)
  915. {
  916. struct skge_hw *hw = skge->hw;
  917. int port = skge->port;
  918. int i;
  919. u16 id1, r, ext, ctl;
  920. /* magic workaround patterns for Broadcom */
  921. static const struct {
  922. u16 reg;
  923. u16 val;
  924. } A1hack[] = {
  925. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  926. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  927. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  928. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  929. }, C0hack[] = {
  930. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  931. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  932. };
  933. pr_debug("bcom_phy_init\n");
  934. /* read Id from external PHY (all have the same address) */
  935. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  936. /* Optimize MDIO transfer by suppressing preamble. */
  937. r = xm_read16(hw, port, XM_MMU_CMD);
  938. r |= XM_MMU_NO_PRE;
  939. xm_write16(hw, port, XM_MMU_CMD,r);
  940. switch (id1) {
  941. case PHY_BCOM_ID1_C0:
  942. /*
  943. * Workaround BCOM Errata for the C0 type.
  944. * Write magic patterns to reserved registers.
  945. */
  946. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  947. xm_phy_write(hw, port,
  948. C0hack[i].reg, C0hack[i].val);
  949. break;
  950. case PHY_BCOM_ID1_A1:
  951. /*
  952. * Workaround BCOM Errata for the A1 type.
  953. * Write magic patterns to reserved registers.
  954. */
  955. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  956. xm_phy_write(hw, port,
  957. A1hack[i].reg, A1hack[i].val);
  958. break;
  959. }
  960. /*
  961. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  962. * Disable Power Management after reset.
  963. */
  964. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  965. r |= PHY_B_AC_DIS_PM;
  966. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  967. /* Dummy read */
  968. xm_read16(hw, port, XM_ISRC);
  969. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  970. ctl = PHY_CT_SP1000; /* always 1000mbit */
  971. if (skge->autoneg == AUTONEG_ENABLE) {
  972. /*
  973. * Workaround BCOM Errata #1 for the C5 type.
  974. * 1000Base-T Link Acquisition Failure in Slave Mode
  975. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  976. */
  977. u16 adv = PHY_B_1000C_RD;
  978. if (skge->advertising & ADVERTISED_1000baseT_Half)
  979. adv |= PHY_B_1000C_AHD;
  980. if (skge->advertising & ADVERTISED_1000baseT_Full)
  981. adv |= PHY_B_1000C_AFD;
  982. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  983. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  984. } else {
  985. if (skge->duplex == DUPLEX_FULL)
  986. ctl |= PHY_CT_DUP_MD;
  987. /* Force to slave */
  988. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  989. }
  990. /* Set autonegotiation pause parameters */
  991. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  992. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  993. /* Handle Jumbo frames */
  994. if (jumbo) {
  995. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  996. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  997. ext |= PHY_B_PEC_HIGH_LA;
  998. }
  999. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  1000. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  1001. /* Use link status change interrrupt */
  1002. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1003. bcom_check_link(hw, port);
  1004. }
  1005. static void genesis_mac_init(struct skge_hw *hw, int port)
  1006. {
  1007. struct net_device *dev = hw->dev[port];
  1008. struct skge_port *skge = netdev_priv(dev);
  1009. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  1010. int i;
  1011. u32 r;
  1012. const u8 zero[6] = { 0 };
  1013. /* Clear MIB counters */
  1014. xm_write16(hw, port, XM_STAT_CMD,
  1015. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1016. /* Clear two times according to Errata #3 */
  1017. xm_write16(hw, port, XM_STAT_CMD,
  1018. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1019. /* Unreset the XMAC. */
  1020. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1021. /*
  1022. * Perform additional initialization for external PHYs,
  1023. * namely for the 1000baseTX cards that use the XMAC's
  1024. * GMII mode.
  1025. */
  1026. /* Take external Phy out of reset */
  1027. r = skge_read32(hw, B2_GP_IO);
  1028. if (port == 0)
  1029. r |= GP_DIR_0|GP_IO_0;
  1030. else
  1031. r |= GP_DIR_2|GP_IO_2;
  1032. skge_write32(hw, B2_GP_IO, r);
  1033. skge_read32(hw, B2_GP_IO);
  1034. /* Enable GMII interfac */
  1035. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1036. bcom_phy_init(skge, jumbo);
  1037. /* Set Station Address */
  1038. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1039. /* We don't use match addresses so clear */
  1040. for (i = 1; i < 16; i++)
  1041. xm_outaddr(hw, port, XM_EXM(i), zero);
  1042. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1043. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1044. /* We don't need the FCS appended to the packet. */
  1045. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1046. if (jumbo)
  1047. r |= XM_RX_BIG_PK_OK;
  1048. if (skge->duplex == DUPLEX_HALF) {
  1049. /*
  1050. * If in manual half duplex mode the other side might be in
  1051. * full duplex mode, so ignore if a carrier extension is not seen
  1052. * on frames received
  1053. */
  1054. r |= XM_RX_DIS_CEXT;
  1055. }
  1056. xm_write16(hw, port, XM_RX_CMD, r);
  1057. /* We want short frames padded to 60 bytes. */
  1058. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1059. /*
  1060. * Bump up the transmit threshold. This helps hold off transmit
  1061. * underruns when we're blasting traffic from both ports at once.
  1062. */
  1063. xm_write16(hw, port, XM_TX_THR, 512);
  1064. /*
  1065. * Enable the reception of all error frames. This is is
  1066. * a necessary evil due to the design of the XMAC. The
  1067. * XMAC's receive FIFO is only 8K in size, however jumbo
  1068. * frames can be up to 9000 bytes in length. When bad
  1069. * frame filtering is enabled, the XMAC's RX FIFO operates
  1070. * in 'store and forward' mode. For this to work, the
  1071. * entire frame has to fit into the FIFO, but that means
  1072. * that jumbo frames larger than 8192 bytes will be
  1073. * truncated. Disabling all bad frame filtering causes
  1074. * the RX FIFO to operate in streaming mode, in which
  1075. * case the XMAC will start transfering frames out of the
  1076. * RX FIFO as soon as the FIFO threshold is reached.
  1077. */
  1078. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1079. /*
  1080. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1081. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1082. * and 'Octets Rx OK Hi Cnt Ov'.
  1083. */
  1084. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1085. /*
  1086. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1087. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1088. * and 'Octets Tx OK Hi Cnt Ov'.
  1089. */
  1090. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1091. /* Configure MAC arbiter */
  1092. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1093. /* configure timeout values */
  1094. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1095. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1096. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1097. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1098. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1099. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1100. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1101. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1102. /* Configure Rx MAC FIFO */
  1103. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1104. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1105. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1106. /* Configure Tx MAC FIFO */
  1107. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1108. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1109. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1110. if (jumbo) {
  1111. /* Enable frame flushing if jumbo frames used */
  1112. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1113. } else {
  1114. /* enable timeout timers if normal frames */
  1115. skge_write16(hw, B3_PA_CTRL,
  1116. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1117. }
  1118. }
  1119. static void genesis_stop(struct skge_port *skge)
  1120. {
  1121. struct skge_hw *hw = skge->hw;
  1122. int port = skge->port;
  1123. u32 reg;
  1124. /* Clear Tx packet arbiter timeout IRQ */
  1125. skge_write16(hw, B3_PA_CTRL,
  1126. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1127. /*
  1128. * If the transfer stucks at the MAC the STOP command will not
  1129. * terminate if we don't flush the XMAC's transmit FIFO !
  1130. */
  1131. xm_write32(hw, port, XM_MODE,
  1132. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1133. /* Reset the MAC */
  1134. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1135. /* For external PHYs there must be special handling */
  1136. reg = skge_read32(hw, B2_GP_IO);
  1137. if (port == 0) {
  1138. reg |= GP_DIR_0;
  1139. reg &= ~GP_IO_0;
  1140. } else {
  1141. reg |= GP_DIR_2;
  1142. reg &= ~GP_IO_2;
  1143. }
  1144. skge_write32(hw, B2_GP_IO, reg);
  1145. skge_read32(hw, B2_GP_IO);
  1146. xm_write16(hw, port, XM_MMU_CMD,
  1147. xm_read16(hw, port, XM_MMU_CMD)
  1148. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1149. xm_read16(hw, port, XM_MMU_CMD);
  1150. }
  1151. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1152. {
  1153. struct skge_hw *hw = skge->hw;
  1154. int port = skge->port;
  1155. int i;
  1156. unsigned long timeout = jiffies + HZ;
  1157. xm_write16(hw, port,
  1158. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1159. /* wait for update to complete */
  1160. while (xm_read16(hw, port, XM_STAT_CMD)
  1161. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1162. if (time_after(jiffies, timeout))
  1163. break;
  1164. udelay(10);
  1165. }
  1166. /* special case for 64 bit octet counter */
  1167. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1168. | xm_read32(hw, port, XM_TXO_OK_LO);
  1169. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1170. | xm_read32(hw, port, XM_RXO_OK_LO);
  1171. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1172. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1173. }
  1174. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1175. {
  1176. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1177. u16 status = xm_read16(hw, port, XM_ISRC);
  1178. if (netif_msg_intr(skge))
  1179. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1180. skge->netdev->name, status);
  1181. if (status & XM_IS_TXF_UR) {
  1182. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1183. ++skge->net_stats.tx_fifo_errors;
  1184. }
  1185. if (status & XM_IS_RXF_OV) {
  1186. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1187. ++skge->net_stats.rx_fifo_errors;
  1188. }
  1189. }
  1190. static void gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1191. {
  1192. int i;
  1193. gma_write16(hw, port, GM_SMI_DATA, val);
  1194. gma_write16(hw, port, GM_SMI_CTRL,
  1195. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1196. for (i = 0; i < PHY_RETRIES; i++) {
  1197. udelay(1);
  1198. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1199. break;
  1200. }
  1201. }
  1202. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1203. {
  1204. int i;
  1205. gma_write16(hw, port, GM_SMI_CTRL,
  1206. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1207. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1208. for (i = 0; i < PHY_RETRIES; i++) {
  1209. udelay(1);
  1210. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1211. goto ready;
  1212. }
  1213. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1214. hw->dev[port]->name);
  1215. return 0;
  1216. ready:
  1217. return gma_read16(hw, port, GM_SMI_DATA);
  1218. }
  1219. static void genesis_link_up(struct skge_port *skge)
  1220. {
  1221. struct skge_hw *hw = skge->hw;
  1222. int port = skge->port;
  1223. u16 cmd;
  1224. u32 mode, msk;
  1225. pr_debug("genesis_link_up\n");
  1226. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1227. /*
  1228. * enabling pause frame reception is required for 1000BT
  1229. * because the XMAC is not reset if the link is going down
  1230. */
  1231. if (skge->flow_control == FLOW_MODE_NONE ||
  1232. skge->flow_control == FLOW_MODE_LOC_SEND)
  1233. /* Disable Pause Frame Reception */
  1234. cmd |= XM_MMU_IGN_PF;
  1235. else
  1236. /* Enable Pause Frame Reception */
  1237. cmd &= ~XM_MMU_IGN_PF;
  1238. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1239. mode = xm_read32(hw, port, XM_MODE);
  1240. if (skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1241. skge->flow_control == FLOW_MODE_LOC_SEND) {
  1242. /*
  1243. * Configure Pause Frame Generation
  1244. * Use internal and external Pause Frame Generation.
  1245. * Sending pause frames is edge triggered.
  1246. * Send a Pause frame with the maximum pause time if
  1247. * internal oder external FIFO full condition occurs.
  1248. * Send a zero pause time frame to re-start transmission.
  1249. */
  1250. /* XM_PAUSE_DA = '010000C28001' (default) */
  1251. /* XM_MAC_PTIME = 0xffff (maximum) */
  1252. /* remember this value is defined in big endian (!) */
  1253. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1254. mode |= XM_PAUSE_MODE;
  1255. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1256. } else {
  1257. /*
  1258. * disable pause frame generation is required for 1000BT
  1259. * because the XMAC is not reset if the link is going down
  1260. */
  1261. /* Disable Pause Mode in Mode Register */
  1262. mode &= ~XM_PAUSE_MODE;
  1263. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1264. }
  1265. xm_write32(hw, port, XM_MODE, mode);
  1266. msk = XM_DEF_MSK;
  1267. /* disable GP0 interrupt bit for external Phy */
  1268. msk |= XM_IS_INP_ASS;
  1269. xm_write16(hw, port, XM_IMSK, msk);
  1270. xm_read16(hw, port, XM_ISRC);
  1271. /* get MMU Command Reg. */
  1272. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1273. if (skge->duplex == DUPLEX_FULL)
  1274. cmd |= XM_MMU_GMII_FD;
  1275. /*
  1276. * Workaround BCOM Errata (#10523) for all BCom Phys
  1277. * Enable Power Management after link up
  1278. */
  1279. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1280. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1281. & ~PHY_B_AC_DIS_PM);
  1282. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1283. /* enable Rx/Tx */
  1284. xm_write16(hw, port, XM_MMU_CMD,
  1285. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1286. skge_link_up(skge);
  1287. }
  1288. static inline void bcom_phy_intr(struct skge_port *skge)
  1289. {
  1290. struct skge_hw *hw = skge->hw;
  1291. int port = skge->port;
  1292. u16 isrc;
  1293. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1294. if (netif_msg_intr(skge))
  1295. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1296. skge->netdev->name, isrc);
  1297. if (isrc & PHY_B_IS_PSE)
  1298. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1299. hw->dev[port]->name);
  1300. /* Workaround BCom Errata:
  1301. * enable and disable loopback mode if "NO HCD" occurs.
  1302. */
  1303. if (isrc & PHY_B_IS_NO_HDCL) {
  1304. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1305. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1306. ctrl | PHY_CT_LOOP);
  1307. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1308. ctrl & ~PHY_CT_LOOP);
  1309. }
  1310. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1311. bcom_check_link(hw, port);
  1312. }
  1313. /* Marvell Phy Initailization */
  1314. static void yukon_init(struct skge_hw *hw, int port)
  1315. {
  1316. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1317. u16 ctrl, ct1000, adv;
  1318. pr_debug("yukon_init\n");
  1319. if (skge->autoneg == AUTONEG_ENABLE) {
  1320. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1321. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1322. PHY_M_EC_MAC_S_MSK);
  1323. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1324. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1325. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1326. }
  1327. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1328. if (skge->autoneg == AUTONEG_DISABLE)
  1329. ctrl &= ~PHY_CT_ANE;
  1330. ctrl |= PHY_CT_RESET;
  1331. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1332. ctrl = 0;
  1333. ct1000 = 0;
  1334. adv = PHY_AN_CSMA;
  1335. if (skge->autoneg == AUTONEG_ENABLE) {
  1336. if (hw->copper) {
  1337. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1338. ct1000 |= PHY_M_1000C_AFD;
  1339. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1340. ct1000 |= PHY_M_1000C_AHD;
  1341. if (skge->advertising & ADVERTISED_100baseT_Full)
  1342. adv |= PHY_M_AN_100_FD;
  1343. if (skge->advertising & ADVERTISED_100baseT_Half)
  1344. adv |= PHY_M_AN_100_HD;
  1345. if (skge->advertising & ADVERTISED_10baseT_Full)
  1346. adv |= PHY_M_AN_10_FD;
  1347. if (skge->advertising & ADVERTISED_10baseT_Half)
  1348. adv |= PHY_M_AN_10_HD;
  1349. } else /* special defines for FIBER (88E1011S only) */
  1350. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  1351. /* Set Flow-control capabilities */
  1352. adv |= phy_pause_map[skge->flow_control];
  1353. /* Restart Auto-negotiation */
  1354. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1355. } else {
  1356. /* forced speed/duplex settings */
  1357. ct1000 = PHY_M_1000C_MSE;
  1358. if (skge->duplex == DUPLEX_FULL)
  1359. ctrl |= PHY_CT_DUP_MD;
  1360. switch (skge->speed) {
  1361. case SPEED_1000:
  1362. ctrl |= PHY_CT_SP1000;
  1363. break;
  1364. case SPEED_100:
  1365. ctrl |= PHY_CT_SP100;
  1366. break;
  1367. }
  1368. ctrl |= PHY_CT_RESET;
  1369. }
  1370. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1371. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1372. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1373. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1374. if (skge->autoneg == AUTONEG_ENABLE)
  1375. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1376. else
  1377. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1378. }
  1379. static void yukon_reset(struct skge_hw *hw, int port)
  1380. {
  1381. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1382. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1383. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1384. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1385. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1386. gma_write16(hw, port, GM_RX_CTRL,
  1387. gma_read16(hw, port, GM_RX_CTRL)
  1388. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1389. }
  1390. static void yukon_mac_init(struct skge_hw *hw, int port)
  1391. {
  1392. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1393. int i;
  1394. u32 reg;
  1395. const u8 *addr = hw->dev[port]->dev_addr;
  1396. /* WA code for COMA mode -- set PHY reset */
  1397. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1398. hw->chip_rev >= CHIP_REV_YU_LITE_A3)
  1399. skge_write32(hw, B2_GP_IO,
  1400. (skge_read32(hw, B2_GP_IO) | GP_DIR_9 | GP_IO_9));
  1401. /* hard reset */
  1402. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1403. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1404. /* WA code for COMA mode -- clear PHY reset */
  1405. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1406. hw->chip_rev >= CHIP_REV_YU_LITE_A3)
  1407. skge_write32(hw, B2_GP_IO,
  1408. (skge_read32(hw, B2_GP_IO) | GP_DIR_9)
  1409. & ~GP_IO_9);
  1410. /* Set hardware config mode */
  1411. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1412. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1413. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1414. /* Clear GMC reset */
  1415. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1416. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1417. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1418. if (skge->autoneg == AUTONEG_DISABLE) {
  1419. reg = GM_GPCR_AU_ALL_DIS;
  1420. gma_write16(hw, port, GM_GP_CTRL,
  1421. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1422. switch (skge->speed) {
  1423. case SPEED_1000:
  1424. reg |= GM_GPCR_SPEED_1000;
  1425. /* fallthru */
  1426. case SPEED_100:
  1427. reg |= GM_GPCR_SPEED_100;
  1428. }
  1429. if (skge->duplex == DUPLEX_FULL)
  1430. reg |= GM_GPCR_DUP_FULL;
  1431. } else
  1432. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1433. switch (skge->flow_control) {
  1434. case FLOW_MODE_NONE:
  1435. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1436. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1437. break;
  1438. case FLOW_MODE_LOC_SEND:
  1439. /* disable Rx flow-control */
  1440. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1441. }
  1442. gma_write16(hw, port, GM_GP_CTRL, reg);
  1443. skge_read16(hw, GMAC_IRQ_SRC);
  1444. yukon_init(hw, port);
  1445. /* MIB clear */
  1446. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1447. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1448. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1449. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1450. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1451. /* transmit control */
  1452. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1453. /* receive control reg: unicast + multicast + no FCS */
  1454. gma_write16(hw, port, GM_RX_CTRL,
  1455. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1456. /* transmit flow control */
  1457. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1458. /* transmit parameter */
  1459. gma_write16(hw, port, GM_TX_PARAM,
  1460. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1461. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1462. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1463. /* serial mode register */
  1464. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1465. if (hw->dev[port]->mtu > 1500)
  1466. reg |= GM_SMOD_JUMBO_ENA;
  1467. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1468. /* physical address: used for pause frames */
  1469. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1470. /* virtual address for data */
  1471. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1472. /* enable interrupt mask for counter overflows */
  1473. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1474. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1475. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1476. /* Initialize Mac Fifo */
  1477. /* Configure Rx MAC FIFO */
  1478. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1479. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1480. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1481. hw->chip_rev >= CHIP_REV_YU_LITE_A3)
  1482. reg &= ~GMF_RX_F_FL_ON;
  1483. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1484. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1485. /*
  1486. * because Pause Packet Truncation in GMAC is not working
  1487. * we have to increase the Flush Threshold to 64 bytes
  1488. * in order to flush pause packets in Rx FIFO on Yukon-1
  1489. */
  1490. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1491. /* Configure Tx MAC FIFO */
  1492. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1493. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1494. }
  1495. static void yukon_stop(struct skge_port *skge)
  1496. {
  1497. struct skge_hw *hw = skge->hw;
  1498. int port = skge->port;
  1499. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1500. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1501. skge_write32(hw, B2_GP_IO,
  1502. skge_read32(hw, B2_GP_IO) | GP_DIR_9 | GP_IO_9);
  1503. }
  1504. gma_write16(hw, port, GM_GP_CTRL,
  1505. gma_read16(hw, port, GM_GP_CTRL)
  1506. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1507. gma_read16(hw, port, GM_GP_CTRL);
  1508. /* set GPHY Control reset */
  1509. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1510. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1511. }
  1512. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1513. {
  1514. struct skge_hw *hw = skge->hw;
  1515. int port = skge->port;
  1516. int i;
  1517. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1518. | gma_read32(hw, port, GM_TXO_OK_LO);
  1519. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1520. | gma_read32(hw, port, GM_RXO_OK_LO);
  1521. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1522. data[i] = gma_read32(hw, port,
  1523. skge_stats[i].gma_offset);
  1524. }
  1525. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1526. {
  1527. struct net_device *dev = hw->dev[port];
  1528. struct skge_port *skge = netdev_priv(dev);
  1529. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1530. if (netif_msg_intr(skge))
  1531. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1532. dev->name, status);
  1533. if (status & GM_IS_RX_FF_OR) {
  1534. ++skge->net_stats.rx_fifo_errors;
  1535. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1536. }
  1537. if (status & GM_IS_TX_FF_UR) {
  1538. ++skge->net_stats.tx_fifo_errors;
  1539. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1540. }
  1541. }
  1542. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1543. {
  1544. switch (aux & PHY_M_PS_SPEED_MSK) {
  1545. case PHY_M_PS_SPEED_1000:
  1546. return SPEED_1000;
  1547. case PHY_M_PS_SPEED_100:
  1548. return SPEED_100;
  1549. default:
  1550. return SPEED_10;
  1551. }
  1552. }
  1553. static void yukon_link_up(struct skge_port *skge)
  1554. {
  1555. struct skge_hw *hw = skge->hw;
  1556. int port = skge->port;
  1557. u16 reg;
  1558. pr_debug("yukon_link_up\n");
  1559. /* Enable Transmit FIFO Underrun */
  1560. skge_write8(hw, GMAC_IRQ_MSK, GMAC_DEF_MSK);
  1561. reg = gma_read16(hw, port, GM_GP_CTRL);
  1562. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1563. reg |= GM_GPCR_DUP_FULL;
  1564. /* enable Rx/Tx */
  1565. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1566. gma_write16(hw, port, GM_GP_CTRL, reg);
  1567. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1568. skge_link_up(skge);
  1569. }
  1570. static void yukon_link_down(struct skge_port *skge)
  1571. {
  1572. struct skge_hw *hw = skge->hw;
  1573. int port = skge->port;
  1574. u16 ctrl;
  1575. pr_debug("yukon_link_down\n");
  1576. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1577. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1578. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1579. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1580. if (skge->flow_control == FLOW_MODE_REM_SEND) {
  1581. /* restore Asymmetric Pause bit */
  1582. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1583. gm_phy_read(hw, port,
  1584. PHY_MARV_AUNE_ADV)
  1585. | PHY_M_AN_ASP);
  1586. }
  1587. yukon_reset(hw, port);
  1588. skge_link_down(skge);
  1589. yukon_init(hw, port);
  1590. }
  1591. static void yukon_phy_intr(struct skge_port *skge)
  1592. {
  1593. struct skge_hw *hw = skge->hw;
  1594. int port = skge->port;
  1595. const char *reason = NULL;
  1596. u16 istatus, phystat;
  1597. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1598. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1599. if (netif_msg_intr(skge))
  1600. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1601. skge->netdev->name, istatus, phystat);
  1602. if (istatus & PHY_M_IS_AN_COMPL) {
  1603. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1604. & PHY_M_AN_RF) {
  1605. reason = "remote fault";
  1606. goto failed;
  1607. }
  1608. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1609. reason = "master/slave fault";
  1610. goto failed;
  1611. }
  1612. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1613. reason = "speed/duplex";
  1614. goto failed;
  1615. }
  1616. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1617. ? DUPLEX_FULL : DUPLEX_HALF;
  1618. skge->speed = yukon_speed(hw, phystat);
  1619. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1620. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1621. case PHY_M_PS_PAUSE_MSK:
  1622. skge->flow_control = FLOW_MODE_SYMMETRIC;
  1623. break;
  1624. case PHY_M_PS_RX_P_EN:
  1625. skge->flow_control = FLOW_MODE_REM_SEND;
  1626. break;
  1627. case PHY_M_PS_TX_P_EN:
  1628. skge->flow_control = FLOW_MODE_LOC_SEND;
  1629. break;
  1630. default:
  1631. skge->flow_control = FLOW_MODE_NONE;
  1632. }
  1633. if (skge->flow_control == FLOW_MODE_NONE ||
  1634. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1635. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1636. else
  1637. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1638. yukon_link_up(skge);
  1639. return;
  1640. }
  1641. if (istatus & PHY_M_IS_LSP_CHANGE)
  1642. skge->speed = yukon_speed(hw, phystat);
  1643. if (istatus & PHY_M_IS_DUP_CHANGE)
  1644. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1645. if (istatus & PHY_M_IS_LST_CHANGE) {
  1646. if (phystat & PHY_M_PS_LINK_UP)
  1647. yukon_link_up(skge);
  1648. else
  1649. yukon_link_down(skge);
  1650. }
  1651. return;
  1652. failed:
  1653. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1654. skge->netdev->name, reason);
  1655. /* XXX restart autonegotiation? */
  1656. }
  1657. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1658. {
  1659. u32 end;
  1660. start /= 8;
  1661. len /= 8;
  1662. end = start + len - 1;
  1663. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1664. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1665. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1666. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1667. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1668. if (q == Q_R1 || q == Q_R2) {
  1669. /* Set thresholds on receive queue's */
  1670. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1671. start + (2*len)/3);
  1672. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  1673. start + (len/3));
  1674. } else {
  1675. /* Enable store & forward on Tx queue's because
  1676. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  1677. */
  1678. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  1679. }
  1680. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  1681. }
  1682. /* Setup Bus Memory Interface */
  1683. static void skge_qset(struct skge_port *skge, u16 q,
  1684. const struct skge_element *e)
  1685. {
  1686. struct skge_hw *hw = skge->hw;
  1687. u32 watermark = 0x600;
  1688. u64 base = skge->dma + (e->desc - skge->mem);
  1689. /* optimization to reduce window on 32bit/33mhz */
  1690. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  1691. watermark /= 2;
  1692. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  1693. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  1694. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  1695. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  1696. }
  1697. static int skge_up(struct net_device *dev)
  1698. {
  1699. struct skge_port *skge = netdev_priv(dev);
  1700. struct skge_hw *hw = skge->hw;
  1701. int port = skge->port;
  1702. u32 chunk, ram_addr;
  1703. size_t rx_size, tx_size;
  1704. int err;
  1705. if (netif_msg_ifup(skge))
  1706. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1707. if (dev->mtu > RX_BUF_SIZE)
  1708. skge->rx_buf_size = dev->mtu + ETH_HLEN + NET_IP_ALIGN;
  1709. else
  1710. skge->rx_buf_size = RX_BUF_SIZE;
  1711. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  1712. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  1713. skge->mem_size = tx_size + rx_size;
  1714. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  1715. if (!skge->mem)
  1716. return -ENOMEM;
  1717. memset(skge->mem, 0, skge->mem_size);
  1718. if ((err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma)))
  1719. goto free_pci_mem;
  1720. err = skge_rx_fill(skge);
  1721. if (err)
  1722. goto free_rx_ring;
  1723. if ((err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  1724. skge->dma + rx_size)))
  1725. goto free_rx_ring;
  1726. skge->tx_avail = skge->tx_ring.count - 1;
  1727. /* Enable IRQ from port */
  1728. hw->intr_mask |= portirqmask[port];
  1729. skge_write32(hw, B0_IMSK, hw->intr_mask);
  1730. /* Initialze MAC */
  1731. spin_lock_bh(&hw->phy_lock);
  1732. if (hw->chip_id == CHIP_ID_GENESIS)
  1733. genesis_mac_init(hw, port);
  1734. else
  1735. yukon_mac_init(hw, port);
  1736. spin_unlock_bh(&hw->phy_lock);
  1737. /* Configure RAMbuffers */
  1738. chunk = hw->ram_size / ((hw->ports + 1)*2);
  1739. ram_addr = hw->ram_offset + 2 * chunk * port;
  1740. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  1741. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  1742. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  1743. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  1744. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  1745. /* Start receiver BMU */
  1746. wmb();
  1747. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  1748. skge_led(skge, LED_MODE_ON);
  1749. pr_debug("skge_up completed\n");
  1750. return 0;
  1751. free_rx_ring:
  1752. skge_rx_clean(skge);
  1753. kfree(skge->rx_ring.start);
  1754. free_pci_mem:
  1755. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1756. return err;
  1757. }
  1758. static int skge_down(struct net_device *dev)
  1759. {
  1760. struct skge_port *skge = netdev_priv(dev);
  1761. struct skge_hw *hw = skge->hw;
  1762. int port = skge->port;
  1763. if (netif_msg_ifdown(skge))
  1764. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1765. netif_stop_queue(dev);
  1766. /* Stop transmitter */
  1767. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  1768. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1769. RB_RST_SET|RB_DIS_OP_MD);
  1770. if (hw->chip_id == CHIP_ID_GENESIS)
  1771. genesis_stop(skge);
  1772. else
  1773. yukon_stop(skge);
  1774. /* Disable Force Sync bit and Enable Alloc bit */
  1775. skge_write8(hw, SK_REG(port, TXA_CTRL),
  1776. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1777. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1778. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1779. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1780. /* Reset PCI FIFO */
  1781. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  1782. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1783. /* Reset the RAM Buffer async Tx queue */
  1784. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  1785. /* stop receiver */
  1786. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  1787. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  1788. RB_RST_SET|RB_DIS_OP_MD);
  1789. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  1790. if (hw->chip_id == CHIP_ID_GENESIS) {
  1791. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  1792. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  1793. } else {
  1794. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1795. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1796. }
  1797. skge_led(skge, LED_MODE_OFF);
  1798. skge_tx_clean(skge);
  1799. skge_rx_clean(skge);
  1800. kfree(skge->rx_ring.start);
  1801. kfree(skge->tx_ring.start);
  1802. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  1803. return 0;
  1804. }
  1805. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1806. {
  1807. struct skge_port *skge = netdev_priv(dev);
  1808. struct skge_hw *hw = skge->hw;
  1809. struct skge_ring *ring = &skge->tx_ring;
  1810. struct skge_element *e;
  1811. struct skge_tx_desc *td;
  1812. int i;
  1813. u32 control, len;
  1814. u64 map;
  1815. unsigned long flags;
  1816. skb = skb_padto(skb, ETH_ZLEN);
  1817. if (!skb)
  1818. return NETDEV_TX_OK;
  1819. local_irq_save(flags);
  1820. if (!spin_trylock(&skge->tx_lock)) {
  1821. /* Collision - tell upper layer to requeue */
  1822. local_irq_restore(flags);
  1823. return NETDEV_TX_LOCKED;
  1824. }
  1825. if (unlikely(skge->tx_avail < skb_shinfo(skb)->nr_frags +1)) {
  1826. netif_stop_queue(dev);
  1827. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1828. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  1829. dev->name);
  1830. return NETDEV_TX_BUSY;
  1831. }
  1832. e = ring->to_use;
  1833. td = e->desc;
  1834. e->skb = skb;
  1835. len = skb_headlen(skb);
  1836. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1837. pci_unmap_addr_set(e, mapaddr, map);
  1838. pci_unmap_len_set(e, maplen, len);
  1839. td->dma_lo = map;
  1840. td->dma_hi = map >> 32;
  1841. if (skb->ip_summed == CHECKSUM_HW) {
  1842. const struct iphdr *ip
  1843. = (const struct iphdr *) (skb->data + ETH_HLEN);
  1844. int offset = skb->h.raw - skb->data;
  1845. /* This seems backwards, but it is what the sk98lin
  1846. * does. Looks like hardware is wrong?
  1847. */
  1848. if (ip->protocol == IPPROTO_UDP
  1849. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  1850. control = BMU_TCP_CHECK;
  1851. else
  1852. control = BMU_UDP_CHECK;
  1853. td->csum_offs = 0;
  1854. td->csum_start = offset;
  1855. td->csum_write = offset + skb->csum;
  1856. } else
  1857. control = BMU_CHECK;
  1858. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  1859. control |= BMU_EOF| BMU_IRQ_EOF;
  1860. else {
  1861. struct skge_tx_desc *tf = td;
  1862. control |= BMU_STFWD;
  1863. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1864. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1865. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1866. frag->size, PCI_DMA_TODEVICE);
  1867. e = e->next;
  1868. e->skb = NULL;
  1869. tf = e->desc;
  1870. tf->dma_lo = map;
  1871. tf->dma_hi = (u64) map >> 32;
  1872. pci_unmap_addr_set(e, mapaddr, map);
  1873. pci_unmap_len_set(e, maplen, frag->size);
  1874. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  1875. }
  1876. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  1877. }
  1878. /* Make sure all the descriptors written */
  1879. wmb();
  1880. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  1881. wmb();
  1882. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  1883. if (netif_msg_tx_queued(skge))
  1884. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  1885. dev->name, e - ring->start, skb->len);
  1886. ring->to_use = e->next;
  1887. skge->tx_avail -= skb_shinfo(skb)->nr_frags + 1;
  1888. if (skge->tx_avail <= MAX_SKB_FRAGS + 1) {
  1889. pr_debug("%s: transmit queue full\n", dev->name);
  1890. netif_stop_queue(dev);
  1891. }
  1892. dev->trans_start = jiffies;
  1893. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1894. return NETDEV_TX_OK;
  1895. }
  1896. static inline void skge_tx_free(struct skge_hw *hw, struct skge_element *e)
  1897. {
  1898. /* This ring element can be skb or fragment */
  1899. if (e->skb) {
  1900. pci_unmap_single(hw->pdev,
  1901. pci_unmap_addr(e, mapaddr),
  1902. pci_unmap_len(e, maplen),
  1903. PCI_DMA_TODEVICE);
  1904. dev_kfree_skb_any(e->skb);
  1905. e->skb = NULL;
  1906. } else {
  1907. pci_unmap_page(hw->pdev,
  1908. pci_unmap_addr(e, mapaddr),
  1909. pci_unmap_len(e, maplen),
  1910. PCI_DMA_TODEVICE);
  1911. }
  1912. }
  1913. static void skge_tx_clean(struct skge_port *skge)
  1914. {
  1915. struct skge_ring *ring = &skge->tx_ring;
  1916. struct skge_element *e;
  1917. unsigned long flags;
  1918. spin_lock_irqsave(&skge->tx_lock, flags);
  1919. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  1920. ++skge->tx_avail;
  1921. skge_tx_free(skge->hw, e);
  1922. }
  1923. ring->to_clean = e;
  1924. spin_unlock_irqrestore(&skge->tx_lock, flags);
  1925. }
  1926. static void skge_tx_timeout(struct net_device *dev)
  1927. {
  1928. struct skge_port *skge = netdev_priv(dev);
  1929. if (netif_msg_timer(skge))
  1930. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  1931. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  1932. skge_tx_clean(skge);
  1933. }
  1934. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  1935. {
  1936. int err = 0;
  1937. int running = netif_running(dev);
  1938. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1939. return -EINVAL;
  1940. if (running)
  1941. skge_down(dev);
  1942. dev->mtu = new_mtu;
  1943. if (running)
  1944. skge_up(dev);
  1945. return err;
  1946. }
  1947. static void genesis_set_multicast(struct net_device *dev)
  1948. {
  1949. struct skge_port *skge = netdev_priv(dev);
  1950. struct skge_hw *hw = skge->hw;
  1951. int port = skge->port;
  1952. int i, count = dev->mc_count;
  1953. struct dev_mc_list *list = dev->mc_list;
  1954. u32 mode;
  1955. u8 filter[8];
  1956. pr_debug("genesis_set_multicast flags=%x count=%d\n", dev->flags, dev->mc_count);
  1957. mode = xm_read32(hw, port, XM_MODE);
  1958. mode |= XM_MD_ENA_HASH;
  1959. if (dev->flags & IFF_PROMISC)
  1960. mode |= XM_MD_ENA_PROM;
  1961. else
  1962. mode &= ~XM_MD_ENA_PROM;
  1963. if (dev->flags & IFF_ALLMULTI)
  1964. memset(filter, 0xff, sizeof(filter));
  1965. else {
  1966. memset(filter, 0, sizeof(filter));
  1967. for (i = 0; list && i < count; i++, list = list->next) {
  1968. u32 crc, bit;
  1969. crc = ether_crc_le(ETH_ALEN, list->dmi_addr);
  1970. bit = ~crc & 0x3f;
  1971. filter[bit/8] |= 1 << (bit%8);
  1972. }
  1973. }
  1974. xm_write32(hw, port, XM_MODE, mode);
  1975. xm_outhash(hw, port, XM_HSM, filter);
  1976. }
  1977. static void yukon_set_multicast(struct net_device *dev)
  1978. {
  1979. struct skge_port *skge = netdev_priv(dev);
  1980. struct skge_hw *hw = skge->hw;
  1981. int port = skge->port;
  1982. struct dev_mc_list *list = dev->mc_list;
  1983. u16 reg;
  1984. u8 filter[8];
  1985. memset(filter, 0, sizeof(filter));
  1986. reg = gma_read16(hw, port, GM_RX_CTRL);
  1987. reg |= GM_RXCR_UCF_ENA;
  1988. if (dev->flags & IFF_PROMISC) /* promiscious */
  1989. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1990. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  1991. memset(filter, 0xff, sizeof(filter));
  1992. else if (dev->mc_count == 0) /* no multicast */
  1993. reg &= ~GM_RXCR_MCF_ENA;
  1994. else {
  1995. int i;
  1996. reg |= GM_RXCR_MCF_ENA;
  1997. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  1998. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  1999. filter[bit/8] |= 1 << (bit%8);
  2000. }
  2001. }
  2002. gma_write16(hw, port, GM_MC_ADDR_H1,
  2003. (u16)filter[0] | ((u16)filter[1] << 8));
  2004. gma_write16(hw, port, GM_MC_ADDR_H2,
  2005. (u16)filter[2] | ((u16)filter[3] << 8));
  2006. gma_write16(hw, port, GM_MC_ADDR_H3,
  2007. (u16)filter[4] | ((u16)filter[5] << 8));
  2008. gma_write16(hw, port, GM_MC_ADDR_H4,
  2009. (u16)filter[6] | ((u16)filter[7] << 8));
  2010. gma_write16(hw, port, GM_RX_CTRL, reg);
  2011. }
  2012. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2013. {
  2014. if (hw->chip_id == CHIP_ID_GENESIS)
  2015. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2016. else
  2017. return (status & GMR_FS_ANY_ERR) ||
  2018. (status & GMR_FS_RX_OK) == 0;
  2019. }
  2020. static void skge_rx_error(struct skge_port *skge, int slot,
  2021. u32 control, u32 status)
  2022. {
  2023. if (netif_msg_rx_err(skge))
  2024. printk(KERN_DEBUG PFX "%s: rx err, slot %d control 0x%x status 0x%x\n",
  2025. skge->netdev->name, slot, control, status);
  2026. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2027. skge->net_stats.rx_length_errors++;
  2028. else if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2029. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2030. skge->net_stats.rx_length_errors++;
  2031. if (status & XMR_FS_FRA_ERR)
  2032. skge->net_stats.rx_frame_errors++;
  2033. if (status & XMR_FS_FCS_ERR)
  2034. skge->net_stats.rx_crc_errors++;
  2035. } else {
  2036. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2037. skge->net_stats.rx_length_errors++;
  2038. if (status & GMR_FS_FRAGMENT)
  2039. skge->net_stats.rx_frame_errors++;
  2040. if (status & GMR_FS_CRC_ERR)
  2041. skge->net_stats.rx_crc_errors++;
  2042. }
  2043. }
  2044. /* Get receive buffer from descriptor.
  2045. * Handles copy of small buffers and reallocation failures
  2046. */
  2047. static inline struct sk_buff *skge_rx_get(struct skge_port *skge,
  2048. struct skge_element *e,
  2049. unsigned int len)
  2050. {
  2051. struct sk_buff *nskb, *skb;
  2052. if (len < RX_COPY_THRESHOLD) {
  2053. nskb = skge_rx_alloc(skge->netdev, len + NET_IP_ALIGN);
  2054. if (unlikely(!nskb))
  2055. return NULL;
  2056. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2057. pci_unmap_addr(e, mapaddr),
  2058. len, PCI_DMA_FROMDEVICE);
  2059. memcpy(nskb->data, e->skb->data, len);
  2060. pci_dma_sync_single_for_device(skge->hw->pdev,
  2061. pci_unmap_addr(e, mapaddr),
  2062. len, PCI_DMA_FROMDEVICE);
  2063. if (skge->rx_csum) {
  2064. struct skge_rx_desc *rd = e->desc;
  2065. nskb->csum = le16_to_cpu(rd->csum2);
  2066. nskb->ip_summed = CHECKSUM_HW;
  2067. }
  2068. skge_rx_reuse(e, skge->rx_buf_size);
  2069. return nskb;
  2070. } else {
  2071. nskb = skge_rx_alloc(skge->netdev, skge->rx_buf_size);
  2072. if (unlikely(!nskb))
  2073. return NULL;
  2074. pci_unmap_single(skge->hw->pdev,
  2075. pci_unmap_addr(e, mapaddr),
  2076. pci_unmap_len(e, maplen),
  2077. PCI_DMA_FROMDEVICE);
  2078. skb = e->skb;
  2079. if (skge->rx_csum) {
  2080. struct skge_rx_desc *rd = e->desc;
  2081. skb->csum = le16_to_cpu(rd->csum2);
  2082. skb->ip_summed = CHECKSUM_HW;
  2083. }
  2084. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2085. return skb;
  2086. }
  2087. }
  2088. static int skge_poll(struct net_device *dev, int *budget)
  2089. {
  2090. struct skge_port *skge = netdev_priv(dev);
  2091. struct skge_hw *hw = skge->hw;
  2092. struct skge_ring *ring = &skge->rx_ring;
  2093. struct skge_element *e;
  2094. unsigned int to_do = min(dev->quota, *budget);
  2095. unsigned int work_done = 0;
  2096. pr_debug("skge_poll\n");
  2097. for (e = ring->to_clean; work_done < to_do; e = e->next) {
  2098. struct skge_rx_desc *rd = e->desc;
  2099. struct sk_buff *skb;
  2100. u32 control, len, status;
  2101. rmb();
  2102. control = rd->control;
  2103. if (control & BMU_OWN)
  2104. break;
  2105. len = control & BMU_BBC;
  2106. status = rd->status;
  2107. if (unlikely((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF)
  2108. || bad_phy_status(hw, status))) {
  2109. skge_rx_error(skge, e - ring->start, control, status);
  2110. skge_rx_reuse(e, skge->rx_buf_size);
  2111. continue;
  2112. }
  2113. if (netif_msg_rx_status(skge))
  2114. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2115. dev->name, e - ring->start, rd->status, len);
  2116. skb = skge_rx_get(skge, e, len);
  2117. if (likely(skb)) {
  2118. skb_put(skb, len);
  2119. skb->protocol = eth_type_trans(skb, dev);
  2120. dev->last_rx = jiffies;
  2121. netif_receive_skb(skb);
  2122. ++work_done;
  2123. } else
  2124. skge_rx_reuse(e, skge->rx_buf_size);
  2125. }
  2126. ring->to_clean = e;
  2127. /* restart receiver */
  2128. wmb();
  2129. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR),
  2130. CSR_START | CSR_IRQ_CL_F);
  2131. *budget -= work_done;
  2132. dev->quota -= work_done;
  2133. if (work_done >= to_do)
  2134. return 1; /* not done */
  2135. local_irq_disable();
  2136. __netif_rx_complete(dev);
  2137. hw->intr_mask |= portirqmask[skge->port];
  2138. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2139. local_irq_enable();
  2140. return 0;
  2141. }
  2142. static inline void skge_tx_intr(struct net_device *dev)
  2143. {
  2144. struct skge_port *skge = netdev_priv(dev);
  2145. struct skge_hw *hw = skge->hw;
  2146. struct skge_ring *ring = &skge->tx_ring;
  2147. struct skge_element *e;
  2148. spin_lock(&skge->tx_lock);
  2149. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2150. struct skge_tx_desc *td = e->desc;
  2151. u32 control;
  2152. rmb();
  2153. control = td->control;
  2154. if (control & BMU_OWN)
  2155. break;
  2156. if (unlikely(netif_msg_tx_done(skge)))
  2157. printk(KERN_DEBUG PFX "%s: tx done slot %td status 0x%x\n",
  2158. dev->name, e - ring->start, td->status);
  2159. skge_tx_free(hw, e);
  2160. e->skb = NULL;
  2161. ++skge->tx_avail;
  2162. }
  2163. ring->to_clean = e;
  2164. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2165. if (skge->tx_avail > MAX_SKB_FRAGS + 1)
  2166. netif_wake_queue(dev);
  2167. spin_unlock(&skge->tx_lock);
  2168. }
  2169. /* Parity errors seem to happen when Genesis is connected to a switch
  2170. * with no other ports present. Heartbeat error??
  2171. */
  2172. static void skge_mac_parity(struct skge_hw *hw, int port)
  2173. {
  2174. struct net_device *dev = hw->dev[port];
  2175. if (dev) {
  2176. struct skge_port *skge = netdev_priv(dev);
  2177. ++skge->net_stats.tx_heartbeat_errors;
  2178. }
  2179. if (hw->chip_id == CHIP_ID_GENESIS)
  2180. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2181. MFF_CLR_PERR);
  2182. else
  2183. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2184. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2185. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2186. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2187. }
  2188. static void skge_pci_clear(struct skge_hw *hw)
  2189. {
  2190. u16 status;
  2191. pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  2192. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2193. pci_write_config_word(hw->pdev, PCI_STATUS,
  2194. status | PCI_STATUS_ERROR_BITS);
  2195. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2196. }
  2197. static void skge_mac_intr(struct skge_hw *hw, int port)
  2198. {
  2199. if (hw->chip_id == CHIP_ID_GENESIS)
  2200. genesis_mac_intr(hw, port);
  2201. else
  2202. yukon_mac_intr(hw, port);
  2203. }
  2204. /* Handle device specific framing and timeout interrupts */
  2205. static void skge_error_irq(struct skge_hw *hw)
  2206. {
  2207. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2208. if (hw->chip_id == CHIP_ID_GENESIS) {
  2209. /* clear xmac errors */
  2210. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2211. skge_write16(hw, SK_REG(0, RX_MFF_CTRL1), MFF_CLR_INSTAT);
  2212. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2213. skge_write16(hw, SK_REG(0, RX_MFF_CTRL2), MFF_CLR_INSTAT);
  2214. } else {
  2215. /* Timestamp (unused) overflow */
  2216. if (hwstatus & IS_IRQ_TIST_OV)
  2217. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2218. }
  2219. if (hwstatus & IS_RAM_RD_PAR) {
  2220. printk(KERN_ERR PFX "Ram read data parity error\n");
  2221. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2222. }
  2223. if (hwstatus & IS_RAM_WR_PAR) {
  2224. printk(KERN_ERR PFX "Ram write data parity error\n");
  2225. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2226. }
  2227. if (hwstatus & IS_M1_PAR_ERR)
  2228. skge_mac_parity(hw, 0);
  2229. if (hwstatus & IS_M2_PAR_ERR)
  2230. skge_mac_parity(hw, 1);
  2231. if (hwstatus & IS_R1_PAR_ERR)
  2232. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2233. if (hwstatus & IS_R2_PAR_ERR)
  2234. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2235. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2236. printk(KERN_ERR PFX "hardware error detected (status 0x%x)\n",
  2237. hwstatus);
  2238. skge_pci_clear(hw);
  2239. /* if error still set then just ignore it */
  2240. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2241. if (hwstatus & IS_IRQ_STAT) {
  2242. pr_debug("IRQ status %x: still set ignoring hardware errors\n",
  2243. hwstatus);
  2244. hw->intr_mask &= ~IS_HW_ERR;
  2245. }
  2246. }
  2247. }
  2248. /*
  2249. * Interrrupt from PHY are handled in tasklet (soft irq)
  2250. * because accessing phy registers requires spin wait which might
  2251. * cause excess interrupt latency.
  2252. */
  2253. static void skge_extirq(unsigned long data)
  2254. {
  2255. struct skge_hw *hw = (struct skge_hw *) data;
  2256. int port;
  2257. spin_lock(&hw->phy_lock);
  2258. for (port = 0; port < 2; port++) {
  2259. struct net_device *dev = hw->dev[port];
  2260. if (dev && netif_running(dev)) {
  2261. struct skge_port *skge = netdev_priv(dev);
  2262. if (hw->chip_id != CHIP_ID_GENESIS)
  2263. yukon_phy_intr(skge);
  2264. else
  2265. bcom_phy_intr(skge);
  2266. }
  2267. }
  2268. spin_unlock(&hw->phy_lock);
  2269. local_irq_disable();
  2270. hw->intr_mask |= IS_EXT_REG;
  2271. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2272. local_irq_enable();
  2273. }
  2274. static irqreturn_t skge_intr(int irq, void *dev_id, struct pt_regs *regs)
  2275. {
  2276. struct skge_hw *hw = dev_id;
  2277. u32 status = skge_read32(hw, B0_SP_ISRC);
  2278. if (status == 0 || status == ~0) /* hotplug or shared irq */
  2279. return IRQ_NONE;
  2280. status &= hw->intr_mask;
  2281. if (status & IS_R1_F) {
  2282. hw->intr_mask &= ~IS_R1_F;
  2283. netif_rx_schedule(hw->dev[0]);
  2284. }
  2285. if (status & IS_R2_F) {
  2286. hw->intr_mask &= ~IS_R2_F;
  2287. netif_rx_schedule(hw->dev[1]);
  2288. }
  2289. if (status & IS_XA1_F)
  2290. skge_tx_intr(hw->dev[0]);
  2291. if (status & IS_XA2_F)
  2292. skge_tx_intr(hw->dev[1]);
  2293. if (status & IS_PA_TO_RX1) {
  2294. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2295. ++skge->net_stats.rx_over_errors;
  2296. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2297. }
  2298. if (status & IS_PA_TO_RX2) {
  2299. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2300. ++skge->net_stats.rx_over_errors;
  2301. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2302. }
  2303. if (status & IS_PA_TO_TX1)
  2304. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2305. if (status & IS_PA_TO_TX2)
  2306. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2307. if (status & IS_MAC1)
  2308. skge_mac_intr(hw, 0);
  2309. if (status & IS_MAC2)
  2310. skge_mac_intr(hw, 1);
  2311. if (status & IS_HW_ERR)
  2312. skge_error_irq(hw);
  2313. if (status & IS_EXT_REG) {
  2314. hw->intr_mask &= ~IS_EXT_REG;
  2315. tasklet_schedule(&hw->ext_tasklet);
  2316. }
  2317. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2318. return IRQ_HANDLED;
  2319. }
  2320. #ifdef CONFIG_NET_POLL_CONTROLLER
  2321. static void skge_netpoll(struct net_device *dev)
  2322. {
  2323. struct skge_port *skge = netdev_priv(dev);
  2324. disable_irq(dev->irq);
  2325. skge_intr(dev->irq, skge->hw, NULL);
  2326. enable_irq(dev->irq);
  2327. }
  2328. #endif
  2329. static int skge_set_mac_address(struct net_device *dev, void *p)
  2330. {
  2331. struct skge_port *skge = netdev_priv(dev);
  2332. struct sockaddr *addr = p;
  2333. int err = 0;
  2334. if (!is_valid_ether_addr(addr->sa_data))
  2335. return -EADDRNOTAVAIL;
  2336. skge_down(dev);
  2337. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2338. memcpy_toio(skge->hw->regs + B2_MAC_1 + skge->port*8,
  2339. dev->dev_addr, ETH_ALEN);
  2340. memcpy_toio(skge->hw->regs + B2_MAC_2 + skge->port*8,
  2341. dev->dev_addr, ETH_ALEN);
  2342. if (dev->flags & IFF_UP)
  2343. err = skge_up(dev);
  2344. return err;
  2345. }
  2346. static const struct {
  2347. u8 id;
  2348. const char *name;
  2349. } skge_chips[] = {
  2350. { CHIP_ID_GENESIS, "Genesis" },
  2351. { CHIP_ID_YUKON, "Yukon" },
  2352. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2353. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2354. };
  2355. static const char *skge_board_name(const struct skge_hw *hw)
  2356. {
  2357. int i;
  2358. static char buf[16];
  2359. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2360. if (skge_chips[i].id == hw->chip_id)
  2361. return skge_chips[i].name;
  2362. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2363. return buf;
  2364. }
  2365. /*
  2366. * Setup the board data structure, but don't bring up
  2367. * the port(s)
  2368. */
  2369. static int skge_reset(struct skge_hw *hw)
  2370. {
  2371. u16 ctst;
  2372. u8 t8, mac_cfg, pmd_type, phy_type;
  2373. int i;
  2374. ctst = skge_read16(hw, B0_CTST);
  2375. /* do a SW reset */
  2376. skge_write8(hw, B0_CTST, CS_RST_SET);
  2377. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2378. /* clear PCI errors, if any */
  2379. skge_pci_clear(hw);
  2380. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2381. /* restore CLK_RUN bits (for Yukon-Lite) */
  2382. skge_write16(hw, B0_CTST,
  2383. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2384. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2385. phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2386. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2387. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2388. switch (hw->chip_id) {
  2389. case CHIP_ID_GENESIS:
  2390. switch (phy_type) {
  2391. case SK_PHY_BCOM:
  2392. hw->phy_addr = PHY_ADDR_BCOM;
  2393. break;
  2394. default:
  2395. printk(KERN_ERR PFX "%s: unsupported phy type 0x%x\n",
  2396. pci_name(hw->pdev), phy_type);
  2397. return -EOPNOTSUPP;
  2398. }
  2399. break;
  2400. case CHIP_ID_YUKON:
  2401. case CHIP_ID_YUKON_LITE:
  2402. case CHIP_ID_YUKON_LP:
  2403. if (phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2404. hw->copper = 1;
  2405. hw->phy_addr = PHY_ADDR_MARV;
  2406. break;
  2407. default:
  2408. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  2409. pci_name(hw->pdev), hw->chip_id);
  2410. return -EOPNOTSUPP;
  2411. }
  2412. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2413. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2414. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2415. /* read the adapters RAM size */
  2416. t8 = skge_read8(hw, B2_E_0);
  2417. if (hw->chip_id == CHIP_ID_GENESIS) {
  2418. if (t8 == 3) {
  2419. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2420. hw->ram_size = 0x100000;
  2421. hw->ram_offset = 0x80000;
  2422. } else
  2423. hw->ram_size = t8 * 512;
  2424. }
  2425. else if (t8 == 0)
  2426. hw->ram_size = 0x20000;
  2427. else
  2428. hw->ram_size = t8 * 4096;
  2429. hw->intr_mask = IS_HW_ERR | IS_EXT_REG;
  2430. if (hw->chip_id == CHIP_ID_GENESIS)
  2431. genesis_init(hw);
  2432. else {
  2433. /* switch power to VCC (WA for VAUX problem) */
  2434. skge_write8(hw, B0_POWER_CTRL,
  2435. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2436. /* avoid boards with stuck Hardware error bits */
  2437. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2438. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2439. printk(KERN_WARNING PFX "stuck hardware sensor bit\n");
  2440. hw->intr_mask &= ~IS_HW_ERR;
  2441. }
  2442. for (i = 0; i < hw->ports; i++) {
  2443. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2444. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2445. }
  2446. }
  2447. /* turn off hardware timer (unused) */
  2448. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2449. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2450. skge_write8(hw, B0_LED, LED_STAT_ON);
  2451. /* enable the Tx Arbiters */
  2452. for (i = 0; i < hw->ports; i++)
  2453. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2454. /* Initialize ram interface */
  2455. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2456. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2457. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2458. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2459. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2460. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2461. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2462. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2463. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2464. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2465. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2466. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2467. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2468. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2469. /* Set interrupt moderation for Transmit only
  2470. * Receive interrupts avoided by NAPI
  2471. */
  2472. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2473. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2474. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2475. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2476. if (hw->chip_id != CHIP_ID_GENESIS)
  2477. skge_write8(hw, GMAC_IRQ_MSK, 0);
  2478. spin_lock_bh(&hw->phy_lock);
  2479. for (i = 0; i < hw->ports; i++) {
  2480. if (hw->chip_id == CHIP_ID_GENESIS)
  2481. genesis_reset(hw, i);
  2482. else
  2483. yukon_reset(hw, i);
  2484. }
  2485. spin_unlock_bh(&hw->phy_lock);
  2486. return 0;
  2487. }
  2488. /* Initialize network device */
  2489. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2490. int highmem)
  2491. {
  2492. struct skge_port *skge;
  2493. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2494. if (!dev) {
  2495. printk(KERN_ERR "skge etherdev alloc failed");
  2496. return NULL;
  2497. }
  2498. SET_MODULE_OWNER(dev);
  2499. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2500. dev->open = skge_up;
  2501. dev->stop = skge_down;
  2502. dev->hard_start_xmit = skge_xmit_frame;
  2503. dev->get_stats = skge_get_stats;
  2504. if (hw->chip_id == CHIP_ID_GENESIS)
  2505. dev->set_multicast_list = genesis_set_multicast;
  2506. else
  2507. dev->set_multicast_list = yukon_set_multicast;
  2508. dev->set_mac_address = skge_set_mac_address;
  2509. dev->change_mtu = skge_change_mtu;
  2510. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2511. dev->tx_timeout = skge_tx_timeout;
  2512. dev->watchdog_timeo = TX_WATCHDOG;
  2513. dev->poll = skge_poll;
  2514. dev->weight = NAPI_WEIGHT;
  2515. #ifdef CONFIG_NET_POLL_CONTROLLER
  2516. dev->poll_controller = skge_netpoll;
  2517. #endif
  2518. dev->irq = hw->pdev->irq;
  2519. dev->features = NETIF_F_LLTX;
  2520. if (highmem)
  2521. dev->features |= NETIF_F_HIGHDMA;
  2522. skge = netdev_priv(dev);
  2523. skge->netdev = dev;
  2524. skge->hw = hw;
  2525. skge->msg_enable = netif_msg_init(debug, default_msg);
  2526. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2527. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2528. /* Auto speed and flow control */
  2529. skge->autoneg = AUTONEG_ENABLE;
  2530. skge->flow_control = FLOW_MODE_SYMMETRIC;
  2531. skge->duplex = -1;
  2532. skge->speed = -1;
  2533. skge->advertising = skge_supported_modes(hw);
  2534. hw->dev[port] = dev;
  2535. skge->port = port;
  2536. spin_lock_init(&skge->tx_lock);
  2537. if (hw->chip_id != CHIP_ID_GENESIS) {
  2538. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2539. skge->rx_csum = 1;
  2540. }
  2541. /* read the mac address */
  2542. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2543. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2544. /* device is off until link detection */
  2545. netif_carrier_off(dev);
  2546. netif_stop_queue(dev);
  2547. return dev;
  2548. }
  2549. static void __devinit skge_show_addr(struct net_device *dev)
  2550. {
  2551. const struct skge_port *skge = netdev_priv(dev);
  2552. if (netif_msg_probe(skge))
  2553. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2554. dev->name,
  2555. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2556. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2557. }
  2558. static int __devinit skge_probe(struct pci_dev *pdev,
  2559. const struct pci_device_id *ent)
  2560. {
  2561. struct net_device *dev, *dev1;
  2562. struct skge_hw *hw;
  2563. int err, using_dac = 0;
  2564. if ((err = pci_enable_device(pdev))) {
  2565. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2566. pci_name(pdev));
  2567. goto err_out;
  2568. }
  2569. if ((err = pci_request_regions(pdev, DRV_NAME))) {
  2570. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2571. pci_name(pdev));
  2572. goto err_out_disable_pdev;
  2573. }
  2574. pci_set_master(pdev);
  2575. if (!(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK)))
  2576. using_dac = 1;
  2577. else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2578. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2579. pci_name(pdev));
  2580. goto err_out_free_regions;
  2581. }
  2582. #ifdef __BIG_ENDIAN
  2583. /* byte swap decriptors in hardware */
  2584. {
  2585. u32 reg;
  2586. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2587. reg |= PCI_REV_DESC;
  2588. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2589. }
  2590. #endif
  2591. err = -ENOMEM;
  2592. hw = kmalloc(sizeof(*hw), GFP_KERNEL);
  2593. if (!hw) {
  2594. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2595. pci_name(pdev));
  2596. goto err_out_free_regions;
  2597. }
  2598. memset(hw, 0, sizeof(*hw));
  2599. hw->pdev = pdev;
  2600. spin_lock_init(&hw->phy_lock);
  2601. tasklet_init(&hw->ext_tasklet, skge_extirq, (unsigned long) hw);
  2602. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2603. if (!hw->regs) {
  2604. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2605. pci_name(pdev));
  2606. goto err_out_free_hw;
  2607. }
  2608. if ((err = request_irq(pdev->irq, skge_intr, SA_SHIRQ, DRV_NAME, hw))) {
  2609. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2610. pci_name(pdev), pdev->irq);
  2611. goto err_out_iounmap;
  2612. }
  2613. pci_set_drvdata(pdev, hw);
  2614. err = skge_reset(hw);
  2615. if (err)
  2616. goto err_out_free_irq;
  2617. printk(KERN_INFO PFX "addr 0x%lx irq %d chip %s rev %d\n",
  2618. pci_resource_start(pdev, 0), pdev->irq,
  2619. skge_board_name(hw), hw->chip_rev);
  2620. if ((dev = skge_devinit(hw, 0, using_dac)) == NULL)
  2621. goto err_out_led_off;
  2622. if ((err = register_netdev(dev))) {
  2623. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2624. pci_name(pdev));
  2625. goto err_out_free_netdev;
  2626. }
  2627. skge_show_addr(dev);
  2628. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  2629. if (register_netdev(dev1) == 0)
  2630. skge_show_addr(dev1);
  2631. else {
  2632. /* Failure to register second port need not be fatal */
  2633. printk(KERN_WARNING PFX "register of second port failed\n");
  2634. hw->dev[1] = NULL;
  2635. free_netdev(dev1);
  2636. }
  2637. }
  2638. return 0;
  2639. err_out_free_netdev:
  2640. free_netdev(dev);
  2641. err_out_led_off:
  2642. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2643. err_out_free_irq:
  2644. free_irq(pdev->irq, hw);
  2645. err_out_iounmap:
  2646. iounmap(hw->regs);
  2647. err_out_free_hw:
  2648. kfree(hw);
  2649. err_out_free_regions:
  2650. pci_release_regions(pdev);
  2651. err_out_disable_pdev:
  2652. pci_disable_device(pdev);
  2653. pci_set_drvdata(pdev, NULL);
  2654. err_out:
  2655. return err;
  2656. }
  2657. static void __devexit skge_remove(struct pci_dev *pdev)
  2658. {
  2659. struct skge_hw *hw = pci_get_drvdata(pdev);
  2660. struct net_device *dev0, *dev1;
  2661. if (!hw)
  2662. return;
  2663. if ((dev1 = hw->dev[1]))
  2664. unregister_netdev(dev1);
  2665. dev0 = hw->dev[0];
  2666. unregister_netdev(dev0);
  2667. tasklet_kill(&hw->ext_tasklet);
  2668. free_irq(pdev->irq, hw);
  2669. pci_release_regions(pdev);
  2670. pci_disable_device(pdev);
  2671. if (dev1)
  2672. free_netdev(dev1);
  2673. free_netdev(dev0);
  2674. skge_write16(hw, B0_LED, LED_STAT_OFF);
  2675. iounmap(hw->regs);
  2676. kfree(hw);
  2677. pci_set_drvdata(pdev, NULL);
  2678. }
  2679. #ifdef CONFIG_PM
  2680. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  2681. {
  2682. struct skge_hw *hw = pci_get_drvdata(pdev);
  2683. int i, wol = 0;
  2684. for (i = 0; i < 2; i++) {
  2685. struct net_device *dev = hw->dev[i];
  2686. if (dev) {
  2687. struct skge_port *skge = netdev_priv(dev);
  2688. if (netif_running(dev)) {
  2689. netif_carrier_off(dev);
  2690. skge_down(dev);
  2691. }
  2692. netif_device_detach(dev);
  2693. wol |= skge->wol;
  2694. }
  2695. }
  2696. pci_save_state(pdev);
  2697. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  2698. pci_disable_device(pdev);
  2699. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2700. return 0;
  2701. }
  2702. static int skge_resume(struct pci_dev *pdev)
  2703. {
  2704. struct skge_hw *hw = pci_get_drvdata(pdev);
  2705. int i;
  2706. pci_set_power_state(pdev, PCI_D0);
  2707. pci_restore_state(pdev);
  2708. pci_enable_wake(pdev, PCI_D0, 0);
  2709. skge_reset(hw);
  2710. for (i = 0; i < 2; i++) {
  2711. struct net_device *dev = hw->dev[i];
  2712. if (dev) {
  2713. netif_device_attach(dev);
  2714. if (netif_running(dev))
  2715. skge_up(dev);
  2716. }
  2717. }
  2718. return 0;
  2719. }
  2720. #endif
  2721. static struct pci_driver skge_driver = {
  2722. .name = DRV_NAME,
  2723. .id_table = skge_id_table,
  2724. .probe = skge_probe,
  2725. .remove = __devexit_p(skge_remove),
  2726. #ifdef CONFIG_PM
  2727. .suspend = skge_suspend,
  2728. .resume = skge_resume,
  2729. #endif
  2730. };
  2731. static int __init skge_init_module(void)
  2732. {
  2733. return pci_module_init(&skge_driver);
  2734. }
  2735. static void __exit skge_cleanup_module(void)
  2736. {
  2737. pci_unregister_driver(&skge_driver);
  2738. }
  2739. module_init(skge_init_module);
  2740. module_exit(skge_cleanup_module);