mpspec.h 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117
  1. #ifndef _AM_X86_MPSPEC_H
  2. #define _AM_X86_MPSPEC_H
  3. #include <asm/mpspec_def.h>
  4. #ifdef CONFIG_X86_32
  5. #include <mach_mpspec.h>
  6. extern int mp_bus_id_to_type[MAX_MP_BUSSES];
  7. extern int mp_bus_id_to_node[MAX_MP_BUSSES];
  8. extern int mp_bus_id_to_local[MAX_MP_BUSSES];
  9. extern int quad_local_to_mp_bus_id[NR_CPUS/4][4];
  10. extern unsigned int def_to_bigsmp;
  11. extern int apic_version[MAX_APICS];
  12. extern u8 apicid_2_node[];
  13. extern int pic_mode;
  14. #define MAX_APICID 256
  15. #else
  16. #define MAX_MP_BUSSES 256
  17. /* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
  18. #define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
  19. extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
  20. #endif
  21. extern int mp_bus_id_to_pci_bus[MAX_MP_BUSSES];
  22. extern unsigned int boot_cpu_physical_apicid;
  23. extern int smp_found_config;
  24. extern int nr_ioapics;
  25. extern int mp_irq_entries;
  26. extern struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  27. extern int mpc_default_type;
  28. extern unsigned long mp_lapic_addr;
  29. extern void find_smp_config(void);
  30. extern void get_smp_config(void);
  31. #ifdef CONFIG_ACPI
  32. extern void mp_register_lapic(u8 id, u8 enabled);
  33. extern void mp_register_lapic_address(u64 address);
  34. extern void mp_register_ioapic(u8 id, u32 address, u32 gsi_base);
  35. extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
  36. u32 gsi);
  37. extern void mp_config_acpi_legacy_irqs(void);
  38. extern int mp_register_gsi(u32 gsi, int edge_level, int active_high_low);
  39. #endif /* CONFIG_ACPI */
  40. #define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
  41. struct physid_mask
  42. {
  43. unsigned long mask[PHYSID_ARRAY_SIZE];
  44. };
  45. typedef struct physid_mask physid_mask_t;
  46. #define physid_set(physid, map) set_bit(physid, (map).mask)
  47. #define physid_clear(physid, map) clear_bit(physid, (map).mask)
  48. #define physid_isset(physid, map) test_bit(physid, (map).mask)
  49. #define physid_test_and_set(physid, map) \
  50. test_and_set_bit(physid, (map).mask)
  51. #define physids_and(dst, src1, src2) \
  52. bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
  53. #define physids_or(dst, src1, src2) \
  54. bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
  55. #define physids_clear(map) \
  56. bitmap_zero((map).mask, MAX_APICS)
  57. #define physids_complement(dst, src) \
  58. bitmap_complement((dst).mask, (src).mask, MAX_APICS)
  59. #define physids_empty(map) \
  60. bitmap_empty((map).mask, MAX_APICS)
  61. #define physids_equal(map1, map2) \
  62. bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
  63. #define physids_weight(map) \
  64. bitmap_weight((map).mask, MAX_APICS)
  65. #define physids_shift_right(d, s, n) \
  66. bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
  67. #define physids_shift_left(d, s, n) \
  68. bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
  69. #define physids_coerce(map) ((map).mask[0])
  70. #define physids_promote(physids) \
  71. ({ \
  72. physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
  73. __physid_mask.mask[0] = physids; \
  74. __physid_mask; \
  75. })
  76. #define physid_mask_of_physid(physid) \
  77. ({ \
  78. physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
  79. physid_set(physid, __physid_mask); \
  80. __physid_mask; \
  81. })
  82. #define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
  83. #define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
  84. extern physid_mask_t phys_cpu_present_map;
  85. #endif