pasemi_dma.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467
  1. /*
  2. * Copyright (C) 2006 PA Semi, Inc
  3. *
  4. * Hardware register layout and descriptor formats for the on-board
  5. * DMA engine on PA Semi PWRficient. Used by ethernet, function and security
  6. * drivers.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #ifndef ASM_PASEMI_DMA_H
  22. #define ASM_PASEMI_DMA_H
  23. /* status register layout in IOB region, at 0xfb800000 */
  24. struct pasdma_status {
  25. u64 rx_sta[64]; /* RX channel status */
  26. u64 tx_sta[20]; /* TX channel status */
  27. };
  28. /* All these registers live in the PCI configuration space for the DMA PCI
  29. * device. Use the normal PCI config access functions for them.
  30. */
  31. enum {
  32. PAS_DMA_CAP_TXCH = 0x44, /* Transmit Channel Info */
  33. PAS_DMA_CAP_RXCH = 0x48, /* Transmit Channel Info */
  34. PAS_DMA_CAP_IFI = 0x4c, /* Interface Info */
  35. PAS_DMA_COM_TXCMD = 0x100, /* Transmit Command Register */
  36. PAS_DMA_COM_TXSTA = 0x104, /* Transmit Status Register */
  37. PAS_DMA_COM_RXCMD = 0x108, /* Receive Command Register */
  38. PAS_DMA_COM_RXSTA = 0x10c, /* Receive Status Register */
  39. };
  40. #define PAS_DMA_CAP_TXCH_TCHN_M 0x00ff0000 /* # of TX channels */
  41. #define PAS_DMA_CAP_TXCH_TCHN_S 16
  42. #define PAS_DMA_CAP_RXCH_RCHN_M 0x00ff0000 /* # of RX channels */
  43. #define PAS_DMA_CAP_RXCH_RCHN_S 16
  44. #define PAS_DMA_CAP_IFI_IOFF_M 0xff000000 /* Cfg reg for intf pointers */
  45. #define PAS_DMA_CAP_IFI_IOFF_S 24
  46. #define PAS_DMA_CAP_IFI_NIN_M 0x00ff0000 /* # of interfaces */
  47. #define PAS_DMA_CAP_IFI_NIN_S 16
  48. #define PAS_DMA_COM_TXCMD_EN 0x00000001 /* enable */
  49. #define PAS_DMA_COM_TXSTA_ACT 0x00000001 /* active */
  50. #define PAS_DMA_COM_RXCMD_EN 0x00000001 /* enable */
  51. #define PAS_DMA_COM_RXSTA_ACT 0x00000001 /* active */
  52. /* Per-interface and per-channel registers */
  53. #define _PAS_DMA_RXINT_STRIDE 0x20
  54. #define PAS_DMA_RXINT_RCMDSTA(i) (0x200+(i)*_PAS_DMA_RXINT_STRIDE)
  55. #define PAS_DMA_RXINT_RCMDSTA_EN 0x00000001
  56. #define PAS_DMA_RXINT_RCMDSTA_ST 0x00000002
  57. #define PAS_DMA_RXINT_RCMDSTA_MBT 0x00000008
  58. #define PAS_DMA_RXINT_RCMDSTA_MDR 0x00000010
  59. #define PAS_DMA_RXINT_RCMDSTA_MOO 0x00000020
  60. #define PAS_DMA_RXINT_RCMDSTA_MBP 0x00000040
  61. #define PAS_DMA_RXINT_RCMDSTA_BT 0x00000800
  62. #define PAS_DMA_RXINT_RCMDSTA_DR 0x00001000
  63. #define PAS_DMA_RXINT_RCMDSTA_OO 0x00002000
  64. #define PAS_DMA_RXINT_RCMDSTA_BP 0x00004000
  65. #define PAS_DMA_RXINT_RCMDSTA_TB 0x00008000
  66. #define PAS_DMA_RXINT_RCMDSTA_ACT 0x00010000
  67. #define PAS_DMA_RXINT_RCMDSTA_DROPS_M 0xfffe0000
  68. #define PAS_DMA_RXINT_RCMDSTA_DROPS_S 17
  69. #define PAS_DMA_RXINT_CFG(i) (0x204+(i)*_PAS_DMA_RXINT_STRIDE)
  70. #define PAS_DMA_RXINT_CFG_RBP 0x80000000
  71. #define PAS_DMA_RXINT_CFG_ITRR 0x40000000
  72. #define PAS_DMA_RXINT_CFG_DHL_M 0x07000000
  73. #define PAS_DMA_RXINT_CFG_DHL_S 24
  74. #define PAS_DMA_RXINT_CFG_DHL(x) (((x) << PAS_DMA_RXINT_CFG_DHL_S) & \
  75. PAS_DMA_RXINT_CFG_DHL_M)
  76. #define PAS_DMA_RXINT_CFG_ITR 0x00400000
  77. #define PAS_DMA_RXINT_CFG_LW 0x00200000
  78. #define PAS_DMA_RXINT_CFG_L2 0x00100000
  79. #define PAS_DMA_RXINT_CFG_HEN 0x00080000
  80. #define PAS_DMA_RXINT_CFG_WIF 0x00000002
  81. #define PAS_DMA_RXINT_CFG_WIL 0x00000001
  82. #define PAS_DMA_RXINT_INCR(i) (0x210+(i)*_PAS_DMA_RXINT_STRIDE)
  83. #define PAS_DMA_RXINT_INCR_INCR_M 0x0000ffff
  84. #define PAS_DMA_RXINT_INCR_INCR_S 0
  85. #define PAS_DMA_RXINT_INCR_INCR(x) ((x) & 0x0000ffff)
  86. #define PAS_DMA_RXINT_BASEL(i) (0x218+(i)*_PAS_DMA_RXINT_STRIDE)
  87. #define PAS_DMA_RXINT_BASEL_BRBL(x) ((x) & ~0x3f)
  88. #define PAS_DMA_RXINT_BASEU(i) (0x21c+(i)*_PAS_DMA_RXINT_STRIDE)
  89. #define PAS_DMA_RXINT_BASEU_BRBH(x) ((x) & 0xfff)
  90. #define PAS_DMA_RXINT_BASEU_SIZ_M 0x3fff0000 /* # of cache lines worth of buffer ring */
  91. #define PAS_DMA_RXINT_BASEU_SIZ_S 16 /* 0 = 16K */
  92. #define PAS_DMA_RXINT_BASEU_SIZ(x) (((x) << PAS_DMA_RXINT_BASEU_SIZ_S) & \
  93. PAS_DMA_RXINT_BASEU_SIZ_M)
  94. #define _PAS_DMA_TXCHAN_STRIDE 0x20 /* Size per channel */
  95. #define _PAS_DMA_TXCHAN_TCMDSTA 0x300 /* Command / Status */
  96. #define _PAS_DMA_TXCHAN_CFG 0x304 /* Configuration */
  97. #define _PAS_DMA_TXCHAN_DSCRBU 0x308 /* Descriptor BU Allocation */
  98. #define _PAS_DMA_TXCHAN_INCR 0x310 /* Descriptor increment */
  99. #define _PAS_DMA_TXCHAN_CNT 0x314 /* Descriptor count/offset */
  100. #define _PAS_DMA_TXCHAN_BASEL 0x318 /* Descriptor ring base (low) */
  101. #define _PAS_DMA_TXCHAN_BASEU 0x31c /* (high) */
  102. #define PAS_DMA_TXCHAN_TCMDSTA(c) (0x300+(c)*_PAS_DMA_TXCHAN_STRIDE)
  103. #define PAS_DMA_TXCHAN_TCMDSTA_EN 0x00000001 /* Enabled */
  104. #define PAS_DMA_TXCHAN_TCMDSTA_ST 0x00000002 /* Stop interface */
  105. #define PAS_DMA_TXCHAN_TCMDSTA_ACT 0x00010000 /* Active */
  106. #define PAS_DMA_TXCHAN_TCMDSTA_SZ 0x00000800
  107. #define PAS_DMA_TXCHAN_TCMDSTA_DB 0x00000400
  108. #define PAS_DMA_TXCHAN_TCMDSTA_DE 0x00000200
  109. #define PAS_DMA_TXCHAN_TCMDSTA_DA 0x00000100
  110. #define PAS_DMA_TXCHAN_CFG(c) (0x304+(c)*_PAS_DMA_TXCHAN_STRIDE)
  111. #define PAS_DMA_TXCHAN_CFG_TY_IFACE 0x00000000 /* Type = interface */
  112. #define PAS_DMA_TXCHAN_CFG_TATTR_M 0x0000003c
  113. #define PAS_DMA_TXCHAN_CFG_TATTR_S 2
  114. #define PAS_DMA_TXCHAN_CFG_TATTR(x) (((x) << PAS_DMA_TXCHAN_CFG_TATTR_S) & \
  115. PAS_DMA_TXCHAN_CFG_TATTR_M)
  116. #define PAS_DMA_TXCHAN_CFG_WT_M 0x000001c0
  117. #define PAS_DMA_TXCHAN_CFG_WT_S 6
  118. #define PAS_DMA_TXCHAN_CFG_WT(x) (((x) << PAS_DMA_TXCHAN_CFG_WT_S) & \
  119. PAS_DMA_TXCHAN_CFG_WT_M)
  120. #define PAS_DMA_TXCHAN_CFG_TRD 0x00010000 /* translate data */
  121. #define PAS_DMA_TXCHAN_CFG_TRR 0x00008000 /* translate rings */
  122. #define PAS_DMA_TXCHAN_CFG_UP 0x00004000 /* update tx descr when sent */
  123. #define PAS_DMA_TXCHAN_CFG_CL 0x00002000 /* Clean last line */
  124. #define PAS_DMA_TXCHAN_CFG_CF 0x00001000 /* Clean first line */
  125. #define PAS_DMA_TXCHAN_INCR(c) (0x310+(c)*_PAS_DMA_TXCHAN_STRIDE)
  126. #define PAS_DMA_TXCHAN_BASEL(c) (0x318+(c)*_PAS_DMA_TXCHAN_STRIDE)
  127. #define PAS_DMA_TXCHAN_BASEL_BRBL_M 0xffffffc0
  128. #define PAS_DMA_TXCHAN_BASEL_BRBL_S 0
  129. #define PAS_DMA_TXCHAN_BASEL_BRBL(x) (((x) << PAS_DMA_TXCHAN_BASEL_BRBL_S) & \
  130. PAS_DMA_TXCHAN_BASEL_BRBL_M)
  131. #define PAS_DMA_TXCHAN_BASEU(c) (0x31c+(c)*_PAS_DMA_TXCHAN_STRIDE)
  132. #define PAS_DMA_TXCHAN_BASEU_BRBH_M 0x00000fff
  133. #define PAS_DMA_TXCHAN_BASEU_BRBH_S 0
  134. #define PAS_DMA_TXCHAN_BASEU_BRBH(x) (((x) << PAS_DMA_TXCHAN_BASEU_BRBH_S) & \
  135. PAS_DMA_TXCHAN_BASEU_BRBH_M)
  136. /* # of cache lines worth of buffer ring */
  137. #define PAS_DMA_TXCHAN_BASEU_SIZ_M 0x3fff0000
  138. #define PAS_DMA_TXCHAN_BASEU_SIZ_S 16 /* 0 = 16K */
  139. #define PAS_DMA_TXCHAN_BASEU_SIZ(x) (((x) << PAS_DMA_TXCHAN_BASEU_SIZ_S) & \
  140. PAS_DMA_TXCHAN_BASEU_SIZ_M)
  141. #define _PAS_DMA_RXCHAN_STRIDE 0x20 /* Size per channel */
  142. #define _PAS_DMA_RXCHAN_CCMDSTA 0x800 /* Command / Status */
  143. #define _PAS_DMA_RXCHAN_CFG 0x804 /* Configuration */
  144. #define _PAS_DMA_RXCHAN_INCR 0x810 /* Descriptor increment */
  145. #define _PAS_DMA_RXCHAN_CNT 0x814 /* Descriptor count/offset */
  146. #define _PAS_DMA_RXCHAN_BASEL 0x818 /* Descriptor ring base (low) */
  147. #define _PAS_DMA_RXCHAN_BASEU 0x81c /* (high) */
  148. #define PAS_DMA_RXCHAN_CCMDSTA(c) (0x800+(c)*_PAS_DMA_RXCHAN_STRIDE)
  149. #define PAS_DMA_RXCHAN_CCMDSTA_EN 0x00000001 /* Enabled */
  150. #define PAS_DMA_RXCHAN_CCMDSTA_ST 0x00000002 /* Stop interface */
  151. #define PAS_DMA_RXCHAN_CCMDSTA_ACT 0x00010000 /* Active */
  152. #define PAS_DMA_RXCHAN_CCMDSTA_DU 0x00020000
  153. #define PAS_DMA_RXCHAN_CCMDSTA_OD 0x00002000
  154. #define PAS_DMA_RXCHAN_CCMDSTA_FD 0x00001000
  155. #define PAS_DMA_RXCHAN_CCMDSTA_DT 0x00000800
  156. #define PAS_DMA_RXCHAN_CFG(c) (0x804+(c)*_PAS_DMA_RXCHAN_STRIDE)
  157. #define PAS_DMA_RXCHAN_CFG_CTR 0x00000400
  158. #define PAS_DMA_RXCHAN_CFG_HBU_M 0x00000380
  159. #define PAS_DMA_RXCHAN_CFG_HBU_S 7
  160. #define PAS_DMA_RXCHAN_CFG_HBU(x) (((x) << PAS_DMA_RXCHAN_CFG_HBU_S) & \
  161. PAS_DMA_RXCHAN_CFG_HBU_M)
  162. #define PAS_DMA_RXCHAN_INCR(c) (0x810+(c)*_PAS_DMA_RXCHAN_STRIDE)
  163. #define PAS_DMA_RXCHAN_BASEL(c) (0x818+(c)*_PAS_DMA_RXCHAN_STRIDE)
  164. #define PAS_DMA_RXCHAN_BASEL_BRBL_M 0xffffffc0
  165. #define PAS_DMA_RXCHAN_BASEL_BRBL_S 0
  166. #define PAS_DMA_RXCHAN_BASEL_BRBL(x) (((x) << PAS_DMA_RXCHAN_BASEL_BRBL_S) & \
  167. PAS_DMA_RXCHAN_BASEL_BRBL_M)
  168. #define PAS_DMA_RXCHAN_BASEU(c) (0x81c+(c)*_PAS_DMA_RXCHAN_STRIDE)
  169. #define PAS_DMA_RXCHAN_BASEU_BRBH_M 0x00000fff
  170. #define PAS_DMA_RXCHAN_BASEU_BRBH_S 0
  171. #define PAS_DMA_RXCHAN_BASEU_BRBH(x) (((x) << PAS_DMA_RXCHAN_BASEU_BRBH_S) & \
  172. PAS_DMA_RXCHAN_BASEU_BRBH_M)
  173. /* # of cache lines worth of buffer ring */
  174. #define PAS_DMA_RXCHAN_BASEU_SIZ_M 0x3fff0000
  175. #define PAS_DMA_RXCHAN_BASEU_SIZ_S 16 /* 0 = 16K */
  176. #define PAS_DMA_RXCHAN_BASEU_SIZ(x) (((x) << PAS_DMA_RXCHAN_BASEU_SIZ_S) & \
  177. PAS_DMA_RXCHAN_BASEU_SIZ_M)
  178. #define PAS_STATUS_PCNT_M 0x000000000000ffffull
  179. #define PAS_STATUS_PCNT_S 0
  180. #define PAS_STATUS_DCNT_M 0x00000000ffff0000ull
  181. #define PAS_STATUS_DCNT_S 16
  182. #define PAS_STATUS_BPCNT_M 0x0000ffff00000000ull
  183. #define PAS_STATUS_BPCNT_S 32
  184. #define PAS_STATUS_CAUSE_M 0xf000000000000000ull
  185. #define PAS_STATUS_TIMER 0x1000000000000000ull
  186. #define PAS_STATUS_ERROR 0x2000000000000000ull
  187. #define PAS_STATUS_SOFT 0x4000000000000000ull
  188. #define PAS_STATUS_INT 0x8000000000000000ull
  189. #define PAS_IOB_COM_PKTHDRCNT 0x120
  190. #define PAS_IOB_COM_PKTHDRCNT_PKTHDR1_M 0x0fff0000
  191. #define PAS_IOB_COM_PKTHDRCNT_PKTHDR1_S 16
  192. #define PAS_IOB_COM_PKTHDRCNT_PKTHDR0_M 0x00000fff
  193. #define PAS_IOB_COM_PKTHDRCNT_PKTHDR0_S 0
  194. #define PAS_IOB_DMA_RXCH_CFG(i) (0x1100 + (i)*4)
  195. #define PAS_IOB_DMA_RXCH_CFG_CNTTH_M 0x00000fff
  196. #define PAS_IOB_DMA_RXCH_CFG_CNTTH_S 0
  197. #define PAS_IOB_DMA_RXCH_CFG_CNTTH(x) (((x) << PAS_IOB_DMA_RXCH_CFG_CNTTH_S) & \
  198. PAS_IOB_DMA_RXCH_CFG_CNTTH_M)
  199. #define PAS_IOB_DMA_TXCH_CFG(i) (0x1200 + (i)*4)
  200. #define PAS_IOB_DMA_TXCH_CFG_CNTTH_M 0x00000fff
  201. #define PAS_IOB_DMA_TXCH_CFG_CNTTH_S 0
  202. #define PAS_IOB_DMA_TXCH_CFG_CNTTH(x) (((x) << PAS_IOB_DMA_TXCH_CFG_CNTTH_S) & \
  203. PAS_IOB_DMA_TXCH_CFG_CNTTH_M)
  204. #define PAS_IOB_DMA_RXCH_STAT(i) (0x1300 + (i)*4)
  205. #define PAS_IOB_DMA_RXCH_STAT_INTGEN 0x00001000
  206. #define PAS_IOB_DMA_RXCH_STAT_CNTDEL_M 0x00000fff
  207. #define PAS_IOB_DMA_RXCH_STAT_CNTDEL_S 0
  208. #define PAS_IOB_DMA_RXCH_STAT_CNTDEL(x) (((x) << PAS_IOB_DMA_RXCH_STAT_CNTDEL_S) &\
  209. PAS_IOB_DMA_RXCH_STAT_CNTDEL_M)
  210. #define PAS_IOB_DMA_TXCH_STAT(i) (0x1400 + (i)*4)
  211. #define PAS_IOB_DMA_TXCH_STAT_INTGEN 0x00001000
  212. #define PAS_IOB_DMA_TXCH_STAT_CNTDEL_M 0x00000fff
  213. #define PAS_IOB_DMA_TXCH_STAT_CNTDEL_S 0
  214. #define PAS_IOB_DMA_TXCH_STAT_CNTDEL(x) (((x) << PAS_IOB_DMA_TXCH_STAT_CNTDEL_S) &\
  215. PAS_IOB_DMA_TXCH_STAT_CNTDEL_M)
  216. #define PAS_IOB_DMA_RXCH_RESET(i) (0x1500 + (i)*4)
  217. #define PAS_IOB_DMA_RXCH_RESET_PCNT_M 0xffff0000
  218. #define PAS_IOB_DMA_RXCH_RESET_PCNT_S 16
  219. #define PAS_IOB_DMA_RXCH_RESET_PCNT(x) (((x) << PAS_IOB_DMA_RXCH_RESET_PCNT_S) & \
  220. PAS_IOB_DMA_RXCH_RESET_PCNT_M)
  221. #define PAS_IOB_DMA_RXCH_RESET_PCNTRST 0x00000020
  222. #define PAS_IOB_DMA_RXCH_RESET_DCNTRST 0x00000010
  223. #define PAS_IOB_DMA_RXCH_RESET_TINTC 0x00000008
  224. #define PAS_IOB_DMA_RXCH_RESET_DINTC 0x00000004
  225. #define PAS_IOB_DMA_RXCH_RESET_SINTC 0x00000002
  226. #define PAS_IOB_DMA_RXCH_RESET_PINTC 0x00000001
  227. #define PAS_IOB_DMA_TXCH_RESET(i) (0x1600 + (i)*4)
  228. #define PAS_IOB_DMA_TXCH_RESET_PCNT_M 0xffff0000
  229. #define PAS_IOB_DMA_TXCH_RESET_PCNT_S 16
  230. #define PAS_IOB_DMA_TXCH_RESET_PCNT(x) (((x) << PAS_IOB_DMA_TXCH_RESET_PCNT_S) & \
  231. PAS_IOB_DMA_TXCH_RESET_PCNT_M)
  232. #define PAS_IOB_DMA_TXCH_RESET_PCNTRST 0x00000020
  233. #define PAS_IOB_DMA_TXCH_RESET_DCNTRST 0x00000010
  234. #define PAS_IOB_DMA_TXCH_RESET_TINTC 0x00000008
  235. #define PAS_IOB_DMA_TXCH_RESET_DINTC 0x00000004
  236. #define PAS_IOB_DMA_TXCH_RESET_SINTC 0x00000002
  237. #define PAS_IOB_DMA_TXCH_RESET_PINTC 0x00000001
  238. #define PAS_IOB_DMA_COM_TIMEOUTCFG 0x1700
  239. #define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_M 0x00ffffff
  240. #define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_S 0
  241. #define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(x) (((x) << PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_S) & \
  242. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_M)
  243. /* Transmit descriptor fields */
  244. #define XCT_MACTX_T 0x8000000000000000ull
  245. #define XCT_MACTX_ST 0x4000000000000000ull
  246. #define XCT_MACTX_NORES 0x0000000000000000ull
  247. #define XCT_MACTX_8BRES 0x1000000000000000ull
  248. #define XCT_MACTX_24BRES 0x2000000000000000ull
  249. #define XCT_MACTX_40BRES 0x3000000000000000ull
  250. #define XCT_MACTX_I 0x0800000000000000ull
  251. #define XCT_MACTX_O 0x0400000000000000ull
  252. #define XCT_MACTX_E 0x0200000000000000ull
  253. #define XCT_MACTX_VLAN_M 0x0180000000000000ull
  254. #define XCT_MACTX_VLAN_NOP 0x0000000000000000ull
  255. #define XCT_MACTX_VLAN_REMOVE 0x0080000000000000ull
  256. #define XCT_MACTX_VLAN_INSERT 0x0100000000000000ull
  257. #define XCT_MACTX_VLAN_REPLACE 0x0180000000000000ull
  258. #define XCT_MACTX_CRC_M 0x0060000000000000ull
  259. #define XCT_MACTX_CRC_NOP 0x0000000000000000ull
  260. #define XCT_MACTX_CRC_INSERT 0x0020000000000000ull
  261. #define XCT_MACTX_CRC_PAD 0x0040000000000000ull
  262. #define XCT_MACTX_CRC_REPLACE 0x0060000000000000ull
  263. #define XCT_MACTX_SS 0x0010000000000000ull
  264. #define XCT_MACTX_LLEN_M 0x00007fff00000000ull
  265. #define XCT_MACTX_LLEN_S 32ull
  266. #define XCT_MACTX_LLEN(x) ((((long)(x)) << XCT_MACTX_LLEN_S) & \
  267. XCT_MACTX_LLEN_M)
  268. #define XCT_MACTX_IPH_M 0x00000000f8000000ull
  269. #define XCT_MACTX_IPH_S 27ull
  270. #define XCT_MACTX_IPH(x) ((((long)(x)) << XCT_MACTX_IPH_S) & \
  271. XCT_MACTX_IPH_M)
  272. #define XCT_MACTX_IPO_M 0x0000000007c00000ull
  273. #define XCT_MACTX_IPO_S 22ull
  274. #define XCT_MACTX_IPO(x) ((((long)(x)) << XCT_MACTX_IPO_S) & \
  275. XCT_MACTX_IPO_M)
  276. #define XCT_MACTX_CSUM_M 0x0000000000000060ull
  277. #define XCT_MACTX_CSUM_NOP 0x0000000000000000ull
  278. #define XCT_MACTX_CSUM_TCP 0x0000000000000040ull
  279. #define XCT_MACTX_CSUM_UDP 0x0000000000000060ull
  280. #define XCT_MACTX_V6 0x0000000000000010ull
  281. #define XCT_MACTX_C 0x0000000000000004ull
  282. #define XCT_MACTX_AL2 0x0000000000000002ull
  283. /* Receive descriptor fields */
  284. #define XCT_MACRX_T 0x8000000000000000ull
  285. #define XCT_MACRX_ST 0x4000000000000000ull
  286. #define XCT_MACRX_RR_M 0x3000000000000000ull
  287. #define XCT_MACRX_RR_NORES 0x0000000000000000ull
  288. #define XCT_MACRX_RR_8BRES 0x1000000000000000ull
  289. #define XCT_MACRX_O 0x0400000000000000ull
  290. #define XCT_MACRX_E 0x0200000000000000ull
  291. #define XCT_MACRX_FF 0x0100000000000000ull
  292. #define XCT_MACRX_PF 0x0080000000000000ull
  293. #define XCT_MACRX_OB 0x0040000000000000ull
  294. #define XCT_MACRX_OD 0x0020000000000000ull
  295. #define XCT_MACRX_FS 0x0010000000000000ull
  296. #define XCT_MACRX_NB_M 0x000fc00000000000ull
  297. #define XCT_MACRX_NB_S 46ULL
  298. #define XCT_MACRX_NB(x) ((((long)(x)) << XCT_MACRX_NB_S) & \
  299. XCT_MACRX_NB_M)
  300. #define XCT_MACRX_LLEN_M 0x00003fff00000000ull
  301. #define XCT_MACRX_LLEN_S 32ULL
  302. #define XCT_MACRX_LLEN(x) ((((long)(x)) << XCT_MACRX_LLEN_S) & \
  303. XCT_MACRX_LLEN_M)
  304. #define XCT_MACRX_CRC 0x0000000080000000ull
  305. #define XCT_MACRX_LEN_M 0x0000000060000000ull
  306. #define XCT_MACRX_LEN_TOOSHORT 0x0000000020000000ull
  307. #define XCT_MACRX_LEN_BELOWMIN 0x0000000040000000ull
  308. #define XCT_MACRX_LEN_TRUNC 0x0000000060000000ull
  309. #define XCT_MACRX_CAST_M 0x0000000018000000ull
  310. #define XCT_MACRX_CAST_UNI 0x0000000000000000ull
  311. #define XCT_MACRX_CAST_MULTI 0x0000000008000000ull
  312. #define XCT_MACRX_CAST_BROAD 0x0000000010000000ull
  313. #define XCT_MACRX_CAST_PAUSE 0x0000000018000000ull
  314. #define XCT_MACRX_VLC_M 0x0000000006000000ull
  315. #define XCT_MACRX_FM 0x0000000001000000ull
  316. #define XCT_MACRX_HTY_M 0x0000000000c00000ull
  317. #define XCT_MACRX_HTY_IPV4_OK 0x0000000000000000ull
  318. #define XCT_MACRX_HTY_IPV6 0x0000000000400000ull
  319. #define XCT_MACRX_HTY_IPV4_BAD 0x0000000000800000ull
  320. #define XCT_MACRX_HTY_NONIP 0x0000000000c00000ull
  321. #define XCT_MACRX_IPP_M 0x00000000003f0000ull
  322. #define XCT_MACRX_IPP_S 16
  323. #define XCT_MACRX_CSUM_M 0x000000000000ffffull
  324. #define XCT_MACRX_CSUM_S 0
  325. #define XCT_PTR_T 0x8000000000000000ull
  326. #define XCT_PTR_LEN_M 0x7ffff00000000000ull
  327. #define XCT_PTR_LEN_S 44
  328. #define XCT_PTR_LEN(x) ((((long)(x)) << XCT_PTR_LEN_S) & \
  329. XCT_PTR_LEN_M)
  330. #define XCT_PTR_ADDR_M 0x00000fffffffffffull
  331. #define XCT_PTR_ADDR_S 0
  332. #define XCT_PTR_ADDR(x) ((((long)(x)) << XCT_PTR_ADDR_S) & \
  333. XCT_PTR_ADDR_M)
  334. /* Receive interface 8byte result fields */
  335. #define XCT_RXRES_8B_L4O_M 0xff00000000000000ull
  336. #define XCT_RXRES_8B_L4O_S 56
  337. #define XCT_RXRES_8B_RULE_M 0x00ffff0000000000ull
  338. #define XCT_RXRES_8B_RULE_S 40
  339. #define XCT_RXRES_8B_EVAL_M 0x000000ffff000000ull
  340. #define XCT_RXRES_8B_EVAL_S 24
  341. #define XCT_RXRES_8B_HTYPE_M 0x0000000000f00000ull
  342. #define XCT_RXRES_8B_HASH_M 0x00000000000fffffull
  343. #define XCT_RXRES_8B_HASH_S 0
  344. /* Receive interface buffer fields */
  345. #define XCT_RXB_LEN_M 0x0ffff00000000000ull
  346. #define XCT_RXB_LEN_S 44
  347. #define XCT_RXB_LEN(x) ((((long)(x)) << XCT_RXB_LEN_S) & \
  348. XCT_RXB_LEN_M)
  349. #define XCT_RXB_ADDR_M 0x00000fffffffffffull
  350. #define XCT_RXB_ADDR_S 0
  351. #define XCT_RXB_ADDR(x) ((((long)(x)) << XCT_RXB_ADDR_S) & \
  352. XCT_RXB_ADDR_M)
  353. /* Copy descriptor fields */
  354. #define XCT_COPY_T 0x8000000000000000ull
  355. #define XCT_COPY_ST 0x4000000000000000ull
  356. #define XCT_COPY_RR_M 0x3000000000000000ull
  357. #define XCT_COPY_RR_NORES 0x0000000000000000ull
  358. #define XCT_COPY_RR_8BRES 0x1000000000000000ull
  359. #define XCT_COPY_RR_24BRES 0x2000000000000000ull
  360. #define XCT_COPY_RR_40BRES 0x3000000000000000ull
  361. #define XCT_COPY_I 0x0800000000000000ull
  362. #define XCT_COPY_O 0x0400000000000000ull
  363. #define XCT_COPY_E 0x0200000000000000ull
  364. #define XCT_COPY_STY_ZERO 0x01c0000000000000ull
  365. #define XCT_COPY_DTY_PREF 0x0038000000000000ull
  366. #define XCT_COPY_LLEN_M 0x0007ffff00000000ull
  367. #define XCT_COPY_LLEN_S 32
  368. #define XCT_COPY_LLEN(x) ((((long)(x)) << XCT_COPY_LLEN_S) & \
  369. XCT_COPY_LLEN_M)
  370. #define XCT_COPY_SE 0x0000000000000001ull
  371. /* Control descriptor fields */
  372. #define CTRL_CMD_T 0x8000000000000000ull
  373. #define CTRL_CMD_META_EVT 0x2000000000000000ull
  374. #define CTRL_CMD_O 0x0400000000000000ull
  375. #define CTRL_CMD_REG_M 0x000000000000000full
  376. #define CTRL_CMD_REG_S 0
  377. #define CTRL_CMD_REG(x) ((((long)(x)) << CTRL_CMD_REG_S) & \
  378. CTRL_CMD_REG_M)
  379. /* Prototypes for the shared DMA functions in the platform code. */
  380. /* DMA TX Channel type. Right now only limitations used are event types 0/1,
  381. * for event-triggered DMA transactions.
  382. */
  383. enum pasemi_dmachan_type {
  384. RXCHAN = 0, /* Any RX chan */
  385. TXCHAN = 1, /* Any TX chan */
  386. TXCHAN_EVT0 = 0x1001, /* TX chan in event class 0 (chan 0-9) */
  387. TXCHAN_EVT1 = 0x2001, /* TX chan in event class 1 (chan 10-19) */
  388. };
  389. struct pasemi_dmachan {
  390. int chno; /* Channel number */
  391. enum pasemi_dmachan_type chan_type; /* TX / RX */
  392. u64 *status; /* Ptr to cacheable status */
  393. int irq; /* IRQ used by channel */
  394. unsigned int ring_size; /* size of allocated ring */
  395. dma_addr_t ring_dma; /* DMA address for ring */
  396. u64 *ring_virt; /* Virt address for ring */
  397. void *priv; /* Ptr to start of client struct */
  398. };
  399. /* Read/write the different registers in the I/O Bridge, Ethernet
  400. * and DMA Controller
  401. */
  402. extern unsigned int pasemi_read_iob_reg(unsigned int reg);
  403. extern void pasemi_write_iob_reg(unsigned int reg, unsigned int val);
  404. extern unsigned int pasemi_read_mac_reg(int intf, unsigned int reg);
  405. extern void pasemi_write_mac_reg(int intf, unsigned int reg, unsigned int val);
  406. extern unsigned int pasemi_read_dma_reg(unsigned int reg);
  407. extern void pasemi_write_dma_reg(unsigned int reg, unsigned int val);
  408. /* Channel management routines */
  409. extern void *pasemi_dma_alloc_chan(enum pasemi_dmachan_type type,
  410. int total_size, int offset);
  411. extern void pasemi_dma_free_chan(struct pasemi_dmachan *chan);
  412. extern void pasemi_dma_start_chan(const struct pasemi_dmachan *chan,
  413. const u32 cmdsta);
  414. extern int pasemi_dma_stop_chan(const struct pasemi_dmachan *chan);
  415. /* Common routines to allocate rings and buffers */
  416. extern int pasemi_dma_alloc_ring(struct pasemi_dmachan *chan, int ring_size);
  417. extern void pasemi_dma_free_ring(struct pasemi_dmachan *chan);
  418. extern void *pasemi_dma_alloc_buf(struct pasemi_dmachan *chan, int size,
  419. dma_addr_t *handle);
  420. extern void pasemi_dma_free_buf(struct pasemi_dmachan *chan, int size,
  421. dma_addr_t *handle);
  422. /* Initialize the library, must be called before any other functions */
  423. extern int pasemi_dma_init(void);
  424. #endif /* ASM_PASEMI_DMA_H */