db1x00.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223
  1. /*
  2. * AMD Alchemy DB1x00 Reference Boards
  3. *
  4. * Copyright 2001 MontaVista Software Inc.
  5. * Author: MontaVista Software, Inc.
  6. * ppopov@mvista.com or source@mvista.com
  7. * Copyright (C) 2005 Ralf Baechle (ralf@linux-mips.org)
  8. *
  9. * ########################################################################
  10. *
  11. * This program is free software; you can distribute it and/or modify it
  12. * under the terms of the GNU General Public License (Version 2) as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  18. * for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License along
  21. * with this program; if not, write to the Free Software Foundation, Inc.,
  22. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  23. *
  24. * ########################################################################
  25. *
  26. *
  27. */
  28. #ifndef __ASM_DB1X00_H
  29. #define __ASM_DB1X00_H
  30. #include <asm/mach-au1x00/au1xxx_psc.h>
  31. #ifdef CONFIG_MIPS_DB1550
  32. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  33. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  34. #define DBDMA_I2S_TX_CHAN DSCR_CMD0_PSC3_TX
  35. #define DBDMA_I2S_RX_CHAN DSCR_CMD0_PSC3_RX
  36. #define SPI_PSC_BASE PSC0_BASE_ADDR
  37. #define AC97_PSC_BASE PSC1_BASE_ADDR
  38. #define SMBUS_PSC_BASE PSC2_BASE_ADDR
  39. #define I2S_PSC_BASE PSC3_BASE_ADDR
  40. #define BCSR_KSEG1_ADDR 0xAF000000
  41. #define NAND_PHYS_ADDR 0x20000000
  42. #else
  43. #define BCSR_KSEG1_ADDR 0xAE000000
  44. #endif
  45. /*
  46. * Overlay data structure of the Db1x00 board registers.
  47. * Registers located at physical 0E0000xx, KSEG1 0xAE0000xx
  48. */
  49. typedef volatile struct
  50. {
  51. /*00*/ unsigned short whoami;
  52. unsigned short reserved0;
  53. /*04*/ unsigned short status;
  54. unsigned short reserved1;
  55. /*08*/ unsigned short switches;
  56. unsigned short reserved2;
  57. /*0C*/ unsigned short resets;
  58. unsigned short reserved3;
  59. /*10*/ unsigned short pcmcia;
  60. unsigned short reserved4;
  61. /*14*/ unsigned short specific;
  62. unsigned short reserved5;
  63. /*18*/ unsigned short leds;
  64. unsigned short reserved6;
  65. /*1C*/ unsigned short swreset;
  66. unsigned short reserved7;
  67. } BCSR;
  68. /*
  69. * Register/mask bit definitions for the BCSRs
  70. */
  71. #define BCSR_WHOAMI_DCID 0x000F
  72. #define BCSR_WHOAMI_CPLD 0x00F0
  73. #define BCSR_WHOAMI_BOARD 0x0F00
  74. #define BCSR_STATUS_PC0VS 0x0003
  75. #define BCSR_STATUS_PC1VS 0x000C
  76. #define BCSR_STATUS_PC0FI 0x0010
  77. #define BCSR_STATUS_PC1FI 0x0020
  78. #define BCSR_STATUS_FLASHBUSY 0x0100
  79. #define BCSR_STATUS_ROMBUSY 0x0400
  80. #define BCSR_STATUS_SWAPBOOT 0x2000
  81. #define BCSR_STATUS_FLASHDEN 0xC000
  82. #define BCSR_SWITCHES_DIP 0x00FF
  83. #define BCSR_SWITCHES_DIP_1 0x0080
  84. #define BCSR_SWITCHES_DIP_2 0x0040
  85. #define BCSR_SWITCHES_DIP_3 0x0020
  86. #define BCSR_SWITCHES_DIP_4 0x0010
  87. #define BCSR_SWITCHES_DIP_5 0x0008
  88. #define BCSR_SWITCHES_DIP_6 0x0004
  89. #define BCSR_SWITCHES_DIP_7 0x0002
  90. #define BCSR_SWITCHES_DIP_8 0x0001
  91. #define BCSR_SWITCHES_ROTARY 0x0F00
  92. #define BCSR_RESETS_PHY0 0x0001
  93. #define BCSR_RESETS_PHY1 0x0002
  94. #define BCSR_RESETS_DC 0x0004
  95. #define BCSR_RESETS_FIR_SEL 0x2000
  96. #define BCSR_RESETS_IRDA_MODE_MASK 0xC000
  97. #define BCSR_RESETS_IRDA_MODE_FULL 0x0000
  98. #define BCSR_RESETS_IRDA_MODE_OFF 0x4000
  99. #define BCSR_RESETS_IRDA_MODE_2_3 0x8000
  100. #define BCSR_RESETS_IRDA_MODE_1_3 0xC000
  101. #define BCSR_PCMCIA_PC0VPP 0x0003
  102. #define BCSR_PCMCIA_PC0VCC 0x000C
  103. #define BCSR_PCMCIA_PC0DRVEN 0x0010
  104. #define BCSR_PCMCIA_PC0RST 0x0080
  105. #define BCSR_PCMCIA_PC1VPP 0x0300
  106. #define BCSR_PCMCIA_PC1VCC 0x0C00
  107. #define BCSR_PCMCIA_PC1DRVEN 0x1000
  108. #define BCSR_PCMCIA_PC1RST 0x8000
  109. #define BCSR_BOARD_PCIM66EN 0x0001
  110. #define BCSR_BOARD_SD0_PWR 0x0040
  111. #define BCSR_BOARD_SD1_PWR 0x0080
  112. #define BCSR_BOARD_PCIM33 0x0100
  113. #define BCSR_BOARD_GPIO200RST 0x0400
  114. #define BCSR_BOARD_PCICFG 0x1000
  115. #define BCSR_BOARD_SD0_WP 0x4000
  116. #define BCSR_BOARD_SD1_WP 0x8000
  117. #define BCSR_LEDS_DECIMALS 0x0003
  118. #define BCSR_LEDS_LED0 0x0100
  119. #define BCSR_LEDS_LED1 0x0200
  120. #define BCSR_LEDS_LED2 0x0400
  121. #define BCSR_LEDS_LED3 0x0800
  122. #define BCSR_SWRESET_RESET 0x0080
  123. /* PCMCIA Db1x00 specific defines */
  124. #define PCMCIA_MAX_SOCK 1
  125. #define PCMCIA_NUM_SOCKS (PCMCIA_MAX_SOCK+1)
  126. /* VPP/VCC */
  127. #define SET_VCC_VPP(VCC, VPP, SLOT)\
  128. ((((VCC)<<2) | ((VPP)<<0)) << ((SLOT)*8))
  129. /* SD controller macros */
  130. /*
  131. * Detect card.
  132. */
  133. #define mmc_card_inserted(_n_, _res_) \
  134. do { \
  135. BCSR * const bcsr = (BCSR *)0xAE000000; \
  136. unsigned long mmc_wp, board_specific; \
  137. if ((_n_)) { \
  138. mmc_wp = BCSR_BOARD_SD1_WP; \
  139. } else { \
  140. mmc_wp = BCSR_BOARD_SD0_WP; \
  141. } \
  142. board_specific = au_readl((unsigned long)(&bcsr->specific)); \
  143. if (!(board_specific & mmc_wp)) {/* low means card present */ \
  144. *(int *)(_res_) = 1; \
  145. } else { \
  146. *(int *)(_res_) = 0; \
  147. } \
  148. } while (0)
  149. /*
  150. * Apply power to card slot(s).
  151. */
  152. #define mmc_power_on(_n_) \
  153. do { \
  154. BCSR * const bcsr = (BCSR *)0xAE000000; \
  155. unsigned long mmc_pwr, mmc_wp, board_specific; \
  156. if ((_n_)) { \
  157. mmc_pwr = BCSR_BOARD_SD1_PWR; \
  158. mmc_wp = BCSR_BOARD_SD1_WP; \
  159. } else { \
  160. mmc_pwr = BCSR_BOARD_SD0_PWR; \
  161. mmc_wp = BCSR_BOARD_SD0_WP; \
  162. } \
  163. board_specific = au_readl((unsigned long)(&bcsr->specific)); \
  164. if (!(board_specific & mmc_wp)) {/* low means card present */ \
  165. board_specific |= mmc_pwr; \
  166. au_writel(board_specific, (int)(&bcsr->specific)); \
  167. au_sync(); \
  168. } \
  169. } while (0)
  170. /* NAND defines */
  171. /* Timing values as described in databook, * ns value stripped of
  172. * lower 2 bits.
  173. * These defines are here rather than an SOC1550 generic file because
  174. * the parts chosen on another board may be different and may require
  175. * different timings.
  176. */
  177. #define NAND_T_H (18 >> 2)
  178. #define NAND_T_PUL (30 >> 2)
  179. #define NAND_T_SU (30 >> 2)
  180. #define NAND_T_WH (30 >> 2)
  181. /* Bitfield shift amounts */
  182. #define NAND_T_H_SHIFT 0
  183. #define NAND_T_PUL_SHIFT 4
  184. #define NAND_T_SU_SHIFT 8
  185. #define NAND_T_WH_SHIFT 12
  186. #define NAND_TIMING ((NAND_T_H & 0xF) << NAND_T_H_SHIFT) | \
  187. ((NAND_T_PUL & 0xF) << NAND_T_PUL_SHIFT) | \
  188. ((NAND_T_SU & 0xF) << NAND_T_SU_SHIFT) | \
  189. ((NAND_T_WH & 0xF) << NAND_T_WH_SHIFT)
  190. #define NAND_CS 1
  191. /* should be done by yamon */
  192. #define NAND_STCFG 0x00400005 /* 8-bit NAND */
  193. #define NAND_STTIME 0x00007774 /* valid for 396MHz SD=2 only */
  194. #define NAND_STADDR 0x12000FFF /* physical address 0x20000000 */
  195. #endif /* __ASM_DB1X00_H */