mem_init.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * File: include/asm-blackfin/mach-bf548/mem_init.h
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description:
  8. *
  9. * Rev:
  10. *
  11. * Modified:
  12. * Copyright 2004-2006 Analog Devices Inc.
  13. *
  14. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2, or (at your option)
  19. * any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; see the file COPYING.
  28. * If not, write to the Free Software Foundation,
  29. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  30. */
  31. #define MIN_DDR_SCLK(x) (x*(CONFIG_SCLK_HZ/1000/1000)/1000 + 1)
  32. #if (CONFIG_MEM_MT46V32M16_6T)
  33. #define DDR_SIZE DEVSZ_512
  34. #define DDR_WIDTH DEVWD_16
  35. #define DDR_tRC DDR_TRC(MIN_DDR_SCLK(60))
  36. #define DDR_tRAS DDR_TRAS(MIN_DDR_SCLK(42))
  37. #define DDR_tRP DDR_TRP(MIN_DDR_SCLK(15))
  38. #define DDR_tRFC DDR_TRFC(MIN_DDR_SCLK(72))
  39. #define DDR_tREFI DDR_TREFI(MIN_DDR_SCLK(7800))
  40. #define DDR_tRCD DDR_TRCD(MIN_DDR_SCLK(15))
  41. #define DDR_tWTR DDR_TWTR(1)
  42. #define DDR_tMRD DDR_TMRD(MIN_DDR_SCLK(12))
  43. #define DDR_tWR DDR_TWR(MIN_DDR_SCLK(15))
  44. #endif
  45. #if (CONFIG_MEM_MT46V32M16_5B)
  46. #define DDR_SIZE DEVSZ_512
  47. #define DDR_WIDTH DEVWD_16
  48. #define DDR_tRC DDR_TRC(MIN_DDR_SCLK(55))
  49. #define DDR_tRAS DDR_TRAS(MIN_DDR_SCLK(40))
  50. #define DDR_tRP DDR_TRP(MIN_DDR_SCLK(15))
  51. #define DDR_tRFC DDR_TRFC(MIN_DDR_SCLK(70))
  52. #define DDR_tREFI DDR_TREFI(MIN_DDR_SCLK(7800))
  53. #define DDR_tRCD DDR_TRCD(MIN_DDR_SCLK(15))
  54. #define DDR_tWTR DDR_TWTR(2)
  55. #define DDR_tMRD DDR_TMRD(MIN_DDR_SCLK(10))
  56. #define DDR_tWR DDR_TWR(MIN_DDR_SCLK(15))
  57. #endif
  58. #if (CONFIG_MEM_GENERIC_BOARD)
  59. #define DDR_SIZE DEVSZ_512
  60. #define DDR_WIDTH DEVWD_16
  61. #define DDR_tRCD DDR_TRCD(3)
  62. #define DDR_tWTR DDR_TWTR(2)
  63. #define DDR_tWR DDR_TWR(2)
  64. #define DDR_tMRD DDR_TMRD(2)
  65. #define DDR_tRP DDR_TRP(3)
  66. #define DDR_tRAS DDR_TRAS(7)
  67. #define DDR_tRC DDR_TRC(10)
  68. #define DDR_tRFC DDR_TRFC(12)
  69. #define DDR_tREFI DDR_TREFI(1288)
  70. #endif
  71. #if (CONFIG_SCLK_HZ <= 133333333)
  72. #define DDR_CL CL_2
  73. #elif (CONFIG_SCLK_HZ <= 166666666)
  74. #define DDR_CL CL_2_5
  75. #else
  76. #define DDR_CL CL_3
  77. #endif
  78. #define mem_DDRCTL0 (DDR_tRP | DDR_tRAS | DDR_tRC | DDR_tRFC | DDR_tREFI)
  79. #define mem_DDRCTL1 (DDR_DATWIDTH | EXTBANK_1 | DDR_SIZE | DDR_WIDTH | DDR_tWTR \
  80. | DDR_tMRD | DDR_tWR | DDR_tRCD)
  81. #define mem_DDRCTL2 DDR_CL
  82. #if defined CONFIG_CLKIN_HALF
  83. #define CLKIN_HALF 1
  84. #else
  85. #define CLKIN_HALF 0
  86. #endif
  87. #if defined CONFIG_PLL_BYPASS
  88. #define PLL_BYPASS 1
  89. #else
  90. #define PLL_BYPASS 0
  91. #endif
  92. /***************************************Currently Not Being Used *********************************/
  93. #define flash_EBIU_AMBCTL_WAT ((CONFIG_FLASH_SPEED_BWAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  94. #define flash_EBIU_AMBCTL_RAT ((CONFIG_FLASH_SPEED_BRAT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  95. #define flash_EBIU_AMBCTL_HT ((CONFIG_FLASH_SPEED_BHT * 4) / (4000000000 / CONFIG_SCLK_HZ))
  96. #define flash_EBIU_AMBCTL_ST ((CONFIG_FLASH_SPEED_BST * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  97. #define flash_EBIU_AMBCTL_TT ((CONFIG_FLASH_SPEED_BTT * 4) / (4000000000 / CONFIG_SCLK_HZ)) + 1
  98. #if (flash_EBIU_AMBCTL_TT > 3)
  99. #define flash_EBIU_AMBCTL0_TT B0TT_4
  100. #endif
  101. #if (flash_EBIU_AMBCTL_TT == 3)
  102. #define flash_EBIU_AMBCTL0_TT B0TT_3
  103. #endif
  104. #if (flash_EBIU_AMBCTL_TT == 2)
  105. #define flash_EBIU_AMBCTL0_TT B0TT_2
  106. #endif
  107. #if (flash_EBIU_AMBCTL_TT < 2)
  108. #define flash_EBIU_AMBCTL0_TT B0TT_1
  109. #endif
  110. #if (flash_EBIU_AMBCTL_ST > 3)
  111. #define flash_EBIU_AMBCTL0_ST B0ST_4
  112. #endif
  113. #if (flash_EBIU_AMBCTL_ST == 3)
  114. #define flash_EBIU_AMBCTL0_ST B0ST_3
  115. #endif
  116. #if (flash_EBIU_AMBCTL_ST == 2)
  117. #define flash_EBIU_AMBCTL0_ST B0ST_2
  118. #endif
  119. #if (flash_EBIU_AMBCTL_ST < 2)
  120. #define flash_EBIU_AMBCTL0_ST B0ST_1
  121. #endif
  122. #if (flash_EBIU_AMBCTL_HT > 2)
  123. #define flash_EBIU_AMBCTL0_HT B0HT_3
  124. #endif
  125. #if (flash_EBIU_AMBCTL_HT == 2)
  126. #define flash_EBIU_AMBCTL0_HT B0HT_2
  127. #endif
  128. #if (flash_EBIU_AMBCTL_HT == 1)
  129. #define flash_EBIU_AMBCTL0_HT B0HT_1
  130. #endif
  131. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT == 0)
  132. #define flash_EBIU_AMBCTL0_HT B0HT_0
  133. #endif
  134. #if (flash_EBIU_AMBCTL_HT == 0 && CONFIG_FLASH_SPEED_BHT != 0)
  135. #define flash_EBIU_AMBCTL0_HT B0HT_1
  136. #endif
  137. #if (flash_EBIU_AMBCTL_WAT > 14)
  138. #define flash_EBIU_AMBCTL0_WAT B0WAT_15
  139. #endif
  140. #if (flash_EBIU_AMBCTL_WAT == 14)
  141. #define flash_EBIU_AMBCTL0_WAT B0WAT_14
  142. #endif
  143. #if (flash_EBIU_AMBCTL_WAT == 13)
  144. #define flash_EBIU_AMBCTL0_WAT B0WAT_13
  145. #endif
  146. #if (flash_EBIU_AMBCTL_WAT == 12)
  147. #define flash_EBIU_AMBCTL0_WAT B0WAT_12
  148. #endif
  149. #if (flash_EBIU_AMBCTL_WAT == 11)
  150. #define flash_EBIU_AMBCTL0_WAT B0WAT_11
  151. #endif
  152. #if (flash_EBIU_AMBCTL_WAT == 10)
  153. #define flash_EBIU_AMBCTL0_WAT B0WAT_10
  154. #endif
  155. #if (flash_EBIU_AMBCTL_WAT == 9)
  156. #define flash_EBIU_AMBCTL0_WAT B0WAT_9
  157. #endif
  158. #if (flash_EBIU_AMBCTL_WAT == 8)
  159. #define flash_EBIU_AMBCTL0_WAT B0WAT_8
  160. #endif
  161. #if (flash_EBIU_AMBCTL_WAT == 7)
  162. #define flash_EBIU_AMBCTL0_WAT B0WAT_7
  163. #endif
  164. #if (flash_EBIU_AMBCTL_WAT == 6)
  165. #define flash_EBIU_AMBCTL0_WAT B0WAT_6
  166. #endif
  167. #if (flash_EBIU_AMBCTL_WAT == 5)
  168. #define flash_EBIU_AMBCTL0_WAT B0WAT_5
  169. #endif
  170. #if (flash_EBIU_AMBCTL_WAT == 4)
  171. #define flash_EBIU_AMBCTL0_WAT B0WAT_4
  172. #endif
  173. #if (flash_EBIU_AMBCTL_WAT == 3)
  174. #define flash_EBIU_AMBCTL0_WAT B0WAT_3
  175. #endif
  176. #if (flash_EBIU_AMBCTL_WAT == 2)
  177. #define flash_EBIU_AMBCTL0_WAT B0WAT_2
  178. #endif
  179. #if (flash_EBIU_AMBCTL_WAT == 1)
  180. #define flash_EBIU_AMBCTL0_WAT B0WAT_1
  181. #endif
  182. #if (flash_EBIU_AMBCTL_RAT > 14)
  183. #define flash_EBIU_AMBCTL0_RAT B0RAT_15
  184. #endif
  185. #if (flash_EBIU_AMBCTL_RAT == 14)
  186. #define flash_EBIU_AMBCTL0_RAT B0RAT_14
  187. #endif
  188. #if (flash_EBIU_AMBCTL_RAT == 13)
  189. #define flash_EBIU_AMBCTL0_RAT B0RAT_13
  190. #endif
  191. #if (flash_EBIU_AMBCTL_RAT == 12)
  192. #define flash_EBIU_AMBCTL0_RAT B0RAT_12
  193. #endif
  194. #if (flash_EBIU_AMBCTL_RAT == 11)
  195. #define flash_EBIU_AMBCTL0_RAT B0RAT_11
  196. #endif
  197. #if (flash_EBIU_AMBCTL_RAT == 10)
  198. #define flash_EBIU_AMBCTL0_RAT B0RAT_10
  199. #endif
  200. #if (flash_EBIU_AMBCTL_RAT == 9)
  201. #define flash_EBIU_AMBCTL0_RAT B0RAT_9
  202. #endif
  203. #if (flash_EBIU_AMBCTL_RAT == 8)
  204. #define flash_EBIU_AMBCTL0_RAT B0RAT_8
  205. #endif
  206. #if (flash_EBIU_AMBCTL_RAT == 7)
  207. #define flash_EBIU_AMBCTL0_RAT B0RAT_7
  208. #endif
  209. #if (flash_EBIU_AMBCTL_RAT == 6)
  210. #define flash_EBIU_AMBCTL0_RAT B0RAT_6
  211. #endif
  212. #if (flash_EBIU_AMBCTL_RAT == 5)
  213. #define flash_EBIU_AMBCTL0_RAT B0RAT_5
  214. #endif
  215. #if (flash_EBIU_AMBCTL_RAT == 4)
  216. #define flash_EBIU_AMBCTL0_RAT B0RAT_4
  217. #endif
  218. #if (flash_EBIU_AMBCTL_RAT == 3)
  219. #define flash_EBIU_AMBCTL0_RAT B0RAT_3
  220. #endif
  221. #if (flash_EBIU_AMBCTL_RAT == 2)
  222. #define flash_EBIU_AMBCTL0_RAT B0RAT_2
  223. #endif
  224. #if (flash_EBIU_AMBCTL_RAT == 1)
  225. #define flash_EBIU_AMBCTL0_RAT B0RAT_1
  226. #endif
  227. #define flash_EBIU_AMBCTL0 \
  228. (flash_EBIU_AMBCTL0_WAT | flash_EBIU_AMBCTL0_RAT | flash_EBIU_AMBCTL0_HT | \
  229. flash_EBIU_AMBCTL0_ST | flash_EBIU_AMBCTL0_TT | CONFIG_FLASH_SPEED_RDYEN)