ints-priority.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113
  1. /*
  2. * File: arch/blackfin/mach-common/ints-priority.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created: ?
  7. * Description: Set up the interrupt priorities
  8. *
  9. * Modified:
  10. * 1996 Roman Zippel
  11. * 1999 D. Jeff Dionne <jeff@uclinux.org>
  12. * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
  13. * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
  14. * 2003 Metrowerks/Motorola
  15. * 2003 Bas Vermeulen <bas@buyways.nl>
  16. * Copyright 2004-2008 Analog Devices Inc.
  17. *
  18. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2 of the License, or
  23. * (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, see the file COPYING, or write
  32. * to the Free Software Foundation, Inc.,
  33. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  34. */
  35. #include <linux/module.h>
  36. #include <linux/kernel_stat.h>
  37. #include <linux/seq_file.h>
  38. #include <linux/irq.h>
  39. #ifdef CONFIG_KGDB
  40. #include <linux/kgdb.h>
  41. #endif
  42. #include <asm/traps.h>
  43. #include <asm/blackfin.h>
  44. #include <asm/gpio.h>
  45. #include <asm/irq_handler.h>
  46. #ifdef BF537_FAMILY
  47. # define BF537_GENERIC_ERROR_INT_DEMUX
  48. #else
  49. # undef BF537_GENERIC_ERROR_INT_DEMUX
  50. #endif
  51. /*
  52. * NOTES:
  53. * - we have separated the physical Hardware interrupt from the
  54. * levels that the LINUX kernel sees (see the description in irq.h)
  55. * -
  56. */
  57. /* Initialize this to an actual value to force it into the .data
  58. * section so that we know it is properly initialized at entry into
  59. * the kernel but before bss is initialized to zero (which is where
  60. * it would live otherwise). The 0x1f magic represents the IRQs we
  61. * cannot actually mask out in hardware.
  62. */
  63. unsigned long irq_flags = 0x1f;
  64. /* The number of spurious interrupts */
  65. atomic_t num_spurious;
  66. #ifdef CONFIG_PM
  67. unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
  68. #endif
  69. struct ivgx {
  70. /* irq number for request_irq, available in mach-bf5xx/irq.h */
  71. unsigned int irqno;
  72. /* corresponding bit in the SIC_ISR register */
  73. unsigned int isrflag;
  74. } ivg_table[NR_PERI_INTS];
  75. struct ivg_slice {
  76. /* position of first irq in ivg_table for given ivg */
  77. struct ivgx *ifirst;
  78. struct ivgx *istop;
  79. } ivg7_13[IVG13 - IVG7 + 1];
  80. /*
  81. * Search SIC_IAR and fill tables with the irqvalues
  82. * and their positions in the SIC_ISR register.
  83. */
  84. static void __init search_IAR(void)
  85. {
  86. unsigned ivg, irq_pos = 0;
  87. for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
  88. int irqn;
  89. ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
  90. for (irqn = 0; irqn < NR_PERI_INTS; irqn++) {
  91. int iar_shift = (irqn & 7) * 4;
  92. if (ivg == (0xf &
  93. #ifndef CONFIG_BF52x
  94. bfin_read32((unsigned long *)SIC_IAR0 +
  95. (irqn >> 3)) >> iar_shift)) {
  96. #else
  97. bfin_read32((unsigned long *)SIC_IAR0 +
  98. ((irqn%32) >> 3) + ((irqn / 32) * 16)) >> iar_shift)) {
  99. #endif
  100. ivg_table[irq_pos].irqno = IVG7 + irqn;
  101. ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
  102. ivg7_13[ivg].istop++;
  103. irq_pos++;
  104. }
  105. }
  106. }
  107. }
  108. /*
  109. * This is for core internal IRQs
  110. */
  111. static void bfin_ack_noop(unsigned int irq)
  112. {
  113. /* Dummy function. */
  114. }
  115. static void bfin_core_mask_irq(unsigned int irq)
  116. {
  117. irq_flags &= ~(1 << irq);
  118. if (!irqs_disabled())
  119. local_irq_enable();
  120. }
  121. static void bfin_core_unmask_irq(unsigned int irq)
  122. {
  123. irq_flags |= 1 << irq;
  124. /*
  125. * If interrupts are enabled, IMASK must contain the same value
  126. * as irq_flags. Make sure that invariant holds. If interrupts
  127. * are currently disabled we need not do anything; one of the
  128. * callers will take care of setting IMASK to the proper value
  129. * when reenabling interrupts.
  130. * local_irq_enable just does "STI irq_flags", so it's exactly
  131. * what we need.
  132. */
  133. if (!irqs_disabled())
  134. local_irq_enable();
  135. return;
  136. }
  137. static void bfin_internal_mask_irq(unsigned int irq)
  138. {
  139. #ifdef CONFIG_BF53x
  140. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
  141. ~(1 << SIC_SYSIRQ(irq)));
  142. #else
  143. unsigned mask_bank, mask_bit;
  144. mask_bank = SIC_SYSIRQ(irq) / 32;
  145. mask_bit = SIC_SYSIRQ(irq) % 32;
  146. bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
  147. ~(1 << mask_bit));
  148. #endif
  149. SSYNC();
  150. }
  151. static void bfin_internal_unmask_irq(unsigned int irq)
  152. {
  153. #ifdef CONFIG_BF53x
  154. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
  155. (1 << SIC_SYSIRQ(irq)));
  156. #else
  157. unsigned mask_bank, mask_bit;
  158. mask_bank = SIC_SYSIRQ(irq) / 32;
  159. mask_bit = SIC_SYSIRQ(irq) % 32;
  160. bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) |
  161. (1 << mask_bit));
  162. #endif
  163. SSYNC();
  164. }
  165. #ifdef CONFIG_PM
  166. int bfin_internal_set_wake(unsigned int irq, unsigned int state)
  167. {
  168. unsigned bank, bit;
  169. unsigned long flags;
  170. bank = SIC_SYSIRQ(irq) / 32;
  171. bit = SIC_SYSIRQ(irq) % 32;
  172. local_irq_save(flags);
  173. if (state)
  174. bfin_sic_iwr[bank] |= (1 << bit);
  175. else
  176. bfin_sic_iwr[bank] &= ~(1 << bit);
  177. local_irq_restore(flags);
  178. return 0;
  179. }
  180. #endif
  181. static struct irq_chip bfin_core_irqchip = {
  182. .ack = bfin_ack_noop,
  183. .mask = bfin_core_mask_irq,
  184. .unmask = bfin_core_unmask_irq,
  185. };
  186. static struct irq_chip bfin_internal_irqchip = {
  187. .ack = bfin_ack_noop,
  188. .mask = bfin_internal_mask_irq,
  189. .unmask = bfin_internal_unmask_irq,
  190. .mask_ack = bfin_internal_mask_irq,
  191. .disable = bfin_internal_mask_irq,
  192. .enable = bfin_internal_unmask_irq,
  193. #ifdef CONFIG_PM
  194. .set_wake = bfin_internal_set_wake,
  195. #endif
  196. };
  197. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  198. static int error_int_mask;
  199. static void bfin_generic_error_mask_irq(unsigned int irq)
  200. {
  201. error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));
  202. if (!error_int_mask)
  203. bfin_internal_mask_irq(IRQ_GENERIC_ERROR);
  204. }
  205. static void bfin_generic_error_unmask_irq(unsigned int irq)
  206. {
  207. bfin_internal_unmask_irq(IRQ_GENERIC_ERROR);
  208. error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
  209. }
  210. static struct irq_chip bfin_generic_error_irqchip = {
  211. .ack = bfin_ack_noop,
  212. .mask_ack = bfin_generic_error_mask_irq,
  213. .mask = bfin_generic_error_mask_irq,
  214. .unmask = bfin_generic_error_unmask_irq,
  215. };
  216. static void bfin_demux_error_irq(unsigned int int_err_irq,
  217. struct irq_desc *inta_desc)
  218. {
  219. int irq = 0;
  220. SSYNC();
  221. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  222. if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
  223. irq = IRQ_MAC_ERROR;
  224. else
  225. #endif
  226. if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
  227. irq = IRQ_SPORT0_ERROR;
  228. else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
  229. irq = IRQ_SPORT1_ERROR;
  230. else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
  231. irq = IRQ_PPI_ERROR;
  232. else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
  233. irq = IRQ_CAN_ERROR;
  234. else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
  235. irq = IRQ_SPI_ERROR;
  236. else if ((bfin_read_UART0_IIR() & UART_ERR_MASK_STAT1) &&
  237. (bfin_read_UART0_IIR() & UART_ERR_MASK_STAT0))
  238. irq = IRQ_UART0_ERROR;
  239. else if ((bfin_read_UART1_IIR() & UART_ERR_MASK_STAT1) &&
  240. (bfin_read_UART1_IIR() & UART_ERR_MASK_STAT0))
  241. irq = IRQ_UART1_ERROR;
  242. if (irq) {
  243. if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR))) {
  244. struct irq_desc *desc = irq_desc + irq;
  245. desc->handle_irq(irq, desc);
  246. } else {
  247. switch (irq) {
  248. case IRQ_PPI_ERROR:
  249. bfin_write_PPI_STATUS(PPI_ERR_MASK);
  250. break;
  251. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  252. case IRQ_MAC_ERROR:
  253. bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
  254. break;
  255. #endif
  256. case IRQ_SPORT0_ERROR:
  257. bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
  258. break;
  259. case IRQ_SPORT1_ERROR:
  260. bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
  261. break;
  262. case IRQ_CAN_ERROR:
  263. bfin_write_CAN_GIS(CAN_ERR_MASK);
  264. break;
  265. case IRQ_SPI_ERROR:
  266. bfin_write_SPI_STAT(SPI_ERR_MASK);
  267. break;
  268. default:
  269. break;
  270. }
  271. pr_debug("IRQ %d:"
  272. " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
  273. irq);
  274. }
  275. } else
  276. printk(KERN_ERR
  277. "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
  278. " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
  279. __FUNCTION__, __FILE__, __LINE__);
  280. }
  281. #endif /* BF537_GENERIC_ERROR_INT_DEMUX */
  282. #if !defined(CONFIG_BF54x)
  283. static unsigned short gpio_enabled[gpio_bank(MAX_BLACKFIN_GPIOS)];
  284. static unsigned short gpio_edge_triggered[gpio_bank(MAX_BLACKFIN_GPIOS)];
  285. static void bfin_gpio_ack_irq(unsigned int irq)
  286. {
  287. u16 gpionr = irq - IRQ_PF0;
  288. if (gpio_edge_triggered[gpio_bank(gpionr)] & gpio_bit(gpionr)) {
  289. set_gpio_data(gpionr, 0);
  290. SSYNC();
  291. }
  292. }
  293. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  294. {
  295. u16 gpionr = irq - IRQ_PF0;
  296. if (gpio_edge_triggered[gpio_bank(gpionr)] & gpio_bit(gpionr)) {
  297. set_gpio_data(gpionr, 0);
  298. SSYNC();
  299. }
  300. set_gpio_maska(gpionr, 0);
  301. SSYNC();
  302. }
  303. static void bfin_gpio_mask_irq(unsigned int irq)
  304. {
  305. set_gpio_maska(irq - IRQ_PF0, 0);
  306. SSYNC();
  307. }
  308. static void bfin_gpio_unmask_irq(unsigned int irq)
  309. {
  310. set_gpio_maska(irq - IRQ_PF0, 1);
  311. SSYNC();
  312. }
  313. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  314. {
  315. unsigned int ret;
  316. u16 gpionr = irq - IRQ_PF0;
  317. char buf[8];
  318. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) {
  319. snprintf(buf, sizeof buf, "IRQ %d", irq);
  320. ret = gpio_request(gpionr, buf);
  321. if (ret)
  322. return ret;
  323. }
  324. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  325. bfin_gpio_unmask_irq(irq);
  326. return ret;
  327. }
  328. static void bfin_gpio_irq_shutdown(unsigned int irq)
  329. {
  330. bfin_gpio_mask_irq(irq);
  331. gpio_free(irq - IRQ_PF0);
  332. gpio_enabled[gpio_bank(irq - IRQ_PF0)] &= ~gpio_bit(irq - IRQ_PF0);
  333. }
  334. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  335. {
  336. unsigned int ret;
  337. char buf[8];
  338. u16 gpionr = irq - IRQ_PF0;
  339. if (type == IRQ_TYPE_PROBE) {
  340. /* only probe unenabled GPIO interrupt lines */
  341. if (gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))
  342. return 0;
  343. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  344. }
  345. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  346. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  347. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) {
  348. snprintf(buf, sizeof buf, "IRQ %d", irq);
  349. ret = gpio_request(gpionr, buf);
  350. if (ret)
  351. return ret;
  352. }
  353. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  354. } else {
  355. gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  356. return 0;
  357. }
  358. set_gpio_inen(gpionr, 0);
  359. set_gpio_dir(gpionr, 0);
  360. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  361. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  362. set_gpio_both(gpionr, 1);
  363. else
  364. set_gpio_both(gpionr, 0);
  365. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  366. set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
  367. else
  368. set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
  369. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  370. set_gpio_edge(gpionr, 1);
  371. set_gpio_inen(gpionr, 1);
  372. gpio_edge_triggered[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  373. set_gpio_data(gpionr, 0);
  374. } else {
  375. set_gpio_edge(gpionr, 0);
  376. gpio_edge_triggered[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  377. set_gpio_inen(gpionr, 1);
  378. }
  379. SSYNC();
  380. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  381. set_irq_handler(irq, handle_edge_irq);
  382. else
  383. set_irq_handler(irq, handle_level_irq);
  384. return 0;
  385. }
  386. #ifdef CONFIG_PM
  387. int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
  388. {
  389. unsigned gpio = irq_to_gpio(irq);
  390. if (state)
  391. gpio_pm_wakeup_request(gpio, PM_WAKE_IGNORE);
  392. else
  393. gpio_pm_wakeup_free(gpio);
  394. return 0;
  395. }
  396. #endif
  397. static struct irq_chip bfin_gpio_irqchip = {
  398. .ack = bfin_gpio_ack_irq,
  399. .mask = bfin_gpio_mask_irq,
  400. .mask_ack = bfin_gpio_mask_ack_irq,
  401. .unmask = bfin_gpio_unmask_irq,
  402. .set_type = bfin_gpio_irq_type,
  403. .startup = bfin_gpio_irq_startup,
  404. .shutdown = bfin_gpio_irq_shutdown,
  405. #ifdef CONFIG_PM
  406. .set_wake = bfin_gpio_set_wake,
  407. #endif
  408. };
  409. static void bfin_demux_gpio_irq(unsigned int inta_irq,
  410. struct irq_desc *desc)
  411. {
  412. unsigned int i, gpio, mask, irq, search = 0;
  413. switch (inta_irq) {
  414. #if defined(CONFIG_BF53x)
  415. case IRQ_PROG_INTA:
  416. irq = IRQ_PF0;
  417. search = 1;
  418. break;
  419. # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  420. case IRQ_MAC_RX:
  421. irq = IRQ_PH0;
  422. break;
  423. # endif
  424. #elif defined(CONFIG_BF52x)
  425. case IRQ_PORTF_INTA:
  426. irq = IRQ_PF0;
  427. break;
  428. case IRQ_PORTG_INTA:
  429. irq = IRQ_PG0;
  430. break;
  431. case IRQ_PORTH_INTA:
  432. irq = IRQ_PH0;
  433. break;
  434. #elif defined(CONFIG_BF561)
  435. case IRQ_PROG0_INTA:
  436. irq = IRQ_PF0;
  437. break;
  438. case IRQ_PROG1_INTA:
  439. irq = IRQ_PF16;
  440. break;
  441. case IRQ_PROG2_INTA:
  442. irq = IRQ_PF32;
  443. break;
  444. #endif
  445. default:
  446. BUG();
  447. return;
  448. }
  449. if (search) {
  450. for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
  451. irq += i;
  452. mask = get_gpiop_data(i) &
  453. (gpio_enabled[gpio_bank(i)] &
  454. get_gpiop_maska(i));
  455. while (mask) {
  456. if (mask & 1) {
  457. desc = irq_desc + irq;
  458. desc->handle_irq(irq, desc);
  459. }
  460. irq++;
  461. mask >>= 1;
  462. }
  463. }
  464. } else {
  465. gpio = irq_to_gpio(irq);
  466. mask = get_gpiop_data(gpio) &
  467. (gpio_enabled[gpio_bank(gpio)] &
  468. get_gpiop_maska(gpio));
  469. do {
  470. if (mask & 1) {
  471. desc = irq_desc + irq;
  472. desc->handle_irq(irq, desc);
  473. }
  474. irq++;
  475. mask >>= 1;
  476. } while (mask);
  477. }
  478. }
  479. #else /* CONFIG_BF54x */
  480. #define NR_PINT_SYS_IRQS 4
  481. #define NR_PINT_BITS 32
  482. #define NR_PINTS 160
  483. #define IRQ_NOT_AVAIL 0xFF
  484. #define PINT_2_BANK(x) ((x) >> 5)
  485. #define PINT_2_BIT(x) ((x) & 0x1F)
  486. #define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
  487. static unsigned char irq2pint_lut[NR_PINTS];
  488. static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
  489. static unsigned int gpio_both_edge_triggered[NR_PINT_SYS_IRQS];
  490. static unsigned short gpio_enabled[gpio_bank(MAX_BLACKFIN_GPIOS)];
  491. struct pin_int_t {
  492. unsigned int mask_set;
  493. unsigned int mask_clear;
  494. unsigned int request;
  495. unsigned int assign;
  496. unsigned int edge_set;
  497. unsigned int edge_clear;
  498. unsigned int invert_set;
  499. unsigned int invert_clear;
  500. unsigned int pinstate;
  501. unsigned int latch;
  502. };
  503. static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
  504. (struct pin_int_t *)PINT0_MASK_SET,
  505. (struct pin_int_t *)PINT1_MASK_SET,
  506. (struct pin_int_t *)PINT2_MASK_SET,
  507. (struct pin_int_t *)PINT3_MASK_SET,
  508. };
  509. inline unsigned short get_irq_base(u8 bank, u8 bmap)
  510. {
  511. u16 irq_base;
  512. if (bank < 2) { /*PA-PB */
  513. irq_base = IRQ_PA0 + bmap * 16;
  514. } else { /*PC-PJ */
  515. irq_base = IRQ_PC0 + bmap * 16;
  516. }
  517. return irq_base;
  518. }
  519. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  520. void init_pint_lut(void)
  521. {
  522. u16 bank, bit, irq_base, bit_pos;
  523. u32 pint_assign;
  524. u8 bmap;
  525. memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
  526. for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
  527. pint_assign = pint[bank]->assign;
  528. for (bit = 0; bit < NR_PINT_BITS; bit++) {
  529. bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
  530. irq_base = get_irq_base(bank, bmap);
  531. irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
  532. bit_pos = bit + bank * NR_PINT_BITS;
  533. pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
  534. irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
  535. }
  536. }
  537. }
  538. static void bfin_gpio_ack_irq(unsigned int irq)
  539. {
  540. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  541. u32 pintbit = PINT_BIT(pint_val);
  542. u8 bank = PINT_2_BANK(pint_val);
  543. if (unlikely(gpio_both_edge_triggered[bank] & pintbit)) {
  544. if (pint[bank]->invert_set & pintbit)
  545. pint[bank]->invert_clear = pintbit;
  546. else
  547. pint[bank]->invert_set = pintbit;
  548. }
  549. pint[bank]->request = pintbit;
  550. SSYNC();
  551. }
  552. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  553. {
  554. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  555. u32 pintbit = PINT_BIT(pint_val);
  556. u8 bank = PINT_2_BANK(pint_val);
  557. if (unlikely(gpio_both_edge_triggered[bank] & pintbit)) {
  558. if (pint[bank]->invert_set & pintbit)
  559. pint[bank]->invert_clear = pintbit;
  560. else
  561. pint[bank]->invert_set = pintbit;
  562. }
  563. pint[bank]->request = pintbit;
  564. pint[bank]->mask_clear = pintbit;
  565. SSYNC();
  566. }
  567. static void bfin_gpio_mask_irq(unsigned int irq)
  568. {
  569. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  570. pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
  571. SSYNC();
  572. }
  573. static void bfin_gpio_unmask_irq(unsigned int irq)
  574. {
  575. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  576. u32 pintbit = PINT_BIT(pint_val);
  577. u8 bank = PINT_2_BANK(pint_val);
  578. pint[bank]->request = pintbit;
  579. pint[bank]->mask_set = pintbit;
  580. SSYNC();
  581. }
  582. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  583. {
  584. unsigned int ret;
  585. char buf[8];
  586. u16 gpionr = irq_to_gpio(irq);
  587. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  588. if (pint_val == IRQ_NOT_AVAIL) {
  589. printk(KERN_ERR
  590. "GPIO IRQ %d :Not in PINT Assign table "
  591. "Reconfigure Interrupt to Port Assignemt\n", irq);
  592. return -ENODEV;
  593. }
  594. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) {
  595. snprintf(buf, sizeof buf, "IRQ %d", irq);
  596. ret = gpio_request(gpionr, buf);
  597. if (ret)
  598. return ret;
  599. }
  600. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  601. bfin_gpio_unmask_irq(irq);
  602. return ret;
  603. }
  604. static void bfin_gpio_irq_shutdown(unsigned int irq)
  605. {
  606. u16 gpionr = irq_to_gpio(irq);
  607. bfin_gpio_mask_irq(irq);
  608. gpio_free(gpionr);
  609. gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  610. }
  611. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  612. {
  613. unsigned int ret;
  614. char buf[8];
  615. u16 gpionr = irq_to_gpio(irq);
  616. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  617. u32 pintbit = PINT_BIT(pint_val);
  618. u8 bank = PINT_2_BANK(pint_val);
  619. if (pint_val == IRQ_NOT_AVAIL)
  620. return -ENODEV;
  621. if (type == IRQ_TYPE_PROBE) {
  622. /* only probe unenabled GPIO interrupt lines */
  623. if (gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))
  624. return 0;
  625. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  626. }
  627. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  628. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  629. if (!(gpio_enabled[gpio_bank(gpionr)] & gpio_bit(gpionr))) {
  630. snprintf(buf, sizeof buf, "IRQ %d", irq);
  631. ret = gpio_request(gpionr, buf);
  632. if (ret)
  633. return ret;
  634. }
  635. gpio_enabled[gpio_bank(gpionr)] |= gpio_bit(gpionr);
  636. } else {
  637. gpio_enabled[gpio_bank(gpionr)] &= ~gpio_bit(gpionr);
  638. return 0;
  639. }
  640. gpio_direction_input(gpionr);
  641. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  642. pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
  643. else
  644. pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
  645. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  646. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  647. gpio_both_edge_triggered[bank] |= pintbit;
  648. if (gpio_get_value(gpionr))
  649. pint[bank]->invert_set = pintbit;
  650. else
  651. pint[bank]->invert_clear = pintbit;
  652. } else {
  653. gpio_both_edge_triggered[bank] &= ~pintbit;
  654. }
  655. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  656. pint[bank]->edge_set = pintbit;
  657. set_irq_handler(irq, handle_edge_irq);
  658. } else {
  659. pint[bank]->edge_clear = pintbit;
  660. set_irq_handler(irq, handle_level_irq);
  661. }
  662. SSYNC();
  663. return 0;
  664. }
  665. #ifdef CONFIG_PM
  666. u32 pint_saved_masks[NR_PINT_SYS_IRQS];
  667. u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];
  668. int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
  669. {
  670. u32 pint_irq;
  671. u8 pint_val = irq2pint_lut[irq - SYS_IRQS];
  672. u32 bank = PINT_2_BANK(pint_val);
  673. u32 pintbit = PINT_BIT(pint_val);
  674. switch (bank) {
  675. case 0:
  676. pint_irq = IRQ_PINT0;
  677. break;
  678. case 2:
  679. pint_irq = IRQ_PINT2;
  680. break;
  681. case 3:
  682. pint_irq = IRQ_PINT3;
  683. break;
  684. case 1:
  685. pint_irq = IRQ_PINT1;
  686. break;
  687. default:
  688. return -EINVAL;
  689. }
  690. bfin_internal_set_wake(pint_irq, state);
  691. if (state)
  692. pint_wakeup_masks[bank] |= pintbit;
  693. else
  694. pint_wakeup_masks[bank] &= ~pintbit;
  695. return 0;
  696. }
  697. u32 bfin_pm_setup(void)
  698. {
  699. u32 val, i;
  700. for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
  701. val = pint[i]->mask_clear;
  702. pint_saved_masks[i] = val;
  703. if (val ^ pint_wakeup_masks[i]) {
  704. pint[i]->mask_clear = val;
  705. pint[i]->mask_set = pint_wakeup_masks[i];
  706. }
  707. }
  708. return 0;
  709. }
  710. void bfin_pm_restore(void)
  711. {
  712. u32 i, val;
  713. for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
  714. val = pint_saved_masks[i];
  715. if (val ^ pint_wakeup_masks[i]) {
  716. pint[i]->mask_clear = pint[i]->mask_clear;
  717. pint[i]->mask_set = val;
  718. }
  719. }
  720. }
  721. #endif
  722. static struct irq_chip bfin_gpio_irqchip = {
  723. .ack = bfin_gpio_ack_irq,
  724. .mask = bfin_gpio_mask_irq,
  725. .mask_ack = bfin_gpio_mask_ack_irq,
  726. .unmask = bfin_gpio_unmask_irq,
  727. .set_type = bfin_gpio_irq_type,
  728. .startup = bfin_gpio_irq_startup,
  729. .shutdown = bfin_gpio_irq_shutdown,
  730. #ifdef CONFIG_PM
  731. .set_wake = bfin_gpio_set_wake,
  732. #endif
  733. };
  734. static void bfin_demux_gpio_irq(unsigned int inta_irq,
  735. struct irq_desc *desc)
  736. {
  737. u8 bank, pint_val;
  738. u32 request, irq;
  739. switch (inta_irq) {
  740. case IRQ_PINT0:
  741. bank = 0;
  742. break;
  743. case IRQ_PINT2:
  744. bank = 2;
  745. break;
  746. case IRQ_PINT3:
  747. bank = 3;
  748. break;
  749. case IRQ_PINT1:
  750. bank = 1;
  751. break;
  752. default:
  753. return;
  754. }
  755. pint_val = bank * NR_PINT_BITS;
  756. request = pint[bank]->request;
  757. while (request) {
  758. if (request & 1) {
  759. irq = pint2irq_lut[pint_val] + SYS_IRQS;
  760. desc = irq_desc + irq;
  761. desc->handle_irq(irq, desc);
  762. }
  763. pint_val++;
  764. request >>= 1;
  765. }
  766. }
  767. #endif
  768. void __init init_exception_vectors(void)
  769. {
  770. SSYNC();
  771. /* cannot program in software:
  772. * evt0 - emulation (jtag)
  773. * evt1 - reset
  774. */
  775. bfin_write_EVT2(evt_nmi);
  776. bfin_write_EVT3(trap);
  777. bfin_write_EVT5(evt_ivhw);
  778. bfin_write_EVT6(evt_timer);
  779. bfin_write_EVT7(evt_evt7);
  780. bfin_write_EVT8(evt_evt8);
  781. bfin_write_EVT9(evt_evt9);
  782. bfin_write_EVT10(evt_evt10);
  783. bfin_write_EVT11(evt_evt11);
  784. bfin_write_EVT12(evt_evt12);
  785. bfin_write_EVT13(evt_evt13);
  786. bfin_write_EVT14(evt14_softirq);
  787. bfin_write_EVT15(evt_system_call);
  788. CSYNC();
  789. }
  790. /*
  791. * This function should be called during kernel startup to initialize
  792. * the BFin IRQ handling routines.
  793. */
  794. int __init init_arch_irq(void)
  795. {
  796. int irq;
  797. unsigned long ilat = 0;
  798. /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
  799. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  800. bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
  801. bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
  802. # ifdef CONFIG_BF54x
  803. bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
  804. # endif
  805. #else
  806. bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
  807. #endif
  808. local_irq_disable();
  809. init_exception_buff();
  810. #ifdef CONFIG_BF54x
  811. # ifdef CONFIG_PINTx_REASSIGN
  812. pint[0]->assign = CONFIG_PINT0_ASSIGN;
  813. pint[1]->assign = CONFIG_PINT1_ASSIGN;
  814. pint[2]->assign = CONFIG_PINT2_ASSIGN;
  815. pint[3]->assign = CONFIG_PINT3_ASSIGN;
  816. # endif
  817. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  818. init_pint_lut();
  819. #endif
  820. for (irq = 0; irq <= SYS_IRQS; irq++) {
  821. if (irq <= IRQ_CORETMR)
  822. set_irq_chip(irq, &bfin_core_irqchip);
  823. else
  824. set_irq_chip(irq, &bfin_internal_irqchip);
  825. switch (irq) {
  826. #if defined(CONFIG_BF53x)
  827. case IRQ_PROG_INTA:
  828. # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  829. case IRQ_MAC_RX:
  830. # endif
  831. #elif defined(CONFIG_BF54x)
  832. case IRQ_PINT0:
  833. case IRQ_PINT1:
  834. case IRQ_PINT2:
  835. case IRQ_PINT3:
  836. #elif defined(CONFIG_BF52x)
  837. case IRQ_PORTF_INTA:
  838. case IRQ_PORTG_INTA:
  839. case IRQ_PORTH_INTA:
  840. #elif defined(CONFIG_BF561)
  841. case IRQ_PROG0_INTA:
  842. case IRQ_PROG1_INTA:
  843. case IRQ_PROG2_INTA:
  844. #endif
  845. set_irq_chained_handler(irq,
  846. bfin_demux_gpio_irq);
  847. break;
  848. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  849. case IRQ_GENERIC_ERROR:
  850. set_irq_handler(irq, bfin_demux_error_irq);
  851. break;
  852. #endif
  853. default:
  854. set_irq_handler(irq, handle_simple_irq);
  855. break;
  856. }
  857. }
  858. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  859. for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++)
  860. set_irq_chip_and_handler(irq, &bfin_generic_error_irqchip,
  861. handle_level_irq);
  862. #endif
  863. /* if configured as edge, then will be changed to do_edge_IRQ */
  864. for (irq = GPIO_IRQ_BASE; irq < NR_IRQS; irq++)
  865. set_irq_chip_and_handler(irq, &bfin_gpio_irqchip,
  866. handle_level_irq);
  867. bfin_write_IMASK(0);
  868. CSYNC();
  869. ilat = bfin_read_ILAT();
  870. CSYNC();
  871. bfin_write_ILAT(ilat);
  872. CSYNC();
  873. printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
  874. /* IMASK=xxx is equivalent to STI xx or irq_flags=xx,
  875. * local_irq_enable()
  876. */
  877. program_IAR();
  878. /* Therefore it's better to setup IARs before interrupts enabled */
  879. search_IAR();
  880. /* Enable interrupts IVG7-15 */
  881. irq_flags = irq_flags | IMASK_IVG15 |
  882. IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
  883. IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
  884. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  885. bfin_write_SIC_IWR0(IWR_ENABLE_ALL);
  886. bfin_write_SIC_IWR1(IWR_ENABLE_ALL);
  887. # ifdef CONFIG_BF54x
  888. bfin_write_SIC_IWR2(IWR_ENABLE_ALL);
  889. # endif
  890. #else
  891. bfin_write_SIC_IWR(IWR_ENABLE_ALL);
  892. #endif
  893. return 0;
  894. }
  895. #ifdef CONFIG_DO_IRQ_L1
  896. __attribute__((l1_text))
  897. #endif
  898. void do_irq(int vec, struct pt_regs *fp)
  899. {
  900. if (vec == EVT_IVTMR_P) {
  901. vec = IRQ_CORETMR;
  902. } else {
  903. struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
  904. struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
  905. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561)
  906. unsigned long sic_status[3];
  907. sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
  908. sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
  909. #ifdef CONFIG_BF54x
  910. sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
  911. #endif
  912. for (;; ivg++) {
  913. if (ivg >= ivg_stop) {
  914. atomic_inc(&num_spurious);
  915. return;
  916. }
  917. if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
  918. break;
  919. }
  920. #else
  921. unsigned long sic_status;
  922. sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
  923. for (;; ivg++) {
  924. if (ivg >= ivg_stop) {
  925. atomic_inc(&num_spurious);
  926. return;
  927. } else if (sic_status & ivg->isrflag)
  928. break;
  929. }
  930. #endif
  931. vec = ivg->irqno;
  932. }
  933. asm_do_IRQ(vec, fp);
  934. #ifdef CONFIG_KGDB
  935. kgdb_process_breakpoint();
  936. #endif
  937. }