core.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571
  1. /*
  2. * arch/arm/mach-ep93xx/core.c
  3. * Core routines for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. * Copyright (C) 2007 Herbert Valerio Riedel <hvr@gnu.org>
  7. *
  8. * Thanks go to Michael Burian and Ray Lehtiniemi for their key
  9. * role in the ep93xx linux community.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/sched.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/serial.h>
  22. #include <linux/tty.h>
  23. #include <linux/bitops.h>
  24. #include <linux/serial_8250.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/device.h>
  27. #include <linux/mm.h>
  28. #include <linux/time.h>
  29. #include <linux/timex.h>
  30. #include <linux/delay.h>
  31. #include <linux/termios.h>
  32. #include <linux/amba/bus.h>
  33. #include <linux/amba/serial.h>
  34. #include <asm/types.h>
  35. #include <asm/setup.h>
  36. #include <asm/memory.h>
  37. #include <asm/hardware.h>
  38. #include <asm/irq.h>
  39. #include <asm/system.h>
  40. #include <asm/tlbflush.h>
  41. #include <asm/pgtable.h>
  42. #include <asm/io.h>
  43. #include <asm/mach/map.h>
  44. #include <asm/mach/time.h>
  45. #include <asm/mach/irq.h>
  46. #include <asm/arch/gpio.h>
  47. #include <asm/hardware/vic.h>
  48. /*************************************************************************
  49. * Static I/O mappings that are needed for all EP93xx platforms
  50. *************************************************************************/
  51. static struct map_desc ep93xx_io_desc[] __initdata = {
  52. {
  53. .virtual = EP93XX_AHB_VIRT_BASE,
  54. .pfn = __phys_to_pfn(EP93XX_AHB_PHYS_BASE),
  55. .length = EP93XX_AHB_SIZE,
  56. .type = MT_DEVICE,
  57. }, {
  58. .virtual = EP93XX_APB_VIRT_BASE,
  59. .pfn = __phys_to_pfn(EP93XX_APB_PHYS_BASE),
  60. .length = EP93XX_APB_SIZE,
  61. .type = MT_DEVICE,
  62. },
  63. };
  64. void __init ep93xx_map_io(void)
  65. {
  66. iotable_init(ep93xx_io_desc, ARRAY_SIZE(ep93xx_io_desc));
  67. }
  68. /*************************************************************************
  69. * Timer handling for EP93xx
  70. *************************************************************************
  71. * The ep93xx has four internal timers. Timers 1, 2 (both 16 bit) and
  72. * 3 (32 bit) count down at 508 kHz, are self-reloading, and can generate
  73. * an interrupt on underflow. Timer 4 (40 bit) counts down at 983.04 kHz,
  74. * is free-running, and can't generate interrupts.
  75. *
  76. * The 508 kHz timers are ideal for use for the timer interrupt, as the
  77. * most common values of HZ divide 508 kHz nicely. We pick one of the 16
  78. * bit timers (timer 1) since we don't need more than 16 bits of reload
  79. * value as long as HZ >= 8.
  80. *
  81. * The higher clock rate of timer 4 makes it a better choice than the
  82. * other timers for use in gettimeoffset(), while the fact that it can't
  83. * generate interrupts means we don't have to worry about not being able
  84. * to use this timer for something else. We also use timer 4 for keeping
  85. * track of lost jiffies.
  86. */
  87. static unsigned int last_jiffy_time;
  88. #define TIMER4_TICKS_PER_JIFFY ((CLOCK_TICK_RATE + (HZ/2)) / HZ)
  89. static int ep93xx_timer_interrupt(int irq, void *dev_id)
  90. {
  91. __raw_writel(1, EP93XX_TIMER1_CLEAR);
  92. while ((signed long)
  93. (__raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time)
  94. >= TIMER4_TICKS_PER_JIFFY) {
  95. last_jiffy_time += TIMER4_TICKS_PER_JIFFY;
  96. timer_tick();
  97. }
  98. return IRQ_HANDLED;
  99. }
  100. static struct irqaction ep93xx_timer_irq = {
  101. .name = "ep93xx timer",
  102. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  103. .handler = ep93xx_timer_interrupt,
  104. };
  105. static void __init ep93xx_timer_init(void)
  106. {
  107. /* Enable periodic HZ timer. */
  108. __raw_writel(0x48, EP93XX_TIMER1_CONTROL);
  109. __raw_writel((508469 / HZ) - 1, EP93XX_TIMER1_LOAD);
  110. __raw_writel(0xc8, EP93XX_TIMER1_CONTROL);
  111. /* Enable lost jiffy timer. */
  112. __raw_writel(0x100, EP93XX_TIMER4_VALUE_HIGH);
  113. setup_irq(IRQ_EP93XX_TIMER1, &ep93xx_timer_irq);
  114. }
  115. static unsigned long ep93xx_gettimeoffset(void)
  116. {
  117. int offset;
  118. offset = __raw_readl(EP93XX_TIMER4_VALUE_LOW) - last_jiffy_time;
  119. /* Calculate (1000000 / 983040) * offset. */
  120. return offset + (53 * offset / 3072);
  121. }
  122. struct sys_timer ep93xx_timer = {
  123. .init = ep93xx_timer_init,
  124. .offset = ep93xx_gettimeoffset,
  125. };
  126. /*************************************************************************
  127. * GPIO handling for EP93xx
  128. *************************************************************************/
  129. static unsigned char gpio_int_unmasked[3];
  130. static unsigned char gpio_int_enabled[3];
  131. static unsigned char gpio_int_type1[3];
  132. static unsigned char gpio_int_type2[3];
  133. /* Port ordering is: A B F */
  134. static const u8 int_type1_register_offset[3] = { 0x90, 0xac, 0x4c };
  135. static const u8 int_type2_register_offset[3] = { 0x94, 0xb0, 0x50 };
  136. static const u8 eoi_register_offset[3] = { 0x98, 0xb4, 0x54 };
  137. static const u8 int_en_register_offset[3] = { 0x9c, 0xb8, 0x5c };
  138. static void update_gpio_int_params(unsigned port)
  139. {
  140. BUG_ON(port > 2);
  141. __raw_writeb(0, EP93XX_GPIO_REG(int_en_register_offset[port]));
  142. __raw_writeb(gpio_int_type2[port],
  143. EP93XX_GPIO_REG(int_type2_register_offset[port]));
  144. __raw_writeb(gpio_int_type1[port],
  145. EP93XX_GPIO_REG(int_type1_register_offset[port]));
  146. __raw_writeb(gpio_int_unmasked[port] & gpio_int_enabled[port],
  147. EP93XX_GPIO_REG(int_en_register_offset[port]));
  148. }
  149. /* Port ordering is: A B F D E C G H */
  150. static const u8 data_register_offset[8] = {
  151. 0x00, 0x04, 0x30, 0x0c, 0x20, 0x08, 0x38, 0x40,
  152. };
  153. static const u8 data_direction_register_offset[8] = {
  154. 0x10, 0x14, 0x34, 0x1c, 0x24, 0x18, 0x3c, 0x44,
  155. };
  156. #define GPIO_IN 0
  157. #define GPIO_OUT 1
  158. static void ep93xx_gpio_set_direction(unsigned line, int direction)
  159. {
  160. unsigned int data_direction_register;
  161. unsigned long flags;
  162. unsigned char v;
  163. data_direction_register =
  164. EP93XX_GPIO_REG(data_direction_register_offset[line >> 3]);
  165. local_irq_save(flags);
  166. if (direction == GPIO_OUT) {
  167. if (line >= 0 && line <= EP93XX_GPIO_LINE_MAX_IRQ) {
  168. /* Port A/B/F */
  169. gpio_int_unmasked[line >> 3] &= ~(1 << (line & 7));
  170. update_gpio_int_params(line >> 3);
  171. }
  172. v = __raw_readb(data_direction_register);
  173. v |= 1 << (line & 7);
  174. __raw_writeb(v, data_direction_register);
  175. } else if (direction == GPIO_IN) {
  176. v = __raw_readb(data_direction_register);
  177. v &= ~(1 << (line & 7));
  178. __raw_writeb(v, data_direction_register);
  179. }
  180. local_irq_restore(flags);
  181. }
  182. int gpio_direction_input(unsigned gpio)
  183. {
  184. if (gpio > EP93XX_GPIO_LINE_MAX)
  185. return -EINVAL;
  186. ep93xx_gpio_set_direction(gpio, GPIO_IN);
  187. return 0;
  188. }
  189. EXPORT_SYMBOL(gpio_direction_input);
  190. int gpio_direction_output(unsigned gpio, int value)
  191. {
  192. if (gpio > EP93XX_GPIO_LINE_MAX)
  193. return -EINVAL;
  194. gpio_set_value(gpio, value);
  195. ep93xx_gpio_set_direction(gpio, GPIO_OUT);
  196. return 0;
  197. }
  198. EXPORT_SYMBOL(gpio_direction_output);
  199. int gpio_get_value(unsigned gpio)
  200. {
  201. unsigned int data_register;
  202. data_register = EP93XX_GPIO_REG(data_register_offset[gpio >> 3]);
  203. return !!(__raw_readb(data_register) & (1 << (gpio & 7)));
  204. }
  205. EXPORT_SYMBOL(gpio_get_value);
  206. void gpio_set_value(unsigned gpio, int value)
  207. {
  208. unsigned int data_register;
  209. unsigned long flags;
  210. unsigned char v;
  211. data_register = EP93XX_GPIO_REG(data_register_offset[gpio >> 3]);
  212. local_irq_save(flags);
  213. v = __raw_readb(data_register);
  214. if (value)
  215. v |= 1 << (gpio & 7);
  216. else
  217. v &= ~(1 << (gpio & 7));
  218. __raw_writeb(v, data_register);
  219. local_irq_restore(flags);
  220. }
  221. EXPORT_SYMBOL(gpio_set_value);
  222. /*************************************************************************
  223. * EP93xx IRQ handling
  224. *************************************************************************/
  225. static void ep93xx_gpio_ab_irq_handler(unsigned int irq, struct irq_desc *desc)
  226. {
  227. unsigned char status;
  228. int i;
  229. status = __raw_readb(EP93XX_GPIO_A_INT_STATUS);
  230. for (i = 0; i < 8; i++) {
  231. if (status & (1 << i)) {
  232. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_A(0)) + i;
  233. desc = irq_desc + gpio_irq;
  234. desc_handle_irq(gpio_irq, desc);
  235. }
  236. }
  237. status = __raw_readb(EP93XX_GPIO_B_INT_STATUS);
  238. for (i = 0; i < 8; i++) {
  239. if (status & (1 << i)) {
  240. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_B(0)) + i;
  241. desc = irq_desc + gpio_irq;
  242. desc_handle_irq(gpio_irq, desc);
  243. }
  244. }
  245. }
  246. static void ep93xx_gpio_f_irq_handler(unsigned int irq, struct irq_desc *desc)
  247. {
  248. /*
  249. * map discontiguous hw irq range to continous sw irq range:
  250. *
  251. * IRQ_EP93XX_GPIO{0..7}MUX -> gpio_to_irq(EP93XX_GPIO_LINE_F({0..7})
  252. */
  253. int port_f_idx = ((irq + 1) & 7) ^ 4; /* {19..22,47..50} -> {0..7} */
  254. int gpio_irq = gpio_to_irq(EP93XX_GPIO_LINE_F(0)) + port_f_idx;
  255. desc_handle_irq(gpio_irq, irq_desc + gpio_irq);
  256. }
  257. static void ep93xx_gpio_irq_ack(unsigned int irq)
  258. {
  259. int line = irq_to_gpio(irq);
  260. int port = line >> 3;
  261. int port_mask = 1 << (line & 7);
  262. if ((irq_desc[irq].status & IRQ_TYPE_SENSE_MASK) == IRQT_BOTHEDGE) {
  263. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  264. update_gpio_int_params(port);
  265. }
  266. __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  267. }
  268. static void ep93xx_gpio_irq_mask_ack(unsigned int irq)
  269. {
  270. int line = irq_to_gpio(irq);
  271. int port = line >> 3;
  272. int port_mask = 1 << (line & 7);
  273. if ((irq_desc[irq].status & IRQ_TYPE_SENSE_MASK) == IRQT_BOTHEDGE)
  274. gpio_int_type2[port] ^= port_mask; /* switch edge direction */
  275. gpio_int_unmasked[port] &= ~port_mask;
  276. update_gpio_int_params(port);
  277. __raw_writeb(port_mask, EP93XX_GPIO_REG(eoi_register_offset[port]));
  278. }
  279. static void ep93xx_gpio_irq_mask(unsigned int irq)
  280. {
  281. int line = irq_to_gpio(irq);
  282. int port = line >> 3;
  283. gpio_int_unmasked[port] &= ~(1 << (line & 7));
  284. update_gpio_int_params(port);
  285. }
  286. static void ep93xx_gpio_irq_unmask(unsigned int irq)
  287. {
  288. int line = irq_to_gpio(irq);
  289. int port = line >> 3;
  290. gpio_int_unmasked[port] |= 1 << (line & 7);
  291. update_gpio_int_params(port);
  292. }
  293. /*
  294. * gpio_int_type1 controls whether the interrupt is level (0) or
  295. * edge (1) triggered, while gpio_int_type2 controls whether it
  296. * triggers on low/falling (0) or high/rising (1).
  297. */
  298. static int ep93xx_gpio_irq_type(unsigned int irq, unsigned int type)
  299. {
  300. struct irq_desc *desc = irq_desc + irq;
  301. const int gpio = irq_to_gpio(irq);
  302. const int port = gpio >> 3;
  303. const int port_mask = 1 << (gpio & 7);
  304. ep93xx_gpio_set_direction(gpio, GPIO_IN);
  305. switch (type) {
  306. case IRQT_RISING:
  307. gpio_int_type1[port] |= port_mask;
  308. gpio_int_type2[port] |= port_mask;
  309. desc->handle_irq = handle_edge_irq;
  310. break;
  311. case IRQT_FALLING:
  312. gpio_int_type1[port] |= port_mask;
  313. gpio_int_type2[port] &= ~port_mask;
  314. desc->handle_irq = handle_edge_irq;
  315. break;
  316. case IRQT_HIGH:
  317. gpio_int_type1[port] &= ~port_mask;
  318. gpio_int_type2[port] |= port_mask;
  319. desc->handle_irq = handle_level_irq;
  320. break;
  321. case IRQT_LOW:
  322. gpio_int_type1[port] &= ~port_mask;
  323. gpio_int_type2[port] &= ~port_mask;
  324. desc->handle_irq = handle_level_irq;
  325. break;
  326. case IRQT_BOTHEDGE:
  327. gpio_int_type1[port] |= port_mask;
  328. /* set initial polarity based on current input level */
  329. if (gpio_get_value(gpio))
  330. gpio_int_type2[port] &= ~port_mask; /* falling */
  331. else
  332. gpio_int_type2[port] |= port_mask; /* rising */
  333. desc->handle_irq = handle_edge_irq;
  334. break;
  335. default:
  336. pr_err("ep93xx: failed to set irq type %d for gpio %d\n",
  337. type, gpio);
  338. return -EINVAL;
  339. }
  340. gpio_int_enabled[port] |= port_mask;
  341. desc->status &= ~IRQ_TYPE_SENSE_MASK;
  342. desc->status |= type & IRQ_TYPE_SENSE_MASK;
  343. update_gpio_int_params(port);
  344. return 0;
  345. }
  346. static struct irq_chip ep93xx_gpio_irq_chip = {
  347. .name = "GPIO",
  348. .ack = ep93xx_gpio_irq_ack,
  349. .mask_ack = ep93xx_gpio_irq_mask_ack,
  350. .mask = ep93xx_gpio_irq_mask,
  351. .unmask = ep93xx_gpio_irq_unmask,
  352. .set_type = ep93xx_gpio_irq_type,
  353. };
  354. void __init ep93xx_init_irq(void)
  355. {
  356. int gpio_irq;
  357. vic_init((void *)EP93XX_VIC1_BASE, 0, EP93XX_VIC1_VALID_IRQ_MASK);
  358. vic_init((void *)EP93XX_VIC2_BASE, 32, EP93XX_VIC2_VALID_IRQ_MASK);
  359. for (gpio_irq = gpio_to_irq(0);
  360. gpio_irq <= gpio_to_irq(EP93XX_GPIO_LINE_MAX_IRQ); ++gpio_irq) {
  361. set_irq_chip(gpio_irq, &ep93xx_gpio_irq_chip);
  362. set_irq_handler(gpio_irq, handle_level_irq);
  363. set_irq_flags(gpio_irq, IRQF_VALID);
  364. }
  365. set_irq_chained_handler(IRQ_EP93XX_GPIO_AB, ep93xx_gpio_ab_irq_handler);
  366. set_irq_chained_handler(IRQ_EP93XX_GPIO0MUX, ep93xx_gpio_f_irq_handler);
  367. set_irq_chained_handler(IRQ_EP93XX_GPIO1MUX, ep93xx_gpio_f_irq_handler);
  368. set_irq_chained_handler(IRQ_EP93XX_GPIO2MUX, ep93xx_gpio_f_irq_handler);
  369. set_irq_chained_handler(IRQ_EP93XX_GPIO3MUX, ep93xx_gpio_f_irq_handler);
  370. set_irq_chained_handler(IRQ_EP93XX_GPIO4MUX, ep93xx_gpio_f_irq_handler);
  371. set_irq_chained_handler(IRQ_EP93XX_GPIO5MUX, ep93xx_gpio_f_irq_handler);
  372. set_irq_chained_handler(IRQ_EP93XX_GPIO6MUX, ep93xx_gpio_f_irq_handler);
  373. set_irq_chained_handler(IRQ_EP93XX_GPIO7MUX, ep93xx_gpio_f_irq_handler);
  374. }
  375. /*************************************************************************
  376. * EP93xx peripheral handling
  377. *************************************************************************/
  378. #define EP93XX_UART_MCR_OFFSET (0x0100)
  379. static void ep93xx_uart_set_mctrl(struct amba_device *dev,
  380. void __iomem *base, unsigned int mctrl)
  381. {
  382. unsigned int mcr;
  383. mcr = 0;
  384. if (!(mctrl & TIOCM_RTS))
  385. mcr |= 2;
  386. if (!(mctrl & TIOCM_DTR))
  387. mcr |= 1;
  388. __raw_writel(mcr, base + EP93XX_UART_MCR_OFFSET);
  389. }
  390. static struct amba_pl010_data ep93xx_uart_data = {
  391. .set_mctrl = ep93xx_uart_set_mctrl,
  392. };
  393. static struct amba_device uart1_device = {
  394. .dev = {
  395. .bus_id = "apb:uart1",
  396. .platform_data = &ep93xx_uart_data,
  397. },
  398. .res = {
  399. .start = EP93XX_UART1_PHYS_BASE,
  400. .end = EP93XX_UART1_PHYS_BASE + 0x0fff,
  401. .flags = IORESOURCE_MEM,
  402. },
  403. .irq = { IRQ_EP93XX_UART1, NO_IRQ },
  404. .periphid = 0x00041010,
  405. };
  406. static struct amba_device uart2_device = {
  407. .dev = {
  408. .bus_id = "apb:uart2",
  409. .platform_data = &ep93xx_uart_data,
  410. },
  411. .res = {
  412. .start = EP93XX_UART2_PHYS_BASE,
  413. .end = EP93XX_UART2_PHYS_BASE + 0x0fff,
  414. .flags = IORESOURCE_MEM,
  415. },
  416. .irq = { IRQ_EP93XX_UART2, NO_IRQ },
  417. .periphid = 0x00041010,
  418. };
  419. static struct amba_device uart3_device = {
  420. .dev = {
  421. .bus_id = "apb:uart3",
  422. .platform_data = &ep93xx_uart_data,
  423. },
  424. .res = {
  425. .start = EP93XX_UART3_PHYS_BASE,
  426. .end = EP93XX_UART3_PHYS_BASE + 0x0fff,
  427. .flags = IORESOURCE_MEM,
  428. },
  429. .irq = { IRQ_EP93XX_UART3, NO_IRQ },
  430. .periphid = 0x00041010,
  431. };
  432. static struct platform_device ep93xx_rtc_device = {
  433. .name = "ep93xx-rtc",
  434. .id = -1,
  435. .num_resources = 0,
  436. };
  437. static struct resource ep93xx_ohci_resources[] = {
  438. [0] = {
  439. .start = EP93XX_USB_PHYS_BASE,
  440. .end = EP93XX_USB_PHYS_BASE + 0x0fff,
  441. .flags = IORESOURCE_MEM,
  442. },
  443. [1] = {
  444. .start = IRQ_EP93XX_USB,
  445. .end = IRQ_EP93XX_USB,
  446. .flags = IORESOURCE_IRQ,
  447. },
  448. };
  449. static struct platform_device ep93xx_ohci_device = {
  450. .name = "ep93xx-ohci",
  451. .id = -1,
  452. .dev = {
  453. .dma_mask = (void *)0xffffffff,
  454. .coherent_dma_mask = 0xffffffff,
  455. },
  456. .num_resources = ARRAY_SIZE(ep93xx_ohci_resources),
  457. .resource = ep93xx_ohci_resources,
  458. };
  459. void __init ep93xx_init_devices(void)
  460. {
  461. unsigned int v;
  462. /*
  463. * Disallow access to MaverickCrunch initially.
  464. */
  465. v = __raw_readl(EP93XX_SYSCON_DEVICE_CONFIG);
  466. v &= ~EP93XX_SYSCON_DEVICE_CONFIG_CRUNCH_ENABLE;
  467. __raw_writel(0xaa, EP93XX_SYSCON_SWLOCK);
  468. __raw_writel(v, EP93XX_SYSCON_DEVICE_CONFIG);
  469. amba_device_register(&uart1_device, &iomem_resource);
  470. amba_device_register(&uart2_device, &iomem_resource);
  471. amba_device_register(&uart3_device, &iomem_resource);
  472. platform_device_register(&ep93xx_rtc_device);
  473. platform_device_register(&ep93xx_ohci_device);
  474. }