system.h 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. #ifndef __ASM_ARM_SYSTEM_H
  2. #define __ASM_ARM_SYSTEM_H
  3. #ifdef __KERNEL__
  4. #include <asm/memory.h>
  5. #define CPU_ARCH_UNKNOWN 0
  6. #define CPU_ARCH_ARMv3 1
  7. #define CPU_ARCH_ARMv4 2
  8. #define CPU_ARCH_ARMv4T 3
  9. #define CPU_ARCH_ARMv5 4
  10. #define CPU_ARCH_ARMv5T 5
  11. #define CPU_ARCH_ARMv5TE 6
  12. #define CPU_ARCH_ARMv5TEJ 7
  13. #define CPU_ARCH_ARMv6 8
  14. #define CPU_ARCH_ARMv7 9
  15. /*
  16. * CR1 bits (CP#15 CR1)
  17. */
  18. #define CR_M (1 << 0) /* MMU enable */
  19. #define CR_A (1 << 1) /* Alignment abort enable */
  20. #define CR_C (1 << 2) /* Dcache enable */
  21. #define CR_W (1 << 3) /* Write buffer enable */
  22. #define CR_P (1 << 4) /* 32-bit exception handler */
  23. #define CR_D (1 << 5) /* 32-bit data address range */
  24. #define CR_L (1 << 6) /* Implementation defined */
  25. #define CR_B (1 << 7) /* Big endian */
  26. #define CR_S (1 << 8) /* System MMU protection */
  27. #define CR_R (1 << 9) /* ROM MMU protection */
  28. #define CR_F (1 << 10) /* Implementation defined */
  29. #define CR_Z (1 << 11) /* Implementation defined */
  30. #define CR_I (1 << 12) /* Icache enable */
  31. #define CR_V (1 << 13) /* Vectors relocated to 0xffff0000 */
  32. #define CR_RR (1 << 14) /* Round Robin cache replacement */
  33. #define CR_L4 (1 << 15) /* LDR pc can set T bit */
  34. #define CR_DT (1 << 16)
  35. #define CR_IT (1 << 18)
  36. #define CR_ST (1 << 19)
  37. #define CR_FI (1 << 21) /* Fast interrupt (lower latency mode) */
  38. #define CR_U (1 << 22) /* Unaligned access operation */
  39. #define CR_XP (1 << 23) /* Extended page tables */
  40. #define CR_VE (1 << 24) /* Vectored interrupts */
  41. #define CPUID_ID 0
  42. #define CPUID_CACHETYPE 1
  43. #define CPUID_TCM 2
  44. #define CPUID_TLBTYPE 3
  45. #ifdef CONFIG_CPU_CP15
  46. #define read_cpuid(reg) \
  47. ({ \
  48. unsigned int __val; \
  49. asm("mrc p15, 0, %0, c0, c0, " __stringify(reg) \
  50. : "=r" (__val) \
  51. : \
  52. : "cc"); \
  53. __val; \
  54. })
  55. #else
  56. #define read_cpuid(reg) (processor_id)
  57. #endif
  58. /*
  59. * This is used to ensure the compiler did actually allocate the register we
  60. * asked it for some inline assembly sequences. Apparently we can't trust
  61. * the compiler from one version to another so a bit of paranoia won't hurt.
  62. * This string is meant to be concatenated with the inline asm string and
  63. * will cause compilation to stop on mismatch.
  64. * (for details, see gcc PR 15089)
  65. */
  66. #define __asmeq(x, y) ".ifnc " x "," y " ; .err ; .endif\n\t"
  67. #ifndef __ASSEMBLY__
  68. #include <linux/linkage.h>
  69. #include <linux/irqflags.h>
  70. #define __exception __attribute__((section(".exception.text")))
  71. struct thread_info;
  72. struct task_struct;
  73. /* information about the system we're running on */
  74. extern unsigned int system_rev;
  75. extern unsigned int system_serial_low;
  76. extern unsigned int system_serial_high;
  77. extern unsigned int mem_fclk_21285;
  78. struct pt_regs;
  79. void die(const char *msg, struct pt_regs *regs, int err)
  80. __attribute__((noreturn));
  81. struct siginfo;
  82. void notify_die(const char *str, struct pt_regs *regs, struct siginfo *info,
  83. unsigned long err, unsigned long trap);
  84. void hook_fault_code(int nr, int (*fn)(unsigned long, unsigned int,
  85. struct pt_regs *),
  86. int sig, const char *name);
  87. #define xchg(ptr,x) \
  88. ((__typeof__(*(ptr)))__xchg((unsigned long)(x),(ptr),sizeof(*(ptr))))
  89. #define tas(ptr) (xchg((ptr),1))
  90. extern asmlinkage void __backtrace(void);
  91. extern asmlinkage void c_backtrace(unsigned long fp, int pmode);
  92. struct mm_struct;
  93. extern void show_pte(struct mm_struct *mm, unsigned long addr);
  94. extern void __show_regs(struct pt_regs *);
  95. extern int cpu_architecture(void);
  96. extern void cpu_init(void);
  97. void arm_machine_restart(char mode);
  98. extern void (*arm_pm_restart)(char str);
  99. /*
  100. * Intel's XScale3 core supports some v6 features (supersections, L2)
  101. * but advertises itself as v5 as it does not support the v6 ISA. For
  102. * this reason, we need a way to explicitly test for this type of CPU.
  103. */
  104. #ifndef CONFIG_CPU_XSC3
  105. #define cpu_is_xsc3() 0
  106. #else
  107. static inline int cpu_is_xsc3(void)
  108. {
  109. extern unsigned int processor_id;
  110. if ((processor_id & 0xffffe000) == 0x69056000)
  111. return 1;
  112. return 0;
  113. }
  114. #endif
  115. #if !defined(CONFIG_CPU_XSCALE) && !defined(CONFIG_CPU_XSC3)
  116. #define cpu_is_xscale() 0
  117. #else
  118. #define cpu_is_xscale() 1
  119. #endif
  120. #define UDBG_UNDEFINED (1 << 0)
  121. #define UDBG_SYSCALL (1 << 1)
  122. #define UDBG_BADABORT (1 << 2)
  123. #define UDBG_SEGV (1 << 3)
  124. #define UDBG_BUS (1 << 4)
  125. extern unsigned int user_debug;
  126. #if __LINUX_ARM_ARCH__ >= 4
  127. #define vectors_high() (cr_alignment & CR_V)
  128. #else
  129. #define vectors_high() (0)
  130. #endif
  131. #if __LINUX_ARM_ARCH__ >= 7
  132. #define isb() __asm__ __volatile__ ("isb" : : : "memory")
  133. #define dsb() __asm__ __volatile__ ("dsb" : : : "memory")
  134. #define dmb() __asm__ __volatile__ ("dmb" : : : "memory")
  135. #elif defined(CONFIG_CPU_XSC3) || __LINUX_ARM_ARCH__ == 6
  136. #define isb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c5, 4" \
  137. : : "r" (0) : "memory")
  138. #define dsb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
  139. : : "r" (0) : "memory")
  140. #define dmb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 5" \
  141. : : "r" (0) : "memory")
  142. #else
  143. #define isb() __asm__ __volatile__ ("" : : : "memory")
  144. #define dsb() __asm__ __volatile__ ("mcr p15, 0, %0, c7, c10, 4" \
  145. : : "r" (0) : "memory")
  146. #define dmb() __asm__ __volatile__ ("" : : : "memory")
  147. #endif
  148. #ifndef CONFIG_SMP
  149. #define mb() do { if (arch_is_coherent()) dmb(); else barrier(); } while (0)
  150. #define rmb() do { if (arch_is_coherent()) dmb(); else barrier(); } while (0)
  151. #define wmb() do { if (arch_is_coherent()) dmb(); else barrier(); } while (0)
  152. #define smp_mb() barrier()
  153. #define smp_rmb() barrier()
  154. #define smp_wmb() barrier()
  155. #else
  156. #define mb() dmb()
  157. #define rmb() dmb()
  158. #define wmb() dmb()
  159. #define smp_mb() dmb()
  160. #define smp_rmb() dmb()
  161. #define smp_wmb() dmb()
  162. #endif
  163. #define read_barrier_depends() do { } while(0)
  164. #define smp_read_barrier_depends() do { } while(0)
  165. #define set_mb(var, value) do { var = value; smp_mb(); } while (0)
  166. #define nop() __asm__ __volatile__("mov\tr0,r0\t@ nop\n\t");
  167. extern unsigned long cr_no_alignment; /* defined in entry-armv.S */
  168. extern unsigned long cr_alignment; /* defined in entry-armv.S */
  169. static inline unsigned int get_cr(void)
  170. {
  171. unsigned int val;
  172. asm("mrc p15, 0, %0, c1, c0, 0 @ get CR" : "=r" (val) : : "cc");
  173. return val;
  174. }
  175. static inline void set_cr(unsigned int val)
  176. {
  177. asm volatile("mcr p15, 0, %0, c1, c0, 0 @ set CR"
  178. : : "r" (val) : "cc");
  179. isb();
  180. }
  181. #ifndef CONFIG_SMP
  182. extern void adjust_cr(unsigned long mask, unsigned long set);
  183. #endif
  184. #define CPACC_FULL(n) (3 << (n * 2))
  185. #define CPACC_SVC(n) (1 << (n * 2))
  186. #define CPACC_DISABLE(n) (0 << (n * 2))
  187. static inline unsigned int get_copro_access(void)
  188. {
  189. unsigned int val;
  190. asm("mrc p15, 0, %0, c1, c0, 2 @ get copro access"
  191. : "=r" (val) : : "cc");
  192. return val;
  193. }
  194. static inline void set_copro_access(unsigned int val)
  195. {
  196. asm volatile("mcr p15, 0, %0, c1, c0, 2 @ set copro access"
  197. : : "r" (val) : "cc");
  198. isb();
  199. }
  200. /*
  201. * switch_mm() may do a full cache flush over the context switch,
  202. * so enable interrupts over the context switch to avoid high
  203. * latency.
  204. */
  205. #define __ARCH_WANT_INTERRUPTS_ON_CTXSW
  206. /*
  207. * switch_to(prev, next) should switch from task `prev' to `next'
  208. * `prev' will never be the same as `next'. schedule() itself
  209. * contains the memory barrier to tell GCC not to cache `current'.
  210. */
  211. extern struct task_struct *__switch_to(struct task_struct *, struct thread_info *, struct thread_info *);
  212. #define switch_to(prev,next,last) \
  213. do { \
  214. last = __switch_to(prev,task_thread_info(prev), task_thread_info(next)); \
  215. } while (0)
  216. /*
  217. * On SMP systems, when the scheduler does migration-cost autodetection,
  218. * it needs a way to flush as much of the CPU's caches as possible.
  219. *
  220. * TODO: fill this in!
  221. */
  222. static inline void sched_cacheflush(void)
  223. {
  224. }
  225. #if defined(CONFIG_CPU_SA1100) || defined(CONFIG_CPU_SA110)
  226. /*
  227. * On the StrongARM, "swp" is terminally broken since it bypasses the
  228. * cache totally. This means that the cache becomes inconsistent, and,
  229. * since we use normal loads/stores as well, this is really bad.
  230. * Typically, this causes oopsen in filp_close, but could have other,
  231. * more disasterous effects. There are two work-arounds:
  232. * 1. Disable interrupts and emulate the atomic swap
  233. * 2. Clean the cache, perform atomic swap, flush the cache
  234. *
  235. * We choose (1) since its the "easiest" to achieve here and is not
  236. * dependent on the processor type.
  237. *
  238. * NOTE that this solution won't work on an SMP system, so explcitly
  239. * forbid it here.
  240. */
  241. #define swp_is_buggy
  242. #endif
  243. static inline unsigned long __xchg(unsigned long x, volatile void *ptr, int size)
  244. {
  245. extern void __bad_xchg(volatile void *, int);
  246. unsigned long ret;
  247. #ifdef swp_is_buggy
  248. unsigned long flags;
  249. #endif
  250. #if __LINUX_ARM_ARCH__ >= 6
  251. unsigned int tmp;
  252. #endif
  253. switch (size) {
  254. #if __LINUX_ARM_ARCH__ >= 6
  255. case 1:
  256. asm volatile("@ __xchg1\n"
  257. "1: ldrexb %0, [%3]\n"
  258. " strexb %1, %2, [%3]\n"
  259. " teq %1, #0\n"
  260. " bne 1b"
  261. : "=&r" (ret), "=&r" (tmp)
  262. : "r" (x), "r" (ptr)
  263. : "memory", "cc");
  264. break;
  265. case 4:
  266. asm volatile("@ __xchg4\n"
  267. "1: ldrex %0, [%3]\n"
  268. " strex %1, %2, [%3]\n"
  269. " teq %1, #0\n"
  270. " bne 1b"
  271. : "=&r" (ret), "=&r" (tmp)
  272. : "r" (x), "r" (ptr)
  273. : "memory", "cc");
  274. break;
  275. #elif defined(swp_is_buggy)
  276. #ifdef CONFIG_SMP
  277. #error SMP is not supported on this platform
  278. #endif
  279. case 1:
  280. raw_local_irq_save(flags);
  281. ret = *(volatile unsigned char *)ptr;
  282. *(volatile unsigned char *)ptr = x;
  283. raw_local_irq_restore(flags);
  284. break;
  285. case 4:
  286. raw_local_irq_save(flags);
  287. ret = *(volatile unsigned long *)ptr;
  288. *(volatile unsigned long *)ptr = x;
  289. raw_local_irq_restore(flags);
  290. break;
  291. #else
  292. case 1:
  293. asm volatile("@ __xchg1\n"
  294. " swpb %0, %1, [%2]"
  295. : "=&r" (ret)
  296. : "r" (x), "r" (ptr)
  297. : "memory", "cc");
  298. break;
  299. case 4:
  300. asm volatile("@ __xchg4\n"
  301. " swp %0, %1, [%2]"
  302. : "=&r" (ret)
  303. : "r" (x), "r" (ptr)
  304. : "memory", "cc");
  305. break;
  306. #endif
  307. default:
  308. __bad_xchg(ptr, size), ret = 0;
  309. break;
  310. }
  311. return ret;
  312. }
  313. extern void disable_hlt(void);
  314. extern void enable_hlt(void);
  315. #endif /* __ASSEMBLY__ */
  316. #define arch_align_stack(x) (x)
  317. #endif /* __KERNEL__ */
  318. #endif