emulate.c 97 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstMask (7<<1)
  47. /* Source operand type. */
  48. #define SrcNone (0<<4) /* No source operand. */
  49. #define SrcReg (1<<4) /* Register operand. */
  50. #define SrcMem (2<<4) /* Memory operand. */
  51. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  52. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  53. #define SrcImm (5<<4) /* Immediate operand. */
  54. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  55. #define SrcOne (7<<4) /* Implied '1' */
  56. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  57. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  58. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  59. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  60. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  61. #define SrcAcc (0xd<<4) /* Source Accumulator */
  62. #define SrcImmU16 (0xe<<4) /* Immediate operand, unsigned, 16 bits */
  63. #define SrcMask (0xf<<4)
  64. /* Generic ModRM decode. */
  65. #define ModRM (1<<8)
  66. /* Destination is only written; never read. */
  67. #define Mov (1<<9)
  68. #define BitOp (1<<10)
  69. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  70. #define String (1<<12) /* String instruction (rep capable) */
  71. #define Stack (1<<13) /* Stack instruction (push/pop) */
  72. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  73. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  74. /* Misc flags */
  75. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  76. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  77. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  78. #define Undefined (1<<25) /* No Such Instruction */
  79. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  80. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  81. #define No64 (1<<28)
  82. /* Source 2 operand type */
  83. #define Src2None (0<<29)
  84. #define Src2CL (1<<29)
  85. #define Src2ImmByte (2<<29)
  86. #define Src2One (3<<29)
  87. #define Src2Imm (4<<29)
  88. #define Src2Mask (7<<29)
  89. #define X2(x...) x, x
  90. #define X3(x...) X2(x), x
  91. #define X4(x...) X2(x), X2(x)
  92. #define X5(x...) X4(x), x
  93. #define X6(x...) X4(x), X2(x)
  94. #define X7(x...) X4(x), X3(x)
  95. #define X8(x...) X4(x), X4(x)
  96. #define X16(x...) X8(x), X8(x)
  97. struct opcode {
  98. u32 flags;
  99. union {
  100. int (*execute)(struct x86_emulate_ctxt *ctxt);
  101. struct opcode *group;
  102. struct group_dual *gdual;
  103. } u;
  104. };
  105. struct group_dual {
  106. struct opcode mod012[8];
  107. struct opcode mod3[8];
  108. };
  109. /* EFLAGS bit definitions. */
  110. #define EFLG_ID (1<<21)
  111. #define EFLG_VIP (1<<20)
  112. #define EFLG_VIF (1<<19)
  113. #define EFLG_AC (1<<18)
  114. #define EFLG_VM (1<<17)
  115. #define EFLG_RF (1<<16)
  116. #define EFLG_IOPL (3<<12)
  117. #define EFLG_NT (1<<14)
  118. #define EFLG_OF (1<<11)
  119. #define EFLG_DF (1<<10)
  120. #define EFLG_IF (1<<9)
  121. #define EFLG_TF (1<<8)
  122. #define EFLG_SF (1<<7)
  123. #define EFLG_ZF (1<<6)
  124. #define EFLG_AF (1<<4)
  125. #define EFLG_PF (1<<2)
  126. #define EFLG_CF (1<<0)
  127. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  128. #define EFLG_RESERVED_ONE_MASK 2
  129. /*
  130. * Instruction emulation:
  131. * Most instructions are emulated directly via a fragment of inline assembly
  132. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  133. * any modified flags.
  134. */
  135. #if defined(CONFIG_X86_64)
  136. #define _LO32 "k" /* force 32-bit operand */
  137. #define _STK "%%rsp" /* stack pointer */
  138. #elif defined(__i386__)
  139. #define _LO32 "" /* force 32-bit operand */
  140. #define _STK "%%esp" /* stack pointer */
  141. #endif
  142. /*
  143. * These EFLAGS bits are restored from saved value during emulation, and
  144. * any changes are written back to the saved value after emulation.
  145. */
  146. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  147. /* Before executing instruction: restore necessary bits in EFLAGS. */
  148. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  149. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  150. "movl %"_sav",%"_LO32 _tmp"; " \
  151. "push %"_tmp"; " \
  152. "push %"_tmp"; " \
  153. "movl %"_msk",%"_LO32 _tmp"; " \
  154. "andl %"_LO32 _tmp",("_STK"); " \
  155. "pushf; " \
  156. "notl %"_LO32 _tmp"; " \
  157. "andl %"_LO32 _tmp",("_STK"); " \
  158. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  159. "pop %"_tmp"; " \
  160. "orl %"_LO32 _tmp",("_STK"); " \
  161. "popf; " \
  162. "pop %"_sav"; "
  163. /* After executing instruction: write-back necessary bits in EFLAGS. */
  164. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  165. /* _sav |= EFLAGS & _msk; */ \
  166. "pushf; " \
  167. "pop %"_tmp"; " \
  168. "andl %"_msk",%"_LO32 _tmp"; " \
  169. "orl %"_LO32 _tmp",%"_sav"; "
  170. #ifdef CONFIG_X86_64
  171. #define ON64(x) x
  172. #else
  173. #define ON64(x)
  174. #endif
  175. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix, _dsttype) \
  176. do { \
  177. __asm__ __volatile__ ( \
  178. _PRE_EFLAGS("0", "4", "2") \
  179. _op _suffix " %"_x"3,%1; " \
  180. _POST_EFLAGS("0", "4", "2") \
  181. : "=m" (_eflags), "+q" (*(_dsttype*)&(_dst).val),\
  182. "=&r" (_tmp) \
  183. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  184. } while (0)
  185. /* Raw emulation: instruction has two explicit operands. */
  186. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  187. do { \
  188. unsigned long _tmp; \
  189. \
  190. switch ((_dst).bytes) { \
  191. case 2: \
  192. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w",u16);\
  193. break; \
  194. case 4: \
  195. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l",u32);\
  196. break; \
  197. case 8: \
  198. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q",u64)); \
  199. break; \
  200. } \
  201. } while (0)
  202. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  203. do { \
  204. unsigned long _tmp; \
  205. switch ((_dst).bytes) { \
  206. case 1: \
  207. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b",u8); \
  208. break; \
  209. default: \
  210. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  211. _wx, _wy, _lx, _ly, _qx, _qy); \
  212. break; \
  213. } \
  214. } while (0)
  215. /* Source operand is byte-sized and may be restricted to just %cl. */
  216. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  217. __emulate_2op(_op, _src, _dst, _eflags, \
  218. "b", "c", "b", "c", "b", "c", "b", "c")
  219. /* Source operand is byte, word, long or quad sized. */
  220. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  221. __emulate_2op(_op, _src, _dst, _eflags, \
  222. "b", "q", "w", "r", _LO32, "r", "", "r")
  223. /* Source operand is word, long or quad sized. */
  224. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  225. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  226. "w", "r", _LO32, "r", "", "r")
  227. /* Instruction has three operands and one operand is stored in ECX register */
  228. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  229. do { \
  230. unsigned long _tmp; \
  231. _type _clv = (_cl).val; \
  232. _type _srcv = (_src).val; \
  233. _type _dstv = (_dst).val; \
  234. \
  235. __asm__ __volatile__ ( \
  236. _PRE_EFLAGS("0", "5", "2") \
  237. _op _suffix " %4,%1 \n" \
  238. _POST_EFLAGS("0", "5", "2") \
  239. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  240. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  241. ); \
  242. \
  243. (_cl).val = (unsigned long) _clv; \
  244. (_src).val = (unsigned long) _srcv; \
  245. (_dst).val = (unsigned long) _dstv; \
  246. } while (0)
  247. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  248. do { \
  249. switch ((_dst).bytes) { \
  250. case 2: \
  251. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  252. "w", unsigned short); \
  253. break; \
  254. case 4: \
  255. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  256. "l", unsigned int); \
  257. break; \
  258. case 8: \
  259. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  260. "q", unsigned long)); \
  261. break; \
  262. } \
  263. } while (0)
  264. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  265. do { \
  266. unsigned long _tmp; \
  267. \
  268. __asm__ __volatile__ ( \
  269. _PRE_EFLAGS("0", "3", "2") \
  270. _op _suffix " %1; " \
  271. _POST_EFLAGS("0", "3", "2") \
  272. : "=m" (_eflags), "+m" ((_dst).val), \
  273. "=&r" (_tmp) \
  274. : "i" (EFLAGS_MASK)); \
  275. } while (0)
  276. /* Instruction has only one explicit operand (no source operand). */
  277. #define emulate_1op(_op, _dst, _eflags) \
  278. do { \
  279. switch ((_dst).bytes) { \
  280. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  281. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  282. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  283. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  284. } \
  285. } while (0)
  286. #define __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, _suffix) \
  287. do { \
  288. unsigned long _tmp; \
  289. \
  290. __asm__ __volatile__ ( \
  291. _PRE_EFLAGS("0", "4", "1") \
  292. _op _suffix " %5; " \
  293. _POST_EFLAGS("0", "4", "1") \
  294. : "=m" (_eflags), "=&r" (_tmp), \
  295. "+a" (_rax), "+d" (_rdx) \
  296. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  297. "a" (_rax), "d" (_rdx)); \
  298. } while (0)
  299. #define __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _suffix, _ex) \
  300. do { \
  301. unsigned long _tmp; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "5", "1") \
  305. "1: \n\t" \
  306. _op _suffix " %6; " \
  307. "2: \n\t" \
  308. _POST_EFLAGS("0", "5", "1") \
  309. ".pushsection .fixup,\"ax\" \n\t" \
  310. "3: movb $1, %4 \n\t" \
  311. "jmp 2b \n\t" \
  312. ".popsection \n\t" \
  313. _ASM_EXTABLE(1b, 3b) \
  314. : "=m" (_eflags), "=&r" (_tmp), \
  315. "+a" (_rax), "+d" (_rdx), "+qm"(_ex) \
  316. : "i" (EFLAGS_MASK), "m" ((_src).val), \
  317. "a" (_rax), "d" (_rdx)); \
  318. } while (0)
  319. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  320. #define emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags) \
  321. do { \
  322. switch((_src).bytes) { \
  323. case 1: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "b"); break; \
  324. case 2: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "w"); break; \
  325. case 4: __emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "l"); break; \
  326. case 8: ON64(__emulate_1op_rax_rdx(_op, _src, _rax, _rdx, _eflags, "q")); break; \
  327. } \
  328. } while (0)
  329. #define emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, _eflags, _ex) \
  330. do { \
  331. switch((_src).bytes) { \
  332. case 1: \
  333. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  334. _eflags, "b", _ex); \
  335. break; \
  336. case 2: \
  337. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  338. _eflags, "w", _ex); \
  339. break; \
  340. case 4: \
  341. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  342. _eflags, "l", _ex); \
  343. break; \
  344. case 8: ON64( \
  345. __emulate_1op_rax_rdx_ex(_op, _src, _rax, _rdx, \
  346. _eflags, "q", _ex)); \
  347. break; \
  348. } \
  349. } while (0)
  350. /* Fetch next part of the instruction being emulated. */
  351. #define insn_fetch(_type, _size, _eip) \
  352. ({ unsigned long _x; \
  353. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  354. if (rc != X86EMUL_CONTINUE) \
  355. goto done; \
  356. (_eip) += (_size); \
  357. (_type)_x; \
  358. })
  359. #define insn_fetch_arr(_arr, _size, _eip) \
  360. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  361. if (rc != X86EMUL_CONTINUE) \
  362. goto done; \
  363. (_eip) += (_size); \
  364. })
  365. static inline unsigned long ad_mask(struct decode_cache *c)
  366. {
  367. return (1UL << (c->ad_bytes << 3)) - 1;
  368. }
  369. /* Access/update address held in a register, based on addressing mode. */
  370. static inline unsigned long
  371. address_mask(struct decode_cache *c, unsigned long reg)
  372. {
  373. if (c->ad_bytes == sizeof(unsigned long))
  374. return reg;
  375. else
  376. return reg & ad_mask(c);
  377. }
  378. static inline unsigned long
  379. register_address(struct decode_cache *c, unsigned long reg)
  380. {
  381. return address_mask(c, reg);
  382. }
  383. static inline void
  384. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  385. {
  386. if (c->ad_bytes == sizeof(unsigned long))
  387. *reg += inc;
  388. else
  389. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  390. }
  391. static inline void jmp_rel(struct decode_cache *c, int rel)
  392. {
  393. register_address_increment(c, &c->eip, rel);
  394. }
  395. static void set_seg_override(struct decode_cache *c, int seg)
  396. {
  397. c->has_seg_override = true;
  398. c->seg_override = seg;
  399. }
  400. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  401. struct x86_emulate_ops *ops, int seg)
  402. {
  403. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  404. return 0;
  405. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  406. }
  407. static unsigned seg_override(struct x86_emulate_ctxt *ctxt,
  408. struct x86_emulate_ops *ops,
  409. struct decode_cache *c)
  410. {
  411. if (!c->has_seg_override)
  412. return 0;
  413. return c->seg_override;
  414. }
  415. static ulong linear(struct x86_emulate_ctxt *ctxt,
  416. struct segmented_address addr)
  417. {
  418. struct decode_cache *c = &ctxt->decode;
  419. ulong la;
  420. la = seg_base(ctxt, ctxt->ops, addr.seg) + addr.ea;
  421. if (c->ad_bytes != 8)
  422. la &= (u32)-1;
  423. return la;
  424. }
  425. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  426. u32 error, bool valid)
  427. {
  428. ctxt->exception.vector = vec;
  429. ctxt->exception.error_code = error;
  430. ctxt->exception.error_code_valid = valid;
  431. return X86EMUL_PROPAGATE_FAULT;
  432. }
  433. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  434. {
  435. return emulate_exception(ctxt, GP_VECTOR, err, true);
  436. }
  437. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  438. {
  439. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  440. }
  441. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  442. {
  443. return emulate_exception(ctxt, TS_VECTOR, err, true);
  444. }
  445. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  446. {
  447. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  448. }
  449. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  450. struct x86_emulate_ops *ops,
  451. unsigned long eip, u8 *dest)
  452. {
  453. struct fetch_cache *fc = &ctxt->decode.fetch;
  454. int rc;
  455. int size, cur_size;
  456. if (eip == fc->end) {
  457. cur_size = fc->end - fc->start;
  458. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  459. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  460. size, ctxt->vcpu, &ctxt->exception);
  461. if (rc != X86EMUL_CONTINUE)
  462. return rc;
  463. fc->end += size;
  464. }
  465. *dest = fc->data[eip - fc->start];
  466. return X86EMUL_CONTINUE;
  467. }
  468. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  469. struct x86_emulate_ops *ops,
  470. unsigned long eip, void *dest, unsigned size)
  471. {
  472. int rc;
  473. /* x86 instructions are limited to 15 bytes. */
  474. if (eip + size - ctxt->eip > 15)
  475. return X86EMUL_UNHANDLEABLE;
  476. while (size--) {
  477. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  478. if (rc != X86EMUL_CONTINUE)
  479. return rc;
  480. }
  481. return X86EMUL_CONTINUE;
  482. }
  483. /*
  484. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  485. * pointer into the block that addresses the relevant register.
  486. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  487. */
  488. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  489. int highbyte_regs)
  490. {
  491. void *p;
  492. p = &regs[modrm_reg];
  493. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  494. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  495. return p;
  496. }
  497. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  498. struct x86_emulate_ops *ops,
  499. struct segmented_address addr,
  500. u16 *size, unsigned long *address, int op_bytes)
  501. {
  502. int rc;
  503. if (op_bytes == 2)
  504. op_bytes = 3;
  505. *address = 0;
  506. rc = ops->read_std(linear(ctxt, addr), (unsigned long *)size, 2,
  507. ctxt->vcpu, &ctxt->exception);
  508. if (rc != X86EMUL_CONTINUE)
  509. return rc;
  510. addr.ea += 2;
  511. rc = ops->read_std(linear(ctxt, addr), address, op_bytes,
  512. ctxt->vcpu, &ctxt->exception);
  513. return rc;
  514. }
  515. static int test_cc(unsigned int condition, unsigned int flags)
  516. {
  517. int rc = 0;
  518. switch ((condition & 15) >> 1) {
  519. case 0: /* o */
  520. rc |= (flags & EFLG_OF);
  521. break;
  522. case 1: /* b/c/nae */
  523. rc |= (flags & EFLG_CF);
  524. break;
  525. case 2: /* z/e */
  526. rc |= (flags & EFLG_ZF);
  527. break;
  528. case 3: /* be/na */
  529. rc |= (flags & (EFLG_CF|EFLG_ZF));
  530. break;
  531. case 4: /* s */
  532. rc |= (flags & EFLG_SF);
  533. break;
  534. case 5: /* p/pe */
  535. rc |= (flags & EFLG_PF);
  536. break;
  537. case 7: /* le/ng */
  538. rc |= (flags & EFLG_ZF);
  539. /* fall through */
  540. case 6: /* l/nge */
  541. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  542. break;
  543. }
  544. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  545. return (!!rc ^ (condition & 1));
  546. }
  547. static void fetch_register_operand(struct operand *op)
  548. {
  549. switch (op->bytes) {
  550. case 1:
  551. op->val = *(u8 *)op->addr.reg;
  552. break;
  553. case 2:
  554. op->val = *(u16 *)op->addr.reg;
  555. break;
  556. case 4:
  557. op->val = *(u32 *)op->addr.reg;
  558. break;
  559. case 8:
  560. op->val = *(u64 *)op->addr.reg;
  561. break;
  562. }
  563. }
  564. static void decode_register_operand(struct operand *op,
  565. struct decode_cache *c,
  566. int inhibit_bytereg)
  567. {
  568. unsigned reg = c->modrm_reg;
  569. int highbyte_regs = c->rex_prefix == 0;
  570. if (!(c->d & ModRM))
  571. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  572. op->type = OP_REG;
  573. if ((c->d & ByteOp) && !inhibit_bytereg) {
  574. op->addr.reg = decode_register(reg, c->regs, highbyte_regs);
  575. op->bytes = 1;
  576. } else {
  577. op->addr.reg = decode_register(reg, c->regs, 0);
  578. op->bytes = c->op_bytes;
  579. }
  580. fetch_register_operand(op);
  581. op->orig_val = op->val;
  582. }
  583. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  584. struct x86_emulate_ops *ops,
  585. struct operand *op)
  586. {
  587. struct decode_cache *c = &ctxt->decode;
  588. u8 sib;
  589. int index_reg = 0, base_reg = 0, scale;
  590. int rc = X86EMUL_CONTINUE;
  591. ulong modrm_ea = 0;
  592. if (c->rex_prefix) {
  593. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  594. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  595. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  596. }
  597. c->modrm = insn_fetch(u8, 1, c->eip);
  598. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  599. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  600. c->modrm_rm |= (c->modrm & 0x07);
  601. c->modrm_seg = VCPU_SREG_DS;
  602. if (c->modrm_mod == 3) {
  603. op->type = OP_REG;
  604. op->bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  605. op->addr.reg = decode_register(c->modrm_rm,
  606. c->regs, c->d & ByteOp);
  607. fetch_register_operand(op);
  608. return rc;
  609. }
  610. op->type = OP_MEM;
  611. if (c->ad_bytes == 2) {
  612. unsigned bx = c->regs[VCPU_REGS_RBX];
  613. unsigned bp = c->regs[VCPU_REGS_RBP];
  614. unsigned si = c->regs[VCPU_REGS_RSI];
  615. unsigned di = c->regs[VCPU_REGS_RDI];
  616. /* 16-bit ModR/M decode. */
  617. switch (c->modrm_mod) {
  618. case 0:
  619. if (c->modrm_rm == 6)
  620. modrm_ea += insn_fetch(u16, 2, c->eip);
  621. break;
  622. case 1:
  623. modrm_ea += insn_fetch(s8, 1, c->eip);
  624. break;
  625. case 2:
  626. modrm_ea += insn_fetch(u16, 2, c->eip);
  627. break;
  628. }
  629. switch (c->modrm_rm) {
  630. case 0:
  631. modrm_ea += bx + si;
  632. break;
  633. case 1:
  634. modrm_ea += bx + di;
  635. break;
  636. case 2:
  637. modrm_ea += bp + si;
  638. break;
  639. case 3:
  640. modrm_ea += bp + di;
  641. break;
  642. case 4:
  643. modrm_ea += si;
  644. break;
  645. case 5:
  646. modrm_ea += di;
  647. break;
  648. case 6:
  649. if (c->modrm_mod != 0)
  650. modrm_ea += bp;
  651. break;
  652. case 7:
  653. modrm_ea += bx;
  654. break;
  655. }
  656. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  657. (c->modrm_rm == 6 && c->modrm_mod != 0))
  658. c->modrm_seg = VCPU_SREG_SS;
  659. modrm_ea = (u16)modrm_ea;
  660. } else {
  661. /* 32/64-bit ModR/M decode. */
  662. if ((c->modrm_rm & 7) == 4) {
  663. sib = insn_fetch(u8, 1, c->eip);
  664. index_reg |= (sib >> 3) & 7;
  665. base_reg |= sib & 7;
  666. scale = sib >> 6;
  667. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  668. modrm_ea += insn_fetch(s32, 4, c->eip);
  669. else
  670. modrm_ea += c->regs[base_reg];
  671. if (index_reg != 4)
  672. modrm_ea += c->regs[index_reg] << scale;
  673. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  674. if (ctxt->mode == X86EMUL_MODE_PROT64)
  675. c->rip_relative = 1;
  676. } else
  677. modrm_ea += c->regs[c->modrm_rm];
  678. switch (c->modrm_mod) {
  679. case 0:
  680. if (c->modrm_rm == 5)
  681. modrm_ea += insn_fetch(s32, 4, c->eip);
  682. break;
  683. case 1:
  684. modrm_ea += insn_fetch(s8, 1, c->eip);
  685. break;
  686. case 2:
  687. modrm_ea += insn_fetch(s32, 4, c->eip);
  688. break;
  689. }
  690. }
  691. op->addr.mem.ea = modrm_ea;
  692. done:
  693. return rc;
  694. }
  695. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  696. struct x86_emulate_ops *ops,
  697. struct operand *op)
  698. {
  699. struct decode_cache *c = &ctxt->decode;
  700. int rc = X86EMUL_CONTINUE;
  701. op->type = OP_MEM;
  702. switch (c->ad_bytes) {
  703. case 2:
  704. op->addr.mem.ea = insn_fetch(u16, 2, c->eip);
  705. break;
  706. case 4:
  707. op->addr.mem.ea = insn_fetch(u32, 4, c->eip);
  708. break;
  709. case 8:
  710. op->addr.mem.ea = insn_fetch(u64, 8, c->eip);
  711. break;
  712. }
  713. done:
  714. return rc;
  715. }
  716. static void fetch_bit_operand(struct decode_cache *c)
  717. {
  718. long sv = 0, mask;
  719. if (c->dst.type == OP_MEM && c->src.type == OP_REG) {
  720. mask = ~(c->dst.bytes * 8 - 1);
  721. if (c->src.bytes == 2)
  722. sv = (s16)c->src.val & (s16)mask;
  723. else if (c->src.bytes == 4)
  724. sv = (s32)c->src.val & (s32)mask;
  725. c->dst.addr.mem.ea += (sv >> 3);
  726. }
  727. /* only subword offset */
  728. c->src.val &= (c->dst.bytes << 3) - 1;
  729. }
  730. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  731. struct x86_emulate_ops *ops,
  732. unsigned long addr, void *dest, unsigned size)
  733. {
  734. int rc;
  735. struct read_cache *mc = &ctxt->decode.mem_read;
  736. while (size) {
  737. int n = min(size, 8u);
  738. size -= n;
  739. if (mc->pos < mc->end)
  740. goto read_cached;
  741. rc = ops->read_emulated(addr, mc->data + mc->end, n,
  742. &ctxt->exception, ctxt->vcpu);
  743. if (rc != X86EMUL_CONTINUE)
  744. return rc;
  745. mc->end += n;
  746. read_cached:
  747. memcpy(dest, mc->data + mc->pos, n);
  748. mc->pos += n;
  749. dest += n;
  750. addr += n;
  751. }
  752. return X86EMUL_CONTINUE;
  753. }
  754. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  755. struct x86_emulate_ops *ops,
  756. unsigned int size, unsigned short port,
  757. void *dest)
  758. {
  759. struct read_cache *rc = &ctxt->decode.io_read;
  760. if (rc->pos == rc->end) { /* refill pio read ahead */
  761. struct decode_cache *c = &ctxt->decode;
  762. unsigned int in_page, n;
  763. unsigned int count = c->rep_prefix ?
  764. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  765. in_page = (ctxt->eflags & EFLG_DF) ?
  766. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  767. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  768. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  769. count);
  770. if (n == 0)
  771. n = 1;
  772. rc->pos = rc->end = 0;
  773. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  774. return 0;
  775. rc->end = n * size;
  776. }
  777. memcpy(dest, rc->data + rc->pos, size);
  778. rc->pos += size;
  779. return 1;
  780. }
  781. static u32 desc_limit_scaled(struct desc_struct *desc)
  782. {
  783. u32 limit = get_desc_limit(desc);
  784. return desc->g ? (limit << 12) | 0xfff : limit;
  785. }
  786. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  787. struct x86_emulate_ops *ops,
  788. u16 selector, struct desc_ptr *dt)
  789. {
  790. if (selector & 1 << 2) {
  791. struct desc_struct desc;
  792. memset (dt, 0, sizeof *dt);
  793. if (!ops->get_cached_descriptor(&desc, NULL, VCPU_SREG_LDTR,
  794. ctxt->vcpu))
  795. return;
  796. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  797. dt->address = get_desc_base(&desc);
  798. } else
  799. ops->get_gdt(dt, ctxt->vcpu);
  800. }
  801. /* allowed just for 8 bytes segments */
  802. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  803. struct x86_emulate_ops *ops,
  804. u16 selector, struct desc_struct *desc)
  805. {
  806. struct desc_ptr dt;
  807. u16 index = selector >> 3;
  808. int ret;
  809. ulong addr;
  810. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  811. if (dt.size < index * 8 + 7)
  812. return emulate_gp(ctxt, selector & 0xfffc);
  813. addr = dt.address + index * 8;
  814. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu,
  815. &ctxt->exception);
  816. return ret;
  817. }
  818. /* allowed just for 8 bytes segments */
  819. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  820. struct x86_emulate_ops *ops,
  821. u16 selector, struct desc_struct *desc)
  822. {
  823. struct desc_ptr dt;
  824. u16 index = selector >> 3;
  825. ulong addr;
  826. int ret;
  827. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  828. if (dt.size < index * 8 + 7)
  829. return emulate_gp(ctxt, selector & 0xfffc);
  830. addr = dt.address + index * 8;
  831. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu,
  832. &ctxt->exception);
  833. return ret;
  834. }
  835. /* Does not support long mode */
  836. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  837. struct x86_emulate_ops *ops,
  838. u16 selector, int seg)
  839. {
  840. struct desc_struct seg_desc;
  841. u8 dpl, rpl, cpl;
  842. unsigned err_vec = GP_VECTOR;
  843. u32 err_code = 0;
  844. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  845. int ret;
  846. memset(&seg_desc, 0, sizeof seg_desc);
  847. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  848. || ctxt->mode == X86EMUL_MODE_REAL) {
  849. /* set real mode segment descriptor */
  850. set_desc_base(&seg_desc, selector << 4);
  851. set_desc_limit(&seg_desc, 0xffff);
  852. seg_desc.type = 3;
  853. seg_desc.p = 1;
  854. seg_desc.s = 1;
  855. goto load;
  856. }
  857. /* NULL selector is not valid for TR, CS and SS */
  858. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  859. && null_selector)
  860. goto exception;
  861. /* TR should be in GDT only */
  862. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  863. goto exception;
  864. if (null_selector) /* for NULL selector skip all following checks */
  865. goto load;
  866. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  867. if (ret != X86EMUL_CONTINUE)
  868. return ret;
  869. err_code = selector & 0xfffc;
  870. err_vec = GP_VECTOR;
  871. /* can't load system descriptor into segment selecor */
  872. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  873. goto exception;
  874. if (!seg_desc.p) {
  875. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  876. goto exception;
  877. }
  878. rpl = selector & 3;
  879. dpl = seg_desc.dpl;
  880. cpl = ops->cpl(ctxt->vcpu);
  881. switch (seg) {
  882. case VCPU_SREG_SS:
  883. /*
  884. * segment is not a writable data segment or segment
  885. * selector's RPL != CPL or segment selector's RPL != CPL
  886. */
  887. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  888. goto exception;
  889. break;
  890. case VCPU_SREG_CS:
  891. if (!(seg_desc.type & 8))
  892. goto exception;
  893. if (seg_desc.type & 4) {
  894. /* conforming */
  895. if (dpl > cpl)
  896. goto exception;
  897. } else {
  898. /* nonconforming */
  899. if (rpl > cpl || dpl != cpl)
  900. goto exception;
  901. }
  902. /* CS(RPL) <- CPL */
  903. selector = (selector & 0xfffc) | cpl;
  904. break;
  905. case VCPU_SREG_TR:
  906. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  907. goto exception;
  908. break;
  909. case VCPU_SREG_LDTR:
  910. if (seg_desc.s || seg_desc.type != 2)
  911. goto exception;
  912. break;
  913. default: /* DS, ES, FS, or GS */
  914. /*
  915. * segment is not a data or readable code segment or
  916. * ((segment is a data or nonconforming code segment)
  917. * and (both RPL and CPL > DPL))
  918. */
  919. if ((seg_desc.type & 0xa) == 0x8 ||
  920. (((seg_desc.type & 0xc) != 0xc) &&
  921. (rpl > dpl && cpl > dpl)))
  922. goto exception;
  923. break;
  924. }
  925. if (seg_desc.s) {
  926. /* mark segment as accessed */
  927. seg_desc.type |= 1;
  928. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  929. if (ret != X86EMUL_CONTINUE)
  930. return ret;
  931. }
  932. load:
  933. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  934. ops->set_cached_descriptor(&seg_desc, 0, seg, ctxt->vcpu);
  935. return X86EMUL_CONTINUE;
  936. exception:
  937. emulate_exception(ctxt, err_vec, err_code, true);
  938. return X86EMUL_PROPAGATE_FAULT;
  939. }
  940. static void write_register_operand(struct operand *op)
  941. {
  942. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  943. switch (op->bytes) {
  944. case 1:
  945. *(u8 *)op->addr.reg = (u8)op->val;
  946. break;
  947. case 2:
  948. *(u16 *)op->addr.reg = (u16)op->val;
  949. break;
  950. case 4:
  951. *op->addr.reg = (u32)op->val;
  952. break; /* 64b: zero-extend */
  953. case 8:
  954. *op->addr.reg = op->val;
  955. break;
  956. }
  957. }
  958. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  959. struct x86_emulate_ops *ops)
  960. {
  961. int rc;
  962. struct decode_cache *c = &ctxt->decode;
  963. switch (c->dst.type) {
  964. case OP_REG:
  965. write_register_operand(&c->dst);
  966. break;
  967. case OP_MEM:
  968. if (c->lock_prefix)
  969. rc = ops->cmpxchg_emulated(
  970. linear(ctxt, c->dst.addr.mem),
  971. &c->dst.orig_val,
  972. &c->dst.val,
  973. c->dst.bytes,
  974. &ctxt->exception,
  975. ctxt->vcpu);
  976. else
  977. rc = ops->write_emulated(
  978. linear(ctxt, c->dst.addr.mem),
  979. &c->dst.val,
  980. c->dst.bytes,
  981. &ctxt->exception,
  982. ctxt->vcpu);
  983. if (rc != X86EMUL_CONTINUE)
  984. return rc;
  985. break;
  986. case OP_NONE:
  987. /* no writeback */
  988. break;
  989. default:
  990. break;
  991. }
  992. return X86EMUL_CONTINUE;
  993. }
  994. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  995. struct x86_emulate_ops *ops)
  996. {
  997. struct decode_cache *c = &ctxt->decode;
  998. c->dst.type = OP_MEM;
  999. c->dst.bytes = c->op_bytes;
  1000. c->dst.val = c->src.val;
  1001. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1002. c->dst.addr.mem.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1003. c->dst.addr.mem.seg = VCPU_SREG_SS;
  1004. }
  1005. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1006. struct x86_emulate_ops *ops,
  1007. void *dest, int len)
  1008. {
  1009. struct decode_cache *c = &ctxt->decode;
  1010. int rc;
  1011. struct segmented_address addr;
  1012. addr.ea = register_address(c, c->regs[VCPU_REGS_RSP]);
  1013. addr.seg = VCPU_SREG_SS;
  1014. rc = read_emulated(ctxt, ops, linear(ctxt, addr), dest, len);
  1015. if (rc != X86EMUL_CONTINUE)
  1016. return rc;
  1017. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1018. return rc;
  1019. }
  1020. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1021. struct x86_emulate_ops *ops,
  1022. void *dest, int len)
  1023. {
  1024. int rc;
  1025. unsigned long val, change_mask;
  1026. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1027. int cpl = ops->cpl(ctxt->vcpu);
  1028. rc = emulate_pop(ctxt, ops, &val, len);
  1029. if (rc != X86EMUL_CONTINUE)
  1030. return rc;
  1031. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1032. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1033. switch(ctxt->mode) {
  1034. case X86EMUL_MODE_PROT64:
  1035. case X86EMUL_MODE_PROT32:
  1036. case X86EMUL_MODE_PROT16:
  1037. if (cpl == 0)
  1038. change_mask |= EFLG_IOPL;
  1039. if (cpl <= iopl)
  1040. change_mask |= EFLG_IF;
  1041. break;
  1042. case X86EMUL_MODE_VM86:
  1043. if (iopl < 3)
  1044. return emulate_gp(ctxt, 0);
  1045. change_mask |= EFLG_IF;
  1046. break;
  1047. default: /* real mode */
  1048. change_mask |= (EFLG_IOPL | EFLG_IF);
  1049. break;
  1050. }
  1051. *(unsigned long *)dest =
  1052. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1053. return rc;
  1054. }
  1055. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1056. struct x86_emulate_ops *ops, int seg)
  1057. {
  1058. struct decode_cache *c = &ctxt->decode;
  1059. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1060. emulate_push(ctxt, ops);
  1061. }
  1062. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1063. struct x86_emulate_ops *ops, int seg)
  1064. {
  1065. struct decode_cache *c = &ctxt->decode;
  1066. unsigned long selector;
  1067. int rc;
  1068. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1069. if (rc != X86EMUL_CONTINUE)
  1070. return rc;
  1071. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1072. return rc;
  1073. }
  1074. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1075. struct x86_emulate_ops *ops)
  1076. {
  1077. struct decode_cache *c = &ctxt->decode;
  1078. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1079. int rc = X86EMUL_CONTINUE;
  1080. int reg = VCPU_REGS_RAX;
  1081. while (reg <= VCPU_REGS_RDI) {
  1082. (reg == VCPU_REGS_RSP) ?
  1083. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1084. emulate_push(ctxt, ops);
  1085. rc = writeback(ctxt, ops);
  1086. if (rc != X86EMUL_CONTINUE)
  1087. return rc;
  1088. ++reg;
  1089. }
  1090. /* Disable writeback. */
  1091. c->dst.type = OP_NONE;
  1092. return rc;
  1093. }
  1094. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1095. struct x86_emulate_ops *ops)
  1096. {
  1097. struct decode_cache *c = &ctxt->decode;
  1098. int rc = X86EMUL_CONTINUE;
  1099. int reg = VCPU_REGS_RDI;
  1100. while (reg >= VCPU_REGS_RAX) {
  1101. if (reg == VCPU_REGS_RSP) {
  1102. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1103. c->op_bytes);
  1104. --reg;
  1105. }
  1106. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1107. if (rc != X86EMUL_CONTINUE)
  1108. break;
  1109. --reg;
  1110. }
  1111. return rc;
  1112. }
  1113. int emulate_int_real(struct x86_emulate_ctxt *ctxt,
  1114. struct x86_emulate_ops *ops, int irq)
  1115. {
  1116. struct decode_cache *c = &ctxt->decode;
  1117. int rc;
  1118. struct desc_ptr dt;
  1119. gva_t cs_addr;
  1120. gva_t eip_addr;
  1121. u16 cs, eip;
  1122. /* TODO: Add limit checks */
  1123. c->src.val = ctxt->eflags;
  1124. emulate_push(ctxt, ops);
  1125. rc = writeback(ctxt, ops);
  1126. if (rc != X86EMUL_CONTINUE)
  1127. return rc;
  1128. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1129. c->src.val = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1130. emulate_push(ctxt, ops);
  1131. rc = writeback(ctxt, ops);
  1132. if (rc != X86EMUL_CONTINUE)
  1133. return rc;
  1134. c->src.val = c->eip;
  1135. emulate_push(ctxt, ops);
  1136. rc = writeback(ctxt, ops);
  1137. if (rc != X86EMUL_CONTINUE)
  1138. return rc;
  1139. c->dst.type = OP_NONE;
  1140. ops->get_idt(&dt, ctxt->vcpu);
  1141. eip_addr = dt.address + (irq << 2);
  1142. cs_addr = dt.address + (irq << 2) + 2;
  1143. rc = ops->read_std(cs_addr, &cs, 2, ctxt->vcpu, &ctxt->exception);
  1144. if (rc != X86EMUL_CONTINUE)
  1145. return rc;
  1146. rc = ops->read_std(eip_addr, &eip, 2, ctxt->vcpu, &ctxt->exception);
  1147. if (rc != X86EMUL_CONTINUE)
  1148. return rc;
  1149. rc = load_segment_descriptor(ctxt, ops, cs, VCPU_SREG_CS);
  1150. if (rc != X86EMUL_CONTINUE)
  1151. return rc;
  1152. c->eip = eip;
  1153. return rc;
  1154. }
  1155. static int emulate_int(struct x86_emulate_ctxt *ctxt,
  1156. struct x86_emulate_ops *ops, int irq)
  1157. {
  1158. switch(ctxt->mode) {
  1159. case X86EMUL_MODE_REAL:
  1160. return emulate_int_real(ctxt, ops, irq);
  1161. case X86EMUL_MODE_VM86:
  1162. case X86EMUL_MODE_PROT16:
  1163. case X86EMUL_MODE_PROT32:
  1164. case X86EMUL_MODE_PROT64:
  1165. default:
  1166. /* Protected mode interrupts unimplemented yet */
  1167. return X86EMUL_UNHANDLEABLE;
  1168. }
  1169. }
  1170. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
  1171. struct x86_emulate_ops *ops)
  1172. {
  1173. struct decode_cache *c = &ctxt->decode;
  1174. int rc = X86EMUL_CONTINUE;
  1175. unsigned long temp_eip = 0;
  1176. unsigned long temp_eflags = 0;
  1177. unsigned long cs = 0;
  1178. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1179. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1180. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1181. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1182. /* TODO: Add stack limit check */
  1183. rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
  1184. if (rc != X86EMUL_CONTINUE)
  1185. return rc;
  1186. if (temp_eip & ~0xffff)
  1187. return emulate_gp(ctxt, 0);
  1188. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1189. if (rc != X86EMUL_CONTINUE)
  1190. return rc;
  1191. rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
  1192. if (rc != X86EMUL_CONTINUE)
  1193. return rc;
  1194. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1195. if (rc != X86EMUL_CONTINUE)
  1196. return rc;
  1197. c->eip = temp_eip;
  1198. if (c->op_bytes == 4)
  1199. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1200. else if (c->op_bytes == 2) {
  1201. ctxt->eflags &= ~0xffff;
  1202. ctxt->eflags |= temp_eflags;
  1203. }
  1204. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1205. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1206. return rc;
  1207. }
  1208. static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
  1209. struct x86_emulate_ops* ops)
  1210. {
  1211. switch(ctxt->mode) {
  1212. case X86EMUL_MODE_REAL:
  1213. return emulate_iret_real(ctxt, ops);
  1214. case X86EMUL_MODE_VM86:
  1215. case X86EMUL_MODE_PROT16:
  1216. case X86EMUL_MODE_PROT32:
  1217. case X86EMUL_MODE_PROT64:
  1218. default:
  1219. /* iret from protected mode unimplemented yet */
  1220. return X86EMUL_UNHANDLEABLE;
  1221. }
  1222. }
  1223. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1224. struct x86_emulate_ops *ops)
  1225. {
  1226. struct decode_cache *c = &ctxt->decode;
  1227. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1228. }
  1229. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1230. {
  1231. struct decode_cache *c = &ctxt->decode;
  1232. switch (c->modrm_reg) {
  1233. case 0: /* rol */
  1234. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1235. break;
  1236. case 1: /* ror */
  1237. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1238. break;
  1239. case 2: /* rcl */
  1240. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1241. break;
  1242. case 3: /* rcr */
  1243. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1244. break;
  1245. case 4: /* sal/shl */
  1246. case 6: /* sal/shl */
  1247. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1248. break;
  1249. case 5: /* shr */
  1250. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1251. break;
  1252. case 7: /* sar */
  1253. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1254. break;
  1255. }
  1256. }
  1257. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1258. struct x86_emulate_ops *ops)
  1259. {
  1260. struct decode_cache *c = &ctxt->decode;
  1261. unsigned long *rax = &c->regs[VCPU_REGS_RAX];
  1262. unsigned long *rdx = &c->regs[VCPU_REGS_RDX];
  1263. u8 de = 0;
  1264. switch (c->modrm_reg) {
  1265. case 0 ... 1: /* test */
  1266. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1267. break;
  1268. case 2: /* not */
  1269. c->dst.val = ~c->dst.val;
  1270. break;
  1271. case 3: /* neg */
  1272. emulate_1op("neg", c->dst, ctxt->eflags);
  1273. break;
  1274. case 4: /* mul */
  1275. emulate_1op_rax_rdx("mul", c->src, *rax, *rdx, ctxt->eflags);
  1276. break;
  1277. case 5: /* imul */
  1278. emulate_1op_rax_rdx("imul", c->src, *rax, *rdx, ctxt->eflags);
  1279. break;
  1280. case 6: /* div */
  1281. emulate_1op_rax_rdx_ex("div", c->src, *rax, *rdx,
  1282. ctxt->eflags, de);
  1283. break;
  1284. case 7: /* idiv */
  1285. emulate_1op_rax_rdx_ex("idiv", c->src, *rax, *rdx,
  1286. ctxt->eflags, de);
  1287. break;
  1288. default:
  1289. return X86EMUL_UNHANDLEABLE;
  1290. }
  1291. if (de)
  1292. return emulate_de(ctxt);
  1293. return X86EMUL_CONTINUE;
  1294. }
  1295. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1296. struct x86_emulate_ops *ops)
  1297. {
  1298. struct decode_cache *c = &ctxt->decode;
  1299. switch (c->modrm_reg) {
  1300. case 0: /* inc */
  1301. emulate_1op("inc", c->dst, ctxt->eflags);
  1302. break;
  1303. case 1: /* dec */
  1304. emulate_1op("dec", c->dst, ctxt->eflags);
  1305. break;
  1306. case 2: /* call near abs */ {
  1307. long int old_eip;
  1308. old_eip = c->eip;
  1309. c->eip = c->src.val;
  1310. c->src.val = old_eip;
  1311. emulate_push(ctxt, ops);
  1312. break;
  1313. }
  1314. case 4: /* jmp abs */
  1315. c->eip = c->src.val;
  1316. break;
  1317. case 6: /* push */
  1318. emulate_push(ctxt, ops);
  1319. break;
  1320. }
  1321. return X86EMUL_CONTINUE;
  1322. }
  1323. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1324. struct x86_emulate_ops *ops)
  1325. {
  1326. struct decode_cache *c = &ctxt->decode;
  1327. u64 old = c->dst.orig_val64;
  1328. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1329. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1330. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1331. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1332. ctxt->eflags &= ~EFLG_ZF;
  1333. } else {
  1334. c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1335. (u32) c->regs[VCPU_REGS_RBX];
  1336. ctxt->eflags |= EFLG_ZF;
  1337. }
  1338. return X86EMUL_CONTINUE;
  1339. }
  1340. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1341. struct x86_emulate_ops *ops)
  1342. {
  1343. struct decode_cache *c = &ctxt->decode;
  1344. int rc;
  1345. unsigned long cs;
  1346. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1347. if (rc != X86EMUL_CONTINUE)
  1348. return rc;
  1349. if (c->op_bytes == 4)
  1350. c->eip = (u32)c->eip;
  1351. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1352. if (rc != X86EMUL_CONTINUE)
  1353. return rc;
  1354. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1355. return rc;
  1356. }
  1357. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt,
  1358. struct x86_emulate_ops *ops, int seg)
  1359. {
  1360. struct decode_cache *c = &ctxt->decode;
  1361. unsigned short sel;
  1362. int rc;
  1363. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1364. rc = load_segment_descriptor(ctxt, ops, sel, seg);
  1365. if (rc != X86EMUL_CONTINUE)
  1366. return rc;
  1367. c->dst.val = c->src.val;
  1368. return rc;
  1369. }
  1370. static inline void
  1371. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1372. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1373. struct desc_struct *ss)
  1374. {
  1375. memset(cs, 0, sizeof(struct desc_struct));
  1376. ops->get_cached_descriptor(cs, NULL, VCPU_SREG_CS, ctxt->vcpu);
  1377. memset(ss, 0, sizeof(struct desc_struct));
  1378. cs->l = 0; /* will be adjusted later */
  1379. set_desc_base(cs, 0); /* flat segment */
  1380. cs->g = 1; /* 4kb granularity */
  1381. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1382. cs->type = 0x0b; /* Read, Execute, Accessed */
  1383. cs->s = 1;
  1384. cs->dpl = 0; /* will be adjusted later */
  1385. cs->p = 1;
  1386. cs->d = 1;
  1387. set_desc_base(ss, 0); /* flat segment */
  1388. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1389. ss->g = 1; /* 4kb granularity */
  1390. ss->s = 1;
  1391. ss->type = 0x03; /* Read/Write, Accessed */
  1392. ss->d = 1; /* 32bit stack segment */
  1393. ss->dpl = 0;
  1394. ss->p = 1;
  1395. }
  1396. static int
  1397. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1398. {
  1399. struct decode_cache *c = &ctxt->decode;
  1400. struct desc_struct cs, ss;
  1401. u64 msr_data;
  1402. u16 cs_sel, ss_sel;
  1403. /* syscall is not available in real mode */
  1404. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1405. ctxt->mode == X86EMUL_MODE_VM86)
  1406. return emulate_ud(ctxt);
  1407. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1408. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1409. msr_data >>= 32;
  1410. cs_sel = (u16)(msr_data & 0xfffc);
  1411. ss_sel = (u16)(msr_data + 8);
  1412. if (is_long_mode(ctxt->vcpu)) {
  1413. cs.d = 0;
  1414. cs.l = 1;
  1415. }
  1416. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1417. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1418. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1419. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1420. c->regs[VCPU_REGS_RCX] = c->eip;
  1421. if (is_long_mode(ctxt->vcpu)) {
  1422. #ifdef CONFIG_X86_64
  1423. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1424. ops->get_msr(ctxt->vcpu,
  1425. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1426. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1427. c->eip = msr_data;
  1428. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1429. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1430. #endif
  1431. } else {
  1432. /* legacy mode */
  1433. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1434. c->eip = (u32)msr_data;
  1435. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1436. }
  1437. return X86EMUL_CONTINUE;
  1438. }
  1439. static int
  1440. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1441. {
  1442. struct decode_cache *c = &ctxt->decode;
  1443. struct desc_struct cs, ss;
  1444. u64 msr_data;
  1445. u16 cs_sel, ss_sel;
  1446. /* inject #GP if in real mode */
  1447. if (ctxt->mode == X86EMUL_MODE_REAL)
  1448. return emulate_gp(ctxt, 0);
  1449. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1450. * Therefore, we inject an #UD.
  1451. */
  1452. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1453. return emulate_ud(ctxt);
  1454. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1455. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1456. switch (ctxt->mode) {
  1457. case X86EMUL_MODE_PROT32:
  1458. if ((msr_data & 0xfffc) == 0x0)
  1459. return emulate_gp(ctxt, 0);
  1460. break;
  1461. case X86EMUL_MODE_PROT64:
  1462. if (msr_data == 0x0)
  1463. return emulate_gp(ctxt, 0);
  1464. break;
  1465. }
  1466. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1467. cs_sel = (u16)msr_data;
  1468. cs_sel &= ~SELECTOR_RPL_MASK;
  1469. ss_sel = cs_sel + 8;
  1470. ss_sel &= ~SELECTOR_RPL_MASK;
  1471. if (ctxt->mode == X86EMUL_MODE_PROT64
  1472. || is_long_mode(ctxt->vcpu)) {
  1473. cs.d = 0;
  1474. cs.l = 1;
  1475. }
  1476. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1477. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1478. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1479. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1480. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1481. c->eip = msr_data;
  1482. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1483. c->regs[VCPU_REGS_RSP] = msr_data;
  1484. return X86EMUL_CONTINUE;
  1485. }
  1486. static int
  1487. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1488. {
  1489. struct decode_cache *c = &ctxt->decode;
  1490. struct desc_struct cs, ss;
  1491. u64 msr_data;
  1492. int usermode;
  1493. u16 cs_sel, ss_sel;
  1494. /* inject #GP if in real mode or Virtual 8086 mode */
  1495. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1496. ctxt->mode == X86EMUL_MODE_VM86)
  1497. return emulate_gp(ctxt, 0);
  1498. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1499. if ((c->rex_prefix & 0x8) != 0x0)
  1500. usermode = X86EMUL_MODE_PROT64;
  1501. else
  1502. usermode = X86EMUL_MODE_PROT32;
  1503. cs.dpl = 3;
  1504. ss.dpl = 3;
  1505. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1506. switch (usermode) {
  1507. case X86EMUL_MODE_PROT32:
  1508. cs_sel = (u16)(msr_data + 16);
  1509. if ((msr_data & 0xfffc) == 0x0)
  1510. return emulate_gp(ctxt, 0);
  1511. ss_sel = (u16)(msr_data + 24);
  1512. break;
  1513. case X86EMUL_MODE_PROT64:
  1514. cs_sel = (u16)(msr_data + 32);
  1515. if (msr_data == 0x0)
  1516. return emulate_gp(ctxt, 0);
  1517. ss_sel = cs_sel + 8;
  1518. cs.d = 0;
  1519. cs.l = 1;
  1520. break;
  1521. }
  1522. cs_sel |= SELECTOR_RPL_MASK;
  1523. ss_sel |= SELECTOR_RPL_MASK;
  1524. ops->set_cached_descriptor(&cs, 0, VCPU_SREG_CS, ctxt->vcpu);
  1525. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1526. ops->set_cached_descriptor(&ss, 0, VCPU_SREG_SS, ctxt->vcpu);
  1527. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1528. c->eip = c->regs[VCPU_REGS_RDX];
  1529. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1530. return X86EMUL_CONTINUE;
  1531. }
  1532. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1533. struct x86_emulate_ops *ops)
  1534. {
  1535. int iopl;
  1536. if (ctxt->mode == X86EMUL_MODE_REAL)
  1537. return false;
  1538. if (ctxt->mode == X86EMUL_MODE_VM86)
  1539. return true;
  1540. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1541. return ops->cpl(ctxt->vcpu) > iopl;
  1542. }
  1543. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1544. struct x86_emulate_ops *ops,
  1545. u16 port, u16 len)
  1546. {
  1547. struct desc_struct tr_seg;
  1548. u32 base3;
  1549. int r;
  1550. u16 io_bitmap_ptr;
  1551. u8 perm, bit_idx = port & 0x7;
  1552. unsigned mask = (1 << len) - 1;
  1553. unsigned long base;
  1554. ops->get_cached_descriptor(&tr_seg, &base3, VCPU_SREG_TR, ctxt->vcpu);
  1555. if (!tr_seg.p)
  1556. return false;
  1557. if (desc_limit_scaled(&tr_seg) < 103)
  1558. return false;
  1559. base = get_desc_base(&tr_seg);
  1560. #ifdef CONFIG_X86_64
  1561. base |= ((u64)base3) << 32;
  1562. #endif
  1563. r = ops->read_std(base + 102, &io_bitmap_ptr, 2, ctxt->vcpu, NULL);
  1564. if (r != X86EMUL_CONTINUE)
  1565. return false;
  1566. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1567. return false;
  1568. r = ops->read_std(base + io_bitmap_ptr + port/8, &perm, 1, ctxt->vcpu,
  1569. NULL);
  1570. if (r != X86EMUL_CONTINUE)
  1571. return false;
  1572. if ((perm >> bit_idx) & mask)
  1573. return false;
  1574. return true;
  1575. }
  1576. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1577. struct x86_emulate_ops *ops,
  1578. u16 port, u16 len)
  1579. {
  1580. if (ctxt->perm_ok)
  1581. return true;
  1582. if (emulator_bad_iopl(ctxt, ops))
  1583. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1584. return false;
  1585. ctxt->perm_ok = true;
  1586. return true;
  1587. }
  1588. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1589. struct x86_emulate_ops *ops,
  1590. struct tss_segment_16 *tss)
  1591. {
  1592. struct decode_cache *c = &ctxt->decode;
  1593. tss->ip = c->eip;
  1594. tss->flag = ctxt->eflags;
  1595. tss->ax = c->regs[VCPU_REGS_RAX];
  1596. tss->cx = c->regs[VCPU_REGS_RCX];
  1597. tss->dx = c->regs[VCPU_REGS_RDX];
  1598. tss->bx = c->regs[VCPU_REGS_RBX];
  1599. tss->sp = c->regs[VCPU_REGS_RSP];
  1600. tss->bp = c->regs[VCPU_REGS_RBP];
  1601. tss->si = c->regs[VCPU_REGS_RSI];
  1602. tss->di = c->regs[VCPU_REGS_RDI];
  1603. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1604. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1605. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1606. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1607. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1608. }
  1609. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1610. struct x86_emulate_ops *ops,
  1611. struct tss_segment_16 *tss)
  1612. {
  1613. struct decode_cache *c = &ctxt->decode;
  1614. int ret;
  1615. c->eip = tss->ip;
  1616. ctxt->eflags = tss->flag | 2;
  1617. c->regs[VCPU_REGS_RAX] = tss->ax;
  1618. c->regs[VCPU_REGS_RCX] = tss->cx;
  1619. c->regs[VCPU_REGS_RDX] = tss->dx;
  1620. c->regs[VCPU_REGS_RBX] = tss->bx;
  1621. c->regs[VCPU_REGS_RSP] = tss->sp;
  1622. c->regs[VCPU_REGS_RBP] = tss->bp;
  1623. c->regs[VCPU_REGS_RSI] = tss->si;
  1624. c->regs[VCPU_REGS_RDI] = tss->di;
  1625. /*
  1626. * SDM says that segment selectors are loaded before segment
  1627. * descriptors
  1628. */
  1629. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  1630. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1631. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1632. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1633. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1634. /*
  1635. * Now load segment descriptors. If fault happenes at this stage
  1636. * it is handled in a context of new task
  1637. */
  1638. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  1639. if (ret != X86EMUL_CONTINUE)
  1640. return ret;
  1641. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1642. if (ret != X86EMUL_CONTINUE)
  1643. return ret;
  1644. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1645. if (ret != X86EMUL_CONTINUE)
  1646. return ret;
  1647. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1648. if (ret != X86EMUL_CONTINUE)
  1649. return ret;
  1650. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1651. if (ret != X86EMUL_CONTINUE)
  1652. return ret;
  1653. return X86EMUL_CONTINUE;
  1654. }
  1655. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1656. struct x86_emulate_ops *ops,
  1657. u16 tss_selector, u16 old_tss_sel,
  1658. ulong old_tss_base, struct desc_struct *new_desc)
  1659. {
  1660. struct tss_segment_16 tss_seg;
  1661. int ret;
  1662. u32 new_tss_base = get_desc_base(new_desc);
  1663. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1664. &ctxt->exception);
  1665. if (ret != X86EMUL_CONTINUE)
  1666. /* FIXME: need to provide precise fault address */
  1667. return ret;
  1668. save_state_to_tss16(ctxt, ops, &tss_seg);
  1669. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1670. &ctxt->exception);
  1671. if (ret != X86EMUL_CONTINUE)
  1672. /* FIXME: need to provide precise fault address */
  1673. return ret;
  1674. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1675. &ctxt->exception);
  1676. if (ret != X86EMUL_CONTINUE)
  1677. /* FIXME: need to provide precise fault address */
  1678. return ret;
  1679. if (old_tss_sel != 0xffff) {
  1680. tss_seg.prev_task_link = old_tss_sel;
  1681. ret = ops->write_std(new_tss_base,
  1682. &tss_seg.prev_task_link,
  1683. sizeof tss_seg.prev_task_link,
  1684. ctxt->vcpu, &ctxt->exception);
  1685. if (ret != X86EMUL_CONTINUE)
  1686. /* FIXME: need to provide precise fault address */
  1687. return ret;
  1688. }
  1689. return load_state_from_tss16(ctxt, ops, &tss_seg);
  1690. }
  1691. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1692. struct x86_emulate_ops *ops,
  1693. struct tss_segment_32 *tss)
  1694. {
  1695. struct decode_cache *c = &ctxt->decode;
  1696. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  1697. tss->eip = c->eip;
  1698. tss->eflags = ctxt->eflags;
  1699. tss->eax = c->regs[VCPU_REGS_RAX];
  1700. tss->ecx = c->regs[VCPU_REGS_RCX];
  1701. tss->edx = c->regs[VCPU_REGS_RDX];
  1702. tss->ebx = c->regs[VCPU_REGS_RBX];
  1703. tss->esp = c->regs[VCPU_REGS_RSP];
  1704. tss->ebp = c->regs[VCPU_REGS_RBP];
  1705. tss->esi = c->regs[VCPU_REGS_RSI];
  1706. tss->edi = c->regs[VCPU_REGS_RDI];
  1707. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1708. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1709. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1710. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1711. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  1712. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  1713. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1714. }
  1715. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1716. struct x86_emulate_ops *ops,
  1717. struct tss_segment_32 *tss)
  1718. {
  1719. struct decode_cache *c = &ctxt->decode;
  1720. int ret;
  1721. if (ops->set_cr(3, tss->cr3, ctxt->vcpu))
  1722. return emulate_gp(ctxt, 0);
  1723. c->eip = tss->eip;
  1724. ctxt->eflags = tss->eflags | 2;
  1725. c->regs[VCPU_REGS_RAX] = tss->eax;
  1726. c->regs[VCPU_REGS_RCX] = tss->ecx;
  1727. c->regs[VCPU_REGS_RDX] = tss->edx;
  1728. c->regs[VCPU_REGS_RBX] = tss->ebx;
  1729. c->regs[VCPU_REGS_RSP] = tss->esp;
  1730. c->regs[VCPU_REGS_RBP] = tss->ebp;
  1731. c->regs[VCPU_REGS_RSI] = tss->esi;
  1732. c->regs[VCPU_REGS_RDI] = tss->edi;
  1733. /*
  1734. * SDM says that segment selectors are loaded before segment
  1735. * descriptors
  1736. */
  1737. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  1738. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  1739. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  1740. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  1741. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  1742. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  1743. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  1744. /*
  1745. * Now load segment descriptors. If fault happenes at this stage
  1746. * it is handled in a context of new task
  1747. */
  1748. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  1749. if (ret != X86EMUL_CONTINUE)
  1750. return ret;
  1751. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  1752. if (ret != X86EMUL_CONTINUE)
  1753. return ret;
  1754. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  1755. if (ret != X86EMUL_CONTINUE)
  1756. return ret;
  1757. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  1758. if (ret != X86EMUL_CONTINUE)
  1759. return ret;
  1760. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  1761. if (ret != X86EMUL_CONTINUE)
  1762. return ret;
  1763. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  1764. if (ret != X86EMUL_CONTINUE)
  1765. return ret;
  1766. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  1767. if (ret != X86EMUL_CONTINUE)
  1768. return ret;
  1769. return X86EMUL_CONTINUE;
  1770. }
  1771. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1772. struct x86_emulate_ops *ops,
  1773. u16 tss_selector, u16 old_tss_sel,
  1774. ulong old_tss_base, struct desc_struct *new_desc)
  1775. {
  1776. struct tss_segment_32 tss_seg;
  1777. int ret;
  1778. u32 new_tss_base = get_desc_base(new_desc);
  1779. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1780. &ctxt->exception);
  1781. if (ret != X86EMUL_CONTINUE)
  1782. /* FIXME: need to provide precise fault address */
  1783. return ret;
  1784. save_state_to_tss32(ctxt, ops, &tss_seg);
  1785. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1786. &ctxt->exception);
  1787. if (ret != X86EMUL_CONTINUE)
  1788. /* FIXME: need to provide precise fault address */
  1789. return ret;
  1790. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  1791. &ctxt->exception);
  1792. if (ret != X86EMUL_CONTINUE)
  1793. /* FIXME: need to provide precise fault address */
  1794. return ret;
  1795. if (old_tss_sel != 0xffff) {
  1796. tss_seg.prev_task_link = old_tss_sel;
  1797. ret = ops->write_std(new_tss_base,
  1798. &tss_seg.prev_task_link,
  1799. sizeof tss_seg.prev_task_link,
  1800. ctxt->vcpu, &ctxt->exception);
  1801. if (ret != X86EMUL_CONTINUE)
  1802. /* FIXME: need to provide precise fault address */
  1803. return ret;
  1804. }
  1805. return load_state_from_tss32(ctxt, ops, &tss_seg);
  1806. }
  1807. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1808. struct x86_emulate_ops *ops,
  1809. u16 tss_selector, int reason,
  1810. bool has_error_code, u32 error_code)
  1811. {
  1812. struct desc_struct curr_tss_desc, next_tss_desc;
  1813. int ret;
  1814. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  1815. ulong old_tss_base =
  1816. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  1817. u32 desc_limit;
  1818. /* FIXME: old_tss_base == ~0 ? */
  1819. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  1820. if (ret != X86EMUL_CONTINUE)
  1821. return ret;
  1822. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  1823. if (ret != X86EMUL_CONTINUE)
  1824. return ret;
  1825. /* FIXME: check that next_tss_desc is tss */
  1826. if (reason != TASK_SWITCH_IRET) {
  1827. if ((tss_selector & 3) > next_tss_desc.dpl ||
  1828. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl)
  1829. return emulate_gp(ctxt, 0);
  1830. }
  1831. desc_limit = desc_limit_scaled(&next_tss_desc);
  1832. if (!next_tss_desc.p ||
  1833. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  1834. desc_limit < 0x2b)) {
  1835. emulate_ts(ctxt, tss_selector & 0xfffc);
  1836. return X86EMUL_PROPAGATE_FAULT;
  1837. }
  1838. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  1839. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  1840. write_segment_descriptor(ctxt, ops, old_tss_sel,
  1841. &curr_tss_desc);
  1842. }
  1843. if (reason == TASK_SWITCH_IRET)
  1844. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  1845. /* set back link to prev task only if NT bit is set in eflags
  1846. note that old_tss_sel is not used afetr this point */
  1847. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  1848. old_tss_sel = 0xffff;
  1849. if (next_tss_desc.type & 8)
  1850. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  1851. old_tss_base, &next_tss_desc);
  1852. else
  1853. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  1854. old_tss_base, &next_tss_desc);
  1855. if (ret != X86EMUL_CONTINUE)
  1856. return ret;
  1857. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  1858. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  1859. if (reason != TASK_SWITCH_IRET) {
  1860. next_tss_desc.type |= (1 << 1); /* set busy flag */
  1861. write_segment_descriptor(ctxt, ops, tss_selector,
  1862. &next_tss_desc);
  1863. }
  1864. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  1865. ops->set_cached_descriptor(&next_tss_desc, 0, VCPU_SREG_TR, ctxt->vcpu);
  1866. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  1867. if (has_error_code) {
  1868. struct decode_cache *c = &ctxt->decode;
  1869. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  1870. c->lock_prefix = 0;
  1871. c->src.val = (unsigned long) error_code;
  1872. emulate_push(ctxt, ops);
  1873. }
  1874. return ret;
  1875. }
  1876. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  1877. u16 tss_selector, int reason,
  1878. bool has_error_code, u32 error_code)
  1879. {
  1880. struct x86_emulate_ops *ops = ctxt->ops;
  1881. struct decode_cache *c = &ctxt->decode;
  1882. int rc;
  1883. c->eip = ctxt->eip;
  1884. c->dst.type = OP_NONE;
  1885. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  1886. has_error_code, error_code);
  1887. if (rc == X86EMUL_CONTINUE) {
  1888. rc = writeback(ctxt, ops);
  1889. if (rc == X86EMUL_CONTINUE)
  1890. ctxt->eip = c->eip;
  1891. }
  1892. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1893. }
  1894. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  1895. int reg, struct operand *op)
  1896. {
  1897. struct decode_cache *c = &ctxt->decode;
  1898. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  1899. register_address_increment(c, &c->regs[reg], df * op->bytes);
  1900. op->addr.mem.ea = register_address(c, c->regs[reg]);
  1901. op->addr.mem.seg = seg;
  1902. }
  1903. static int em_push(struct x86_emulate_ctxt *ctxt)
  1904. {
  1905. emulate_push(ctxt, ctxt->ops);
  1906. return X86EMUL_CONTINUE;
  1907. }
  1908. static int em_das(struct x86_emulate_ctxt *ctxt)
  1909. {
  1910. struct decode_cache *c = &ctxt->decode;
  1911. u8 al, old_al;
  1912. bool af, cf, old_cf;
  1913. cf = ctxt->eflags & X86_EFLAGS_CF;
  1914. al = c->dst.val;
  1915. old_al = al;
  1916. old_cf = cf;
  1917. cf = false;
  1918. af = ctxt->eflags & X86_EFLAGS_AF;
  1919. if ((al & 0x0f) > 9 || af) {
  1920. al -= 6;
  1921. cf = old_cf | (al >= 250);
  1922. af = true;
  1923. } else {
  1924. af = false;
  1925. }
  1926. if (old_al > 0x99 || old_cf) {
  1927. al -= 0x60;
  1928. cf = true;
  1929. }
  1930. c->dst.val = al;
  1931. /* Set PF, ZF, SF */
  1932. c->src.type = OP_IMM;
  1933. c->src.val = 0;
  1934. c->src.bytes = 1;
  1935. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1936. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  1937. if (cf)
  1938. ctxt->eflags |= X86_EFLAGS_CF;
  1939. if (af)
  1940. ctxt->eflags |= X86_EFLAGS_AF;
  1941. return X86EMUL_CONTINUE;
  1942. }
  1943. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  1944. {
  1945. struct decode_cache *c = &ctxt->decode;
  1946. u16 sel, old_cs;
  1947. ulong old_eip;
  1948. int rc;
  1949. old_cs = ctxt->ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1950. old_eip = c->eip;
  1951. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  1952. if (load_segment_descriptor(ctxt, ctxt->ops, sel, VCPU_SREG_CS))
  1953. return X86EMUL_CONTINUE;
  1954. c->eip = 0;
  1955. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  1956. c->src.val = old_cs;
  1957. emulate_push(ctxt, ctxt->ops);
  1958. rc = writeback(ctxt, ctxt->ops);
  1959. if (rc != X86EMUL_CONTINUE)
  1960. return rc;
  1961. c->src.val = old_eip;
  1962. emulate_push(ctxt, ctxt->ops);
  1963. rc = writeback(ctxt, ctxt->ops);
  1964. if (rc != X86EMUL_CONTINUE)
  1965. return rc;
  1966. c->dst.type = OP_NONE;
  1967. return X86EMUL_CONTINUE;
  1968. }
  1969. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  1970. {
  1971. struct decode_cache *c = &ctxt->decode;
  1972. int rc;
  1973. c->dst.type = OP_REG;
  1974. c->dst.addr.reg = &c->eip;
  1975. c->dst.bytes = c->op_bytes;
  1976. rc = emulate_pop(ctxt, ctxt->ops, &c->dst.val, c->op_bytes);
  1977. if (rc != X86EMUL_CONTINUE)
  1978. return rc;
  1979. register_address_increment(c, &c->regs[VCPU_REGS_RSP], c->src.val);
  1980. return X86EMUL_CONTINUE;
  1981. }
  1982. static int em_imul(struct x86_emulate_ctxt *ctxt)
  1983. {
  1984. struct decode_cache *c = &ctxt->decode;
  1985. emulate_2op_SrcV_nobyte("imul", c->src, c->dst, ctxt->eflags);
  1986. return X86EMUL_CONTINUE;
  1987. }
  1988. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  1989. {
  1990. struct decode_cache *c = &ctxt->decode;
  1991. c->dst.val = c->src2.val;
  1992. return em_imul(ctxt);
  1993. }
  1994. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  1995. {
  1996. struct decode_cache *c = &ctxt->decode;
  1997. c->dst.type = OP_REG;
  1998. c->dst.bytes = c->src.bytes;
  1999. c->dst.addr.reg = &c->regs[VCPU_REGS_RDX];
  2000. c->dst.val = ~((c->src.val >> (c->src.bytes * 8 - 1)) - 1);
  2001. return X86EMUL_CONTINUE;
  2002. }
  2003. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2004. {
  2005. unsigned cpl = ctxt->ops->cpl(ctxt->vcpu);
  2006. struct decode_cache *c = &ctxt->decode;
  2007. u64 tsc = 0;
  2008. if (cpl > 0 && (ctxt->ops->get_cr(4, ctxt->vcpu) & X86_CR4_TSD))
  2009. return emulate_gp(ctxt, 0);
  2010. ctxt->ops->get_msr(ctxt->vcpu, MSR_IA32_TSC, &tsc);
  2011. c->regs[VCPU_REGS_RAX] = (u32)tsc;
  2012. c->regs[VCPU_REGS_RDX] = tsc >> 32;
  2013. return X86EMUL_CONTINUE;
  2014. }
  2015. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2016. {
  2017. struct decode_cache *c = &ctxt->decode;
  2018. c->dst.val = c->src.val;
  2019. return X86EMUL_CONTINUE;
  2020. }
  2021. #define D(_y) { .flags = (_y) }
  2022. #define N D(0)
  2023. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2024. #define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
  2025. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2026. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2027. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2028. #define D6ALU(_f) D2bv((_f) | DstMem | SrcReg | ModRM), \
  2029. D2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock), \
  2030. D2bv(((_f) & ~Lock) | DstAcc | SrcImm)
  2031. static struct opcode group1[] = {
  2032. X7(D(Lock)), N
  2033. };
  2034. static struct opcode group1A[] = {
  2035. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2036. };
  2037. static struct opcode group3[] = {
  2038. D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
  2039. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2040. X4(D(SrcMem | ModRM)),
  2041. };
  2042. static struct opcode group4[] = {
  2043. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2044. N, N, N, N, N, N,
  2045. };
  2046. static struct opcode group5[] = {
  2047. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2048. D(SrcMem | ModRM | Stack),
  2049. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2050. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2051. D(SrcMem | ModRM | Stack), N,
  2052. };
  2053. static struct group_dual group7 = { {
  2054. N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
  2055. D(SrcNone | ModRM | DstMem | Mov), N,
  2056. D(SrcMem16 | ModRM | Mov | Priv),
  2057. D(SrcMem | ModRM | ByteOp | Priv | NoAccess),
  2058. }, {
  2059. D(SrcNone | ModRM | Priv | VendorSpecific), N,
  2060. N, D(SrcNone | ModRM | Priv | VendorSpecific),
  2061. D(SrcNone | ModRM | DstMem | Mov), N,
  2062. D(SrcMem16 | ModRM | Mov | Priv), N,
  2063. } };
  2064. static struct opcode group8[] = {
  2065. N, N, N, N,
  2066. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2067. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2068. };
  2069. static struct group_dual group9 = { {
  2070. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2071. }, {
  2072. N, N, N, N, N, N, N, N,
  2073. } };
  2074. static struct opcode group11[] = {
  2075. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2076. };
  2077. static struct opcode opcode_table[256] = {
  2078. /* 0x00 - 0x07 */
  2079. D6ALU(Lock),
  2080. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2081. /* 0x08 - 0x0F */
  2082. D6ALU(Lock),
  2083. D(ImplicitOps | Stack | No64), N,
  2084. /* 0x10 - 0x17 */
  2085. D6ALU(Lock),
  2086. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2087. /* 0x18 - 0x1F */
  2088. D6ALU(Lock),
  2089. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2090. /* 0x20 - 0x27 */
  2091. D6ALU(Lock), N, N,
  2092. /* 0x28 - 0x2F */
  2093. D6ALU(Lock), N, I(ByteOp | DstAcc | No64, em_das),
  2094. /* 0x30 - 0x37 */
  2095. D6ALU(Lock), N, N,
  2096. /* 0x38 - 0x3F */
  2097. D6ALU(0), N, N,
  2098. /* 0x40 - 0x4F */
  2099. X16(D(DstReg)),
  2100. /* 0x50 - 0x57 */
  2101. X8(I(SrcReg | Stack, em_push)),
  2102. /* 0x58 - 0x5F */
  2103. X8(D(DstReg | Stack)),
  2104. /* 0x60 - 0x67 */
  2105. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2106. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2107. N, N, N, N,
  2108. /* 0x68 - 0x6F */
  2109. I(SrcImm | Mov | Stack, em_push),
  2110. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2111. I(SrcImmByte | Mov | Stack, em_push),
  2112. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2113. D2bv(DstDI | Mov | String), /* insb, insw/insd */
  2114. D2bv(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
  2115. /* 0x70 - 0x7F */
  2116. X16(D(SrcImmByte)),
  2117. /* 0x80 - 0x87 */
  2118. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2119. G(DstMem | SrcImm | ModRM | Group, group1),
  2120. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2121. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2122. D2bv(DstMem | SrcReg | ModRM), D2bv(DstMem | SrcReg | ModRM | Lock),
  2123. /* 0x88 - 0x8F */
  2124. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2125. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2126. D(DstMem | SrcNone | ModRM | Mov), D(ModRM | SrcMem | NoAccess | DstReg),
  2127. D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
  2128. /* 0x90 - 0x97 */
  2129. X8(D(SrcAcc | DstReg)),
  2130. /* 0x98 - 0x9F */
  2131. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2132. I(SrcImmFAddr | No64, em_call_far), N,
  2133. D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
  2134. /* 0xA0 - 0xA7 */
  2135. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2136. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2137. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2138. D2bv(SrcSI | DstDI | String),
  2139. /* 0xA8 - 0xAF */
  2140. D2bv(DstAcc | SrcImm),
  2141. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2142. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2143. D2bv(SrcAcc | DstDI | String),
  2144. /* 0xB0 - 0xB7 */
  2145. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2146. /* 0xB8 - 0xBF */
  2147. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2148. /* 0xC0 - 0xC7 */
  2149. D2bv(DstMem | SrcImmByte | ModRM),
  2150. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2151. D(ImplicitOps | Stack),
  2152. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2153. G(ByteOp, group11), G(0, group11),
  2154. /* 0xC8 - 0xCF */
  2155. N, N, N, D(ImplicitOps | Stack),
  2156. D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
  2157. /* 0xD0 - 0xD7 */
  2158. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2159. N, N, N, N,
  2160. /* 0xD8 - 0xDF */
  2161. N, N, N, N, N, N, N, N,
  2162. /* 0xE0 - 0xE7 */
  2163. X4(D(SrcImmByte)),
  2164. D2bv(SrcImmUByte | DstAcc), D2bv(SrcAcc | DstImmUByte),
  2165. /* 0xE8 - 0xEF */
  2166. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2167. D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
  2168. D2bv(SrcNone | DstAcc), D2bv(SrcAcc | ImplicitOps),
  2169. /* 0xF0 - 0xF7 */
  2170. N, N, N, N,
  2171. D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
  2172. /* 0xF8 - 0xFF */
  2173. D(ImplicitOps), D(ImplicitOps), D(ImplicitOps), D(ImplicitOps),
  2174. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2175. };
  2176. static struct opcode twobyte_table[256] = {
  2177. /* 0x00 - 0x0F */
  2178. N, GD(0, &group7), N, N,
  2179. N, D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv), N,
  2180. D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
  2181. N, D(ImplicitOps | ModRM), N, N,
  2182. /* 0x10 - 0x1F */
  2183. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2184. /* 0x20 - 0x2F */
  2185. D(ModRM | DstMem | Priv | Op3264), D(ModRM | DstMem | Priv | Op3264),
  2186. D(ModRM | SrcMem | Priv | Op3264), D(ModRM | SrcMem | Priv | Op3264),
  2187. N, N, N, N,
  2188. N, N, N, N, N, N, N, N,
  2189. /* 0x30 - 0x3F */
  2190. D(ImplicitOps | Priv), I(ImplicitOps, em_rdtsc),
  2191. D(ImplicitOps | Priv), N,
  2192. D(ImplicitOps | VendorSpecific), D(ImplicitOps | Priv | VendorSpecific),
  2193. N, N,
  2194. N, N, N, N, N, N, N, N,
  2195. /* 0x40 - 0x4F */
  2196. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2197. /* 0x50 - 0x5F */
  2198. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2199. /* 0x60 - 0x6F */
  2200. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2201. /* 0x70 - 0x7F */
  2202. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2203. /* 0x80 - 0x8F */
  2204. X16(D(SrcImm)),
  2205. /* 0x90 - 0x9F */
  2206. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2207. /* 0xA0 - 0xA7 */
  2208. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2209. N, D(DstMem | SrcReg | ModRM | BitOp),
  2210. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2211. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2212. /* 0xA8 - 0xAF */
  2213. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2214. N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2215. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2216. D(DstMem | SrcReg | Src2CL | ModRM),
  2217. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2218. /* 0xB0 - 0xB7 */
  2219. D2bv(DstMem | SrcReg | ModRM | Lock),
  2220. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2221. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2222. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2223. /* 0xB8 - 0xBF */
  2224. N, N,
  2225. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2226. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2227. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2228. /* 0xC0 - 0xCF */
  2229. D2bv(DstMem | SrcReg | ModRM | Lock),
  2230. N, D(DstMem | SrcReg | ModRM | Mov),
  2231. N, N, N, GD(0, &group9),
  2232. N, N, N, N, N, N, N, N,
  2233. /* 0xD0 - 0xDF */
  2234. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2235. /* 0xE0 - 0xEF */
  2236. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2237. /* 0xF0 - 0xFF */
  2238. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2239. };
  2240. #undef D
  2241. #undef N
  2242. #undef G
  2243. #undef GD
  2244. #undef I
  2245. #undef D2bv
  2246. #undef I2bv
  2247. #undef D6ALU
  2248. static unsigned imm_size(struct decode_cache *c)
  2249. {
  2250. unsigned size;
  2251. size = (c->d & ByteOp) ? 1 : c->op_bytes;
  2252. if (size == 8)
  2253. size = 4;
  2254. return size;
  2255. }
  2256. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2257. unsigned size, bool sign_extension)
  2258. {
  2259. struct decode_cache *c = &ctxt->decode;
  2260. struct x86_emulate_ops *ops = ctxt->ops;
  2261. int rc = X86EMUL_CONTINUE;
  2262. op->type = OP_IMM;
  2263. op->bytes = size;
  2264. op->addr.mem.ea = c->eip;
  2265. /* NB. Immediates are sign-extended as necessary. */
  2266. switch (op->bytes) {
  2267. case 1:
  2268. op->val = insn_fetch(s8, 1, c->eip);
  2269. break;
  2270. case 2:
  2271. op->val = insn_fetch(s16, 2, c->eip);
  2272. break;
  2273. case 4:
  2274. op->val = insn_fetch(s32, 4, c->eip);
  2275. break;
  2276. }
  2277. if (!sign_extension) {
  2278. switch (op->bytes) {
  2279. case 1:
  2280. op->val &= 0xff;
  2281. break;
  2282. case 2:
  2283. op->val &= 0xffff;
  2284. break;
  2285. case 4:
  2286. op->val &= 0xffffffff;
  2287. break;
  2288. }
  2289. }
  2290. done:
  2291. return rc;
  2292. }
  2293. int
  2294. x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2295. {
  2296. struct x86_emulate_ops *ops = ctxt->ops;
  2297. struct decode_cache *c = &ctxt->decode;
  2298. int rc = X86EMUL_CONTINUE;
  2299. int mode = ctxt->mode;
  2300. int def_op_bytes, def_ad_bytes, dual, goffset;
  2301. struct opcode opcode, *g_mod012, *g_mod3;
  2302. struct operand memop = { .type = OP_NONE };
  2303. c->eip = ctxt->eip;
  2304. c->fetch.start = c->eip;
  2305. c->fetch.end = c->fetch.start + insn_len;
  2306. if (insn_len > 0)
  2307. memcpy(c->fetch.data, insn, insn_len);
  2308. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  2309. switch (mode) {
  2310. case X86EMUL_MODE_REAL:
  2311. case X86EMUL_MODE_VM86:
  2312. case X86EMUL_MODE_PROT16:
  2313. def_op_bytes = def_ad_bytes = 2;
  2314. break;
  2315. case X86EMUL_MODE_PROT32:
  2316. def_op_bytes = def_ad_bytes = 4;
  2317. break;
  2318. #ifdef CONFIG_X86_64
  2319. case X86EMUL_MODE_PROT64:
  2320. def_op_bytes = 4;
  2321. def_ad_bytes = 8;
  2322. break;
  2323. #endif
  2324. default:
  2325. return -1;
  2326. }
  2327. c->op_bytes = def_op_bytes;
  2328. c->ad_bytes = def_ad_bytes;
  2329. /* Legacy prefixes. */
  2330. for (;;) {
  2331. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  2332. case 0x66: /* operand-size override */
  2333. /* switch between 2/4 bytes */
  2334. c->op_bytes = def_op_bytes ^ 6;
  2335. break;
  2336. case 0x67: /* address-size override */
  2337. if (mode == X86EMUL_MODE_PROT64)
  2338. /* switch between 4/8 bytes */
  2339. c->ad_bytes = def_ad_bytes ^ 12;
  2340. else
  2341. /* switch between 2/4 bytes */
  2342. c->ad_bytes = def_ad_bytes ^ 6;
  2343. break;
  2344. case 0x26: /* ES override */
  2345. case 0x2e: /* CS override */
  2346. case 0x36: /* SS override */
  2347. case 0x3e: /* DS override */
  2348. set_seg_override(c, (c->b >> 3) & 3);
  2349. break;
  2350. case 0x64: /* FS override */
  2351. case 0x65: /* GS override */
  2352. set_seg_override(c, c->b & 7);
  2353. break;
  2354. case 0x40 ... 0x4f: /* REX */
  2355. if (mode != X86EMUL_MODE_PROT64)
  2356. goto done_prefixes;
  2357. c->rex_prefix = c->b;
  2358. continue;
  2359. case 0xf0: /* LOCK */
  2360. c->lock_prefix = 1;
  2361. break;
  2362. case 0xf2: /* REPNE/REPNZ */
  2363. c->rep_prefix = REPNE_PREFIX;
  2364. break;
  2365. case 0xf3: /* REP/REPE/REPZ */
  2366. c->rep_prefix = REPE_PREFIX;
  2367. break;
  2368. default:
  2369. goto done_prefixes;
  2370. }
  2371. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2372. c->rex_prefix = 0;
  2373. }
  2374. done_prefixes:
  2375. /* REX prefix. */
  2376. if (c->rex_prefix & 8)
  2377. c->op_bytes = 8; /* REX.W */
  2378. /* Opcode byte(s). */
  2379. opcode = opcode_table[c->b];
  2380. /* Two-byte opcode? */
  2381. if (c->b == 0x0f) {
  2382. c->twobyte = 1;
  2383. c->b = insn_fetch(u8, 1, c->eip);
  2384. opcode = twobyte_table[c->b];
  2385. }
  2386. c->d = opcode.flags;
  2387. if (c->d & Group) {
  2388. dual = c->d & GroupDual;
  2389. c->modrm = insn_fetch(u8, 1, c->eip);
  2390. --c->eip;
  2391. if (c->d & GroupDual) {
  2392. g_mod012 = opcode.u.gdual->mod012;
  2393. g_mod3 = opcode.u.gdual->mod3;
  2394. } else
  2395. g_mod012 = g_mod3 = opcode.u.group;
  2396. c->d &= ~(Group | GroupDual);
  2397. goffset = (c->modrm >> 3) & 7;
  2398. if ((c->modrm >> 6) == 3)
  2399. opcode = g_mod3[goffset];
  2400. else
  2401. opcode = g_mod012[goffset];
  2402. c->d |= opcode.flags;
  2403. }
  2404. c->execute = opcode.u.execute;
  2405. /* Unrecognised? */
  2406. if (c->d == 0 || (c->d & Undefined))
  2407. return -1;
  2408. if (!(c->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  2409. return -1;
  2410. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  2411. c->op_bytes = 8;
  2412. if (c->d & Op3264) {
  2413. if (mode == X86EMUL_MODE_PROT64)
  2414. c->op_bytes = 8;
  2415. else
  2416. c->op_bytes = 4;
  2417. }
  2418. /* ModRM and SIB bytes. */
  2419. if (c->d & ModRM) {
  2420. rc = decode_modrm(ctxt, ops, &memop);
  2421. if (!c->has_seg_override)
  2422. set_seg_override(c, c->modrm_seg);
  2423. } else if (c->d & MemAbs)
  2424. rc = decode_abs(ctxt, ops, &memop);
  2425. if (rc != X86EMUL_CONTINUE)
  2426. goto done;
  2427. if (!c->has_seg_override)
  2428. set_seg_override(c, VCPU_SREG_DS);
  2429. memop.addr.mem.seg = seg_override(ctxt, ops, c);
  2430. if (memop.type == OP_MEM && c->ad_bytes != 8)
  2431. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  2432. if (memop.type == OP_MEM && c->rip_relative)
  2433. memop.addr.mem.ea += c->eip;
  2434. /*
  2435. * Decode and fetch the source operand: register, memory
  2436. * or immediate.
  2437. */
  2438. switch (c->d & SrcMask) {
  2439. case SrcNone:
  2440. break;
  2441. case SrcReg:
  2442. decode_register_operand(&c->src, c, 0);
  2443. break;
  2444. case SrcMem16:
  2445. memop.bytes = 2;
  2446. goto srcmem_common;
  2447. case SrcMem32:
  2448. memop.bytes = 4;
  2449. goto srcmem_common;
  2450. case SrcMem:
  2451. memop.bytes = (c->d & ByteOp) ? 1 :
  2452. c->op_bytes;
  2453. srcmem_common:
  2454. c->src = memop;
  2455. break;
  2456. case SrcImmU16:
  2457. rc = decode_imm(ctxt, &c->src, 2, false);
  2458. break;
  2459. case SrcImm:
  2460. rc = decode_imm(ctxt, &c->src, imm_size(c), true);
  2461. break;
  2462. case SrcImmU:
  2463. rc = decode_imm(ctxt, &c->src, imm_size(c), false);
  2464. break;
  2465. case SrcImmByte:
  2466. rc = decode_imm(ctxt, &c->src, 1, true);
  2467. break;
  2468. case SrcImmUByte:
  2469. rc = decode_imm(ctxt, &c->src, 1, false);
  2470. break;
  2471. case SrcAcc:
  2472. c->src.type = OP_REG;
  2473. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2474. c->src.addr.reg = &c->regs[VCPU_REGS_RAX];
  2475. fetch_register_operand(&c->src);
  2476. break;
  2477. case SrcOne:
  2478. c->src.bytes = 1;
  2479. c->src.val = 1;
  2480. break;
  2481. case SrcSI:
  2482. c->src.type = OP_MEM;
  2483. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2484. c->src.addr.mem.ea =
  2485. register_address(c, c->regs[VCPU_REGS_RSI]);
  2486. c->src.addr.mem.seg = seg_override(ctxt, ops, c),
  2487. c->src.val = 0;
  2488. break;
  2489. case SrcImmFAddr:
  2490. c->src.type = OP_IMM;
  2491. c->src.addr.mem.ea = c->eip;
  2492. c->src.bytes = c->op_bytes + 2;
  2493. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  2494. break;
  2495. case SrcMemFAddr:
  2496. memop.bytes = c->op_bytes + 2;
  2497. goto srcmem_common;
  2498. break;
  2499. }
  2500. if (rc != X86EMUL_CONTINUE)
  2501. goto done;
  2502. /*
  2503. * Decode and fetch the second source operand: register, memory
  2504. * or immediate.
  2505. */
  2506. switch (c->d & Src2Mask) {
  2507. case Src2None:
  2508. break;
  2509. case Src2CL:
  2510. c->src2.bytes = 1;
  2511. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  2512. break;
  2513. case Src2ImmByte:
  2514. rc = decode_imm(ctxt, &c->src2, 1, true);
  2515. break;
  2516. case Src2One:
  2517. c->src2.bytes = 1;
  2518. c->src2.val = 1;
  2519. break;
  2520. case Src2Imm:
  2521. rc = decode_imm(ctxt, &c->src2, imm_size(c), true);
  2522. break;
  2523. }
  2524. if (rc != X86EMUL_CONTINUE)
  2525. goto done;
  2526. /* Decode and fetch the destination operand: register or memory. */
  2527. switch (c->d & DstMask) {
  2528. case DstReg:
  2529. decode_register_operand(&c->dst, c,
  2530. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  2531. break;
  2532. case DstImmUByte:
  2533. c->dst.type = OP_IMM;
  2534. c->dst.addr.mem.ea = c->eip;
  2535. c->dst.bytes = 1;
  2536. c->dst.val = insn_fetch(u8, 1, c->eip);
  2537. break;
  2538. case DstMem:
  2539. case DstMem64:
  2540. c->dst = memop;
  2541. if ((c->d & DstMask) == DstMem64)
  2542. c->dst.bytes = 8;
  2543. else
  2544. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2545. if (c->d & BitOp)
  2546. fetch_bit_operand(c);
  2547. c->dst.orig_val = c->dst.val;
  2548. break;
  2549. case DstAcc:
  2550. c->dst.type = OP_REG;
  2551. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2552. c->dst.addr.reg = &c->regs[VCPU_REGS_RAX];
  2553. fetch_register_operand(&c->dst);
  2554. c->dst.orig_val = c->dst.val;
  2555. break;
  2556. case DstDI:
  2557. c->dst.type = OP_MEM;
  2558. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  2559. c->dst.addr.mem.ea =
  2560. register_address(c, c->regs[VCPU_REGS_RDI]);
  2561. c->dst.addr.mem.seg = VCPU_SREG_ES;
  2562. c->dst.val = 0;
  2563. break;
  2564. case ImplicitOps:
  2565. /* Special instructions do their own operand decoding. */
  2566. default:
  2567. c->dst.type = OP_NONE; /* Disable writeback. */
  2568. return 0;
  2569. }
  2570. done:
  2571. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2572. }
  2573. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  2574. {
  2575. struct decode_cache *c = &ctxt->decode;
  2576. /* The second termination condition only applies for REPE
  2577. * and REPNE. Test if the repeat string operation prefix is
  2578. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2579. * corresponding termination condition according to:
  2580. * - if REPE/REPZ and ZF = 0 then done
  2581. * - if REPNE/REPNZ and ZF = 1 then done
  2582. */
  2583. if (((c->b == 0xa6) || (c->b == 0xa7) ||
  2584. (c->b == 0xae) || (c->b == 0xaf))
  2585. && (((c->rep_prefix == REPE_PREFIX) &&
  2586. ((ctxt->eflags & EFLG_ZF) == 0))
  2587. || ((c->rep_prefix == REPNE_PREFIX) &&
  2588. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  2589. return true;
  2590. return false;
  2591. }
  2592. int
  2593. x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  2594. {
  2595. struct x86_emulate_ops *ops = ctxt->ops;
  2596. u64 msr_data;
  2597. struct decode_cache *c = &ctxt->decode;
  2598. int rc = X86EMUL_CONTINUE;
  2599. int saved_dst_type = c->dst.type;
  2600. int irq; /* Used for int 3, int, and into */
  2601. ctxt->decode.mem_read.pos = 0;
  2602. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2603. rc = emulate_ud(ctxt);
  2604. goto done;
  2605. }
  2606. /* LOCK prefix is allowed only with some instructions */
  2607. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2608. rc = emulate_ud(ctxt);
  2609. goto done;
  2610. }
  2611. if ((c->d & SrcMask) == SrcMemFAddr && c->src.type != OP_MEM) {
  2612. rc = emulate_ud(ctxt);
  2613. goto done;
  2614. }
  2615. /* Privileged instruction can be executed only in CPL=0 */
  2616. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2617. rc = emulate_gp(ctxt, 0);
  2618. goto done;
  2619. }
  2620. if (c->rep_prefix && (c->d & String)) {
  2621. /* All REP prefixes have the same first termination condition */
  2622. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2623. ctxt->eip = c->eip;
  2624. goto done;
  2625. }
  2626. }
  2627. if ((c->src.type == OP_MEM) && !(c->d & NoAccess)) {
  2628. rc = read_emulated(ctxt, ops, linear(ctxt, c->src.addr.mem),
  2629. c->src.valptr, c->src.bytes);
  2630. if (rc != X86EMUL_CONTINUE)
  2631. goto done;
  2632. c->src.orig_val64 = c->src.val64;
  2633. }
  2634. if (c->src2.type == OP_MEM) {
  2635. rc = read_emulated(ctxt, ops, linear(ctxt, c->src2.addr.mem),
  2636. &c->src2.val, c->src2.bytes);
  2637. if (rc != X86EMUL_CONTINUE)
  2638. goto done;
  2639. }
  2640. if ((c->d & DstMask) == ImplicitOps)
  2641. goto special_insn;
  2642. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2643. /* optimisation - avoid slow emulated read if Mov */
  2644. rc = read_emulated(ctxt, ops, linear(ctxt, c->dst.addr.mem),
  2645. &c->dst.val, c->dst.bytes);
  2646. if (rc != X86EMUL_CONTINUE)
  2647. goto done;
  2648. }
  2649. c->dst.orig_val = c->dst.val;
  2650. special_insn:
  2651. if (c->execute) {
  2652. rc = c->execute(ctxt);
  2653. if (rc != X86EMUL_CONTINUE)
  2654. goto done;
  2655. goto writeback;
  2656. }
  2657. if (c->twobyte)
  2658. goto twobyte_insn;
  2659. switch (c->b) {
  2660. case 0x00 ... 0x05:
  2661. add: /* add */
  2662. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2663. break;
  2664. case 0x06: /* push es */
  2665. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2666. break;
  2667. case 0x07: /* pop es */
  2668. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2669. break;
  2670. case 0x08 ... 0x0d:
  2671. or: /* or */
  2672. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2673. break;
  2674. case 0x0e: /* push cs */
  2675. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2676. break;
  2677. case 0x10 ... 0x15:
  2678. adc: /* adc */
  2679. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2680. break;
  2681. case 0x16: /* push ss */
  2682. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2683. break;
  2684. case 0x17: /* pop ss */
  2685. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2686. break;
  2687. case 0x18 ... 0x1d:
  2688. sbb: /* sbb */
  2689. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2690. break;
  2691. case 0x1e: /* push ds */
  2692. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2693. break;
  2694. case 0x1f: /* pop ds */
  2695. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2696. break;
  2697. case 0x20 ... 0x25:
  2698. and: /* and */
  2699. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2700. break;
  2701. case 0x28 ... 0x2d:
  2702. sub: /* sub */
  2703. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2704. break;
  2705. case 0x30 ... 0x35:
  2706. xor: /* xor */
  2707. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2708. break;
  2709. case 0x38 ... 0x3d:
  2710. cmp: /* cmp */
  2711. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2712. break;
  2713. case 0x40 ... 0x47: /* inc r16/r32 */
  2714. emulate_1op("inc", c->dst, ctxt->eflags);
  2715. break;
  2716. case 0x48 ... 0x4f: /* dec r16/r32 */
  2717. emulate_1op("dec", c->dst, ctxt->eflags);
  2718. break;
  2719. case 0x58 ... 0x5f: /* pop reg */
  2720. pop_instruction:
  2721. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2722. break;
  2723. case 0x60: /* pusha */
  2724. rc = emulate_pusha(ctxt, ops);
  2725. break;
  2726. case 0x61: /* popa */
  2727. rc = emulate_popa(ctxt, ops);
  2728. break;
  2729. case 0x63: /* movsxd */
  2730. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2731. goto cannot_emulate;
  2732. c->dst.val = (s32) c->src.val;
  2733. break;
  2734. case 0x6c: /* insb */
  2735. case 0x6d: /* insw/insd */
  2736. c->src.val = c->regs[VCPU_REGS_RDX];
  2737. goto do_io_in;
  2738. case 0x6e: /* outsb */
  2739. case 0x6f: /* outsw/outsd */
  2740. c->dst.val = c->regs[VCPU_REGS_RDX];
  2741. goto do_io_out;
  2742. break;
  2743. case 0x70 ... 0x7f: /* jcc (short) */
  2744. if (test_cc(c->b, ctxt->eflags))
  2745. jmp_rel(c, c->src.val);
  2746. break;
  2747. case 0x80 ... 0x83: /* Grp1 */
  2748. switch (c->modrm_reg) {
  2749. case 0:
  2750. goto add;
  2751. case 1:
  2752. goto or;
  2753. case 2:
  2754. goto adc;
  2755. case 3:
  2756. goto sbb;
  2757. case 4:
  2758. goto and;
  2759. case 5:
  2760. goto sub;
  2761. case 6:
  2762. goto xor;
  2763. case 7:
  2764. goto cmp;
  2765. }
  2766. break;
  2767. case 0x84 ... 0x85:
  2768. test:
  2769. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2770. break;
  2771. case 0x86 ... 0x87: /* xchg */
  2772. xchg:
  2773. /* Write back the register source. */
  2774. c->src.val = c->dst.val;
  2775. write_register_operand(&c->src);
  2776. /*
  2777. * Write back the memory destination with implicit LOCK
  2778. * prefix.
  2779. */
  2780. c->dst.val = c->src.orig_val;
  2781. c->lock_prefix = 1;
  2782. break;
  2783. case 0x8c: /* mov r/m, sreg */
  2784. if (c->modrm_reg > VCPU_SREG_GS) {
  2785. rc = emulate_ud(ctxt);
  2786. goto done;
  2787. }
  2788. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2789. break;
  2790. case 0x8d: /* lea r16/r32, m */
  2791. c->dst.val = c->src.addr.mem.ea;
  2792. break;
  2793. case 0x8e: { /* mov seg, r/m16 */
  2794. uint16_t sel;
  2795. sel = c->src.val;
  2796. if (c->modrm_reg == VCPU_SREG_CS ||
  2797. c->modrm_reg > VCPU_SREG_GS) {
  2798. rc = emulate_ud(ctxt);
  2799. goto done;
  2800. }
  2801. if (c->modrm_reg == VCPU_SREG_SS)
  2802. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2803. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2804. c->dst.type = OP_NONE; /* Disable writeback. */
  2805. break;
  2806. }
  2807. case 0x8f: /* pop (sole member of Grp1a) */
  2808. rc = emulate_grp1a(ctxt, ops);
  2809. break;
  2810. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  2811. if (c->dst.addr.reg == &c->regs[VCPU_REGS_RAX])
  2812. break;
  2813. goto xchg;
  2814. case 0x98: /* cbw/cwde/cdqe */
  2815. switch (c->op_bytes) {
  2816. case 2: c->dst.val = (s8)c->dst.val; break;
  2817. case 4: c->dst.val = (s16)c->dst.val; break;
  2818. case 8: c->dst.val = (s32)c->dst.val; break;
  2819. }
  2820. break;
  2821. case 0x9c: /* pushf */
  2822. c->src.val = (unsigned long) ctxt->eflags;
  2823. emulate_push(ctxt, ops);
  2824. break;
  2825. case 0x9d: /* popf */
  2826. c->dst.type = OP_REG;
  2827. c->dst.addr.reg = &ctxt->eflags;
  2828. c->dst.bytes = c->op_bytes;
  2829. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2830. break;
  2831. case 0xa6 ... 0xa7: /* cmps */
  2832. c->dst.type = OP_NONE; /* Disable writeback. */
  2833. goto cmp;
  2834. case 0xa8 ... 0xa9: /* test ax, imm */
  2835. goto test;
  2836. case 0xae ... 0xaf: /* scas */
  2837. goto cmp;
  2838. case 0xc0 ... 0xc1:
  2839. emulate_grp2(ctxt);
  2840. break;
  2841. case 0xc3: /* ret */
  2842. c->dst.type = OP_REG;
  2843. c->dst.addr.reg = &c->eip;
  2844. c->dst.bytes = c->op_bytes;
  2845. goto pop_instruction;
  2846. case 0xc4: /* les */
  2847. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_ES);
  2848. break;
  2849. case 0xc5: /* lds */
  2850. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_DS);
  2851. break;
  2852. case 0xcb: /* ret far */
  2853. rc = emulate_ret_far(ctxt, ops);
  2854. break;
  2855. case 0xcc: /* int3 */
  2856. irq = 3;
  2857. goto do_interrupt;
  2858. case 0xcd: /* int n */
  2859. irq = c->src.val;
  2860. do_interrupt:
  2861. rc = emulate_int(ctxt, ops, irq);
  2862. break;
  2863. case 0xce: /* into */
  2864. if (ctxt->eflags & EFLG_OF) {
  2865. irq = 4;
  2866. goto do_interrupt;
  2867. }
  2868. break;
  2869. case 0xcf: /* iret */
  2870. rc = emulate_iret(ctxt, ops);
  2871. break;
  2872. case 0xd0 ... 0xd1: /* Grp2 */
  2873. emulate_grp2(ctxt);
  2874. break;
  2875. case 0xd2 ... 0xd3: /* Grp2 */
  2876. c->src.val = c->regs[VCPU_REGS_RCX];
  2877. emulate_grp2(ctxt);
  2878. break;
  2879. case 0xe0 ... 0xe2: /* loop/loopz/loopnz */
  2880. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2881. if (address_mask(c, c->regs[VCPU_REGS_RCX]) != 0 &&
  2882. (c->b == 0xe2 || test_cc(c->b ^ 0x5, ctxt->eflags)))
  2883. jmp_rel(c, c->src.val);
  2884. break;
  2885. case 0xe3: /* jcxz/jecxz/jrcxz */
  2886. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0)
  2887. jmp_rel(c, c->src.val);
  2888. break;
  2889. case 0xe4: /* inb */
  2890. case 0xe5: /* in */
  2891. goto do_io_in;
  2892. case 0xe6: /* outb */
  2893. case 0xe7: /* out */
  2894. goto do_io_out;
  2895. case 0xe8: /* call (near) */ {
  2896. long int rel = c->src.val;
  2897. c->src.val = (unsigned long) c->eip;
  2898. jmp_rel(c, rel);
  2899. emulate_push(ctxt, ops);
  2900. break;
  2901. }
  2902. case 0xe9: /* jmp rel */
  2903. goto jmp;
  2904. case 0xea: { /* jmp far */
  2905. unsigned short sel;
  2906. jump_far:
  2907. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2908. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2909. goto done;
  2910. c->eip = 0;
  2911. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2912. break;
  2913. }
  2914. case 0xeb:
  2915. jmp: /* jmp rel short */
  2916. jmp_rel(c, c->src.val);
  2917. c->dst.type = OP_NONE; /* Disable writeback. */
  2918. break;
  2919. case 0xec: /* in al,dx */
  2920. case 0xed: /* in (e/r)ax,dx */
  2921. c->src.val = c->regs[VCPU_REGS_RDX];
  2922. do_io_in:
  2923. c->dst.bytes = min(c->dst.bytes, 4u);
  2924. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2925. rc = emulate_gp(ctxt, 0);
  2926. goto done;
  2927. }
  2928. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2929. &c->dst.val))
  2930. goto done; /* IO is needed */
  2931. break;
  2932. case 0xee: /* out dx,al */
  2933. case 0xef: /* out dx,(e/r)ax */
  2934. c->dst.val = c->regs[VCPU_REGS_RDX];
  2935. do_io_out:
  2936. c->src.bytes = min(c->src.bytes, 4u);
  2937. if (!emulator_io_permited(ctxt, ops, c->dst.val,
  2938. c->src.bytes)) {
  2939. rc = emulate_gp(ctxt, 0);
  2940. goto done;
  2941. }
  2942. ops->pio_out_emulated(c->src.bytes, c->dst.val,
  2943. &c->src.val, 1, ctxt->vcpu);
  2944. c->dst.type = OP_NONE; /* Disable writeback. */
  2945. break;
  2946. case 0xf4: /* hlt */
  2947. ctxt->vcpu->arch.halt_request = 1;
  2948. break;
  2949. case 0xf5: /* cmc */
  2950. /* complement carry flag from eflags reg */
  2951. ctxt->eflags ^= EFLG_CF;
  2952. break;
  2953. case 0xf6 ... 0xf7: /* Grp3 */
  2954. rc = emulate_grp3(ctxt, ops);
  2955. break;
  2956. case 0xf8: /* clc */
  2957. ctxt->eflags &= ~EFLG_CF;
  2958. break;
  2959. case 0xf9: /* stc */
  2960. ctxt->eflags |= EFLG_CF;
  2961. break;
  2962. case 0xfa: /* cli */
  2963. if (emulator_bad_iopl(ctxt, ops)) {
  2964. rc = emulate_gp(ctxt, 0);
  2965. goto done;
  2966. } else
  2967. ctxt->eflags &= ~X86_EFLAGS_IF;
  2968. break;
  2969. case 0xfb: /* sti */
  2970. if (emulator_bad_iopl(ctxt, ops)) {
  2971. rc = emulate_gp(ctxt, 0);
  2972. goto done;
  2973. } else {
  2974. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2975. ctxt->eflags |= X86_EFLAGS_IF;
  2976. }
  2977. break;
  2978. case 0xfc: /* cld */
  2979. ctxt->eflags &= ~EFLG_DF;
  2980. break;
  2981. case 0xfd: /* std */
  2982. ctxt->eflags |= EFLG_DF;
  2983. break;
  2984. case 0xfe: /* Grp4 */
  2985. grp45:
  2986. rc = emulate_grp45(ctxt, ops);
  2987. break;
  2988. case 0xff: /* Grp5 */
  2989. if (c->modrm_reg == 5)
  2990. goto jump_far;
  2991. goto grp45;
  2992. default:
  2993. goto cannot_emulate;
  2994. }
  2995. if (rc != X86EMUL_CONTINUE)
  2996. goto done;
  2997. writeback:
  2998. rc = writeback(ctxt, ops);
  2999. if (rc != X86EMUL_CONTINUE)
  3000. goto done;
  3001. /*
  3002. * restore dst type in case the decoding will be reused
  3003. * (happens for string instruction )
  3004. */
  3005. c->dst.type = saved_dst_type;
  3006. if ((c->d & SrcMask) == SrcSI)
  3007. string_addr_inc(ctxt, seg_override(ctxt, ops, c),
  3008. VCPU_REGS_RSI, &c->src);
  3009. if ((c->d & DstMask) == DstDI)
  3010. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3011. &c->dst);
  3012. if (c->rep_prefix && (c->d & String)) {
  3013. struct read_cache *r = &ctxt->decode.io_read;
  3014. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  3015. if (!string_insn_completed(ctxt)) {
  3016. /*
  3017. * Re-enter guest when pio read ahead buffer is empty
  3018. * or, if it is not used, after each 1024 iteration.
  3019. */
  3020. if ((r->end != 0 || c->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3021. (r->end == 0 || r->end != r->pos)) {
  3022. /*
  3023. * Reset read cache. Usually happens before
  3024. * decode, but since instruction is restarted
  3025. * we have to do it here.
  3026. */
  3027. ctxt->decode.mem_read.end = 0;
  3028. return EMULATION_RESTART;
  3029. }
  3030. goto done; /* skip rip writeback */
  3031. }
  3032. }
  3033. ctxt->eip = c->eip;
  3034. done:
  3035. if (rc == X86EMUL_PROPAGATE_FAULT)
  3036. ctxt->have_exception = true;
  3037. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3038. twobyte_insn:
  3039. switch (c->b) {
  3040. case 0x01: /* lgdt, lidt, lmsw */
  3041. switch (c->modrm_reg) {
  3042. u16 size;
  3043. unsigned long address;
  3044. case 0: /* vmcall */
  3045. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  3046. goto cannot_emulate;
  3047. rc = kvm_fix_hypercall(ctxt->vcpu);
  3048. if (rc != X86EMUL_CONTINUE)
  3049. goto done;
  3050. /* Let the processor re-execute the fixed hypercall */
  3051. c->eip = ctxt->eip;
  3052. /* Disable writeback. */
  3053. c->dst.type = OP_NONE;
  3054. break;
  3055. case 2: /* lgdt */
  3056. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3057. &size, &address, c->op_bytes);
  3058. if (rc != X86EMUL_CONTINUE)
  3059. goto done;
  3060. realmode_lgdt(ctxt->vcpu, size, address);
  3061. /* Disable writeback. */
  3062. c->dst.type = OP_NONE;
  3063. break;
  3064. case 3: /* lidt/vmmcall */
  3065. if (c->modrm_mod == 3) {
  3066. switch (c->modrm_rm) {
  3067. case 1:
  3068. rc = kvm_fix_hypercall(ctxt->vcpu);
  3069. break;
  3070. default:
  3071. goto cannot_emulate;
  3072. }
  3073. } else {
  3074. rc = read_descriptor(ctxt, ops, c->src.addr.mem,
  3075. &size, &address,
  3076. c->op_bytes);
  3077. if (rc != X86EMUL_CONTINUE)
  3078. goto done;
  3079. realmode_lidt(ctxt->vcpu, size, address);
  3080. }
  3081. /* Disable writeback. */
  3082. c->dst.type = OP_NONE;
  3083. break;
  3084. case 4: /* smsw */
  3085. c->dst.bytes = 2;
  3086. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  3087. break;
  3088. case 6: /* lmsw */
  3089. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0eul) |
  3090. (c->src.val & 0x0f), ctxt->vcpu);
  3091. c->dst.type = OP_NONE;
  3092. break;
  3093. case 5: /* not defined */
  3094. emulate_ud(ctxt);
  3095. rc = X86EMUL_PROPAGATE_FAULT;
  3096. goto done;
  3097. case 7: /* invlpg*/
  3098. emulate_invlpg(ctxt->vcpu,
  3099. linear(ctxt, c->src.addr.mem));
  3100. /* Disable writeback. */
  3101. c->dst.type = OP_NONE;
  3102. break;
  3103. default:
  3104. goto cannot_emulate;
  3105. }
  3106. break;
  3107. case 0x05: /* syscall */
  3108. rc = emulate_syscall(ctxt, ops);
  3109. break;
  3110. case 0x06:
  3111. emulate_clts(ctxt->vcpu);
  3112. break;
  3113. case 0x09: /* wbinvd */
  3114. kvm_emulate_wbinvd(ctxt->vcpu);
  3115. break;
  3116. case 0x08: /* invd */
  3117. case 0x0d: /* GrpP (prefetch) */
  3118. case 0x18: /* Grp16 (prefetch/nop) */
  3119. break;
  3120. case 0x20: /* mov cr, reg */
  3121. switch (c->modrm_reg) {
  3122. case 1:
  3123. case 5 ... 7:
  3124. case 9 ... 15:
  3125. emulate_ud(ctxt);
  3126. rc = X86EMUL_PROPAGATE_FAULT;
  3127. goto done;
  3128. }
  3129. c->dst.val = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  3130. break;
  3131. case 0x21: /* mov from dr to reg */
  3132. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3133. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3134. emulate_ud(ctxt);
  3135. rc = X86EMUL_PROPAGATE_FAULT;
  3136. goto done;
  3137. }
  3138. ops->get_dr(c->modrm_reg, &c->dst.val, ctxt->vcpu);
  3139. break;
  3140. case 0x22: /* mov reg, cr */
  3141. if (ops->set_cr(c->modrm_reg, c->src.val, ctxt->vcpu)) {
  3142. emulate_gp(ctxt, 0);
  3143. rc = X86EMUL_PROPAGATE_FAULT;
  3144. goto done;
  3145. }
  3146. c->dst.type = OP_NONE;
  3147. break;
  3148. case 0x23: /* mov from reg to dr */
  3149. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  3150. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  3151. emulate_ud(ctxt);
  3152. rc = X86EMUL_PROPAGATE_FAULT;
  3153. goto done;
  3154. }
  3155. if (ops->set_dr(c->modrm_reg, c->src.val &
  3156. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3157. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  3158. /* #UD condition is already handled by the code above */
  3159. emulate_gp(ctxt, 0);
  3160. rc = X86EMUL_PROPAGATE_FAULT;
  3161. goto done;
  3162. }
  3163. c->dst.type = OP_NONE; /* no writeback */
  3164. break;
  3165. case 0x30:
  3166. /* wrmsr */
  3167. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  3168. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  3169. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  3170. emulate_gp(ctxt, 0);
  3171. rc = X86EMUL_PROPAGATE_FAULT;
  3172. goto done;
  3173. }
  3174. rc = X86EMUL_CONTINUE;
  3175. break;
  3176. case 0x32:
  3177. /* rdmsr */
  3178. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  3179. emulate_gp(ctxt, 0);
  3180. rc = X86EMUL_PROPAGATE_FAULT;
  3181. goto done;
  3182. } else {
  3183. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3184. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3185. }
  3186. rc = X86EMUL_CONTINUE;
  3187. break;
  3188. case 0x34: /* sysenter */
  3189. rc = emulate_sysenter(ctxt, ops);
  3190. break;
  3191. case 0x35: /* sysexit */
  3192. rc = emulate_sysexit(ctxt, ops);
  3193. break;
  3194. case 0x40 ... 0x4f: /* cmov */
  3195. c->dst.val = c->dst.orig_val = c->src.val;
  3196. if (!test_cc(c->b, ctxt->eflags))
  3197. c->dst.type = OP_NONE; /* no writeback */
  3198. break;
  3199. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3200. if (test_cc(c->b, ctxt->eflags))
  3201. jmp_rel(c, c->src.val);
  3202. break;
  3203. case 0x90 ... 0x9f: /* setcc r/m8 */
  3204. c->dst.val = test_cc(c->b, ctxt->eflags);
  3205. break;
  3206. case 0xa0: /* push fs */
  3207. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  3208. break;
  3209. case 0xa1: /* pop fs */
  3210. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  3211. break;
  3212. case 0xa3:
  3213. bt: /* bt */
  3214. c->dst.type = OP_NONE;
  3215. /* only subword offset */
  3216. c->src.val &= (c->dst.bytes << 3) - 1;
  3217. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  3218. break;
  3219. case 0xa4: /* shld imm8, r, r/m */
  3220. case 0xa5: /* shld cl, r, r/m */
  3221. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  3222. break;
  3223. case 0xa8: /* push gs */
  3224. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  3225. break;
  3226. case 0xa9: /* pop gs */
  3227. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  3228. break;
  3229. case 0xab:
  3230. bts: /* bts */
  3231. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  3232. break;
  3233. case 0xac: /* shrd imm8, r, r/m */
  3234. case 0xad: /* shrd cl, r, r/m */
  3235. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  3236. break;
  3237. case 0xae: /* clflush */
  3238. break;
  3239. case 0xb0 ... 0xb1: /* cmpxchg */
  3240. /*
  3241. * Save real source value, then compare EAX against
  3242. * destination.
  3243. */
  3244. c->src.orig_val = c->src.val;
  3245. c->src.val = c->regs[VCPU_REGS_RAX];
  3246. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3247. if (ctxt->eflags & EFLG_ZF) {
  3248. /* Success: write back to memory. */
  3249. c->dst.val = c->src.orig_val;
  3250. } else {
  3251. /* Failure: write the value we saw to EAX. */
  3252. c->dst.type = OP_REG;
  3253. c->dst.addr.reg = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3254. }
  3255. break;
  3256. case 0xb2: /* lss */
  3257. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_SS);
  3258. break;
  3259. case 0xb3:
  3260. btr: /* btr */
  3261. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3262. break;
  3263. case 0xb4: /* lfs */
  3264. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_FS);
  3265. break;
  3266. case 0xb5: /* lgs */
  3267. rc = emulate_load_segment(ctxt, ops, VCPU_SREG_GS);
  3268. break;
  3269. case 0xb6 ... 0xb7: /* movzx */
  3270. c->dst.bytes = c->op_bytes;
  3271. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3272. : (u16) c->src.val;
  3273. break;
  3274. case 0xba: /* Grp8 */
  3275. switch (c->modrm_reg & 3) {
  3276. case 0:
  3277. goto bt;
  3278. case 1:
  3279. goto bts;
  3280. case 2:
  3281. goto btr;
  3282. case 3:
  3283. goto btc;
  3284. }
  3285. break;
  3286. case 0xbb:
  3287. btc: /* btc */
  3288. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3289. break;
  3290. case 0xbc: { /* bsf */
  3291. u8 zf;
  3292. __asm__ ("bsf %2, %0; setz %1"
  3293. : "=r"(c->dst.val), "=q"(zf)
  3294. : "r"(c->src.val));
  3295. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3296. if (zf) {
  3297. ctxt->eflags |= X86_EFLAGS_ZF;
  3298. c->dst.type = OP_NONE; /* Disable writeback. */
  3299. }
  3300. break;
  3301. }
  3302. case 0xbd: { /* bsr */
  3303. u8 zf;
  3304. __asm__ ("bsr %2, %0; setz %1"
  3305. : "=r"(c->dst.val), "=q"(zf)
  3306. : "r"(c->src.val));
  3307. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3308. if (zf) {
  3309. ctxt->eflags |= X86_EFLAGS_ZF;
  3310. c->dst.type = OP_NONE; /* Disable writeback. */
  3311. }
  3312. break;
  3313. }
  3314. case 0xbe ... 0xbf: /* movsx */
  3315. c->dst.bytes = c->op_bytes;
  3316. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3317. (s16) c->src.val;
  3318. break;
  3319. case 0xc0 ... 0xc1: /* xadd */
  3320. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  3321. /* Write back the register source. */
  3322. c->src.val = c->dst.orig_val;
  3323. write_register_operand(&c->src);
  3324. break;
  3325. case 0xc3: /* movnti */
  3326. c->dst.bytes = c->op_bytes;
  3327. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3328. (u64) c->src.val;
  3329. break;
  3330. case 0xc7: /* Grp9 (cmpxchg8b) */
  3331. rc = emulate_grp9(ctxt, ops);
  3332. break;
  3333. default:
  3334. goto cannot_emulate;
  3335. }
  3336. if (rc != X86EMUL_CONTINUE)
  3337. goto done;
  3338. goto writeback;
  3339. cannot_emulate:
  3340. return -1;
  3341. }