smpboot.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <linux/cpuidle.h>
  53. #include <asm/acpi.h>
  54. #include <asm/desc.h>
  55. #include <asm/nmi.h>
  56. #include <asm/irq.h>
  57. #include <asm/idle.h>
  58. #include <asm/realmode.h>
  59. #include <asm/cpu.h>
  60. #include <asm/numa.h>
  61. #include <asm/pgtable.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/mtrr.h>
  64. #include <asm/mwait.h>
  65. #include <asm/apic.h>
  66. #include <asm/io_apic.h>
  67. #include <asm/setup.h>
  68. #include <asm/uv/uv.h>
  69. #include <linux/mc146818rtc.h>
  70. #include <asm/smpboot_hooks.h>
  71. #include <asm/i8259.h>
  72. #include <asm/realmode.h>
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. #ifdef CONFIG_HOTPLUG_CPU
  76. /*
  77. * We need this for trampoline_base protection from concurrent accesses when
  78. * off- and onlining cores wildly.
  79. */
  80. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  81. void cpu_hotplug_driver_lock(void)
  82. {
  83. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  84. }
  85. void cpu_hotplug_driver_unlock(void)
  86. {
  87. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  88. }
  89. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  90. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  91. #endif
  92. /* Number of siblings per CPU package */
  93. int smp_num_siblings = 1;
  94. EXPORT_SYMBOL(smp_num_siblings);
  95. /* Last level cache ID of each logical CPU */
  96. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  97. /* representing HT siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  100. /* representing HT and core siblings of each logical CPU */
  101. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  102. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  103. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  104. /* Per CPU bogomips and other parameters */
  105. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  106. EXPORT_PER_CPU_SYMBOL(cpu_info);
  107. atomic_t init_deasserted;
  108. /*
  109. * Report back to the Boot Processor.
  110. * Running on AP.
  111. */
  112. static void __cpuinit smp_callin(void)
  113. {
  114. int cpuid, phys_id;
  115. unsigned long timeout;
  116. /*
  117. * If waken up by an INIT in an 82489DX configuration
  118. * we may get here before an INIT-deassert IPI reaches
  119. * our local APIC. We have to wait for the IPI or we'll
  120. * lock up on an APIC access.
  121. */
  122. if (apic->wait_for_init_deassert)
  123. apic->wait_for_init_deassert(&init_deasserted);
  124. /*
  125. * (This works even if the APIC is not enabled.)
  126. */
  127. phys_id = read_apic_id();
  128. cpuid = smp_processor_id();
  129. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  130. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  131. phys_id, cpuid);
  132. }
  133. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  134. /*
  135. * STARTUP IPIs are fragile beasts as they might sometimes
  136. * trigger some glue motherboard logic. Complete APIC bus
  137. * silence for 1 second, this overestimates the time the
  138. * boot CPU is spending to send the up to 2 STARTUP IPIs
  139. * by a factor of two. This should be enough.
  140. */
  141. /*
  142. * Waiting 2s total for startup (udelay is not yet working)
  143. */
  144. timeout = jiffies + 2*HZ;
  145. while (time_before(jiffies, timeout)) {
  146. /*
  147. * Has the boot CPU finished it's STARTUP sequence?
  148. */
  149. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  150. break;
  151. cpu_relax();
  152. }
  153. if (!time_before(jiffies, timeout)) {
  154. panic("%s: CPU%d started up but did not get a callout!\n",
  155. __func__, cpuid);
  156. }
  157. /*
  158. * the boot CPU has finished the init stage and is spinning
  159. * on callin_map until we finish. We are free to set up this
  160. * CPU, first the APIC. (this is probably redundant on most
  161. * boards)
  162. */
  163. pr_debug("CALLIN, before setup_local_APIC().\n");
  164. if (apic->smp_callin_clear_local_apic)
  165. apic->smp_callin_clear_local_apic();
  166. setup_local_APIC();
  167. end_local_APIC_setup();
  168. /*
  169. * Need to setup vector mappings before we enable interrupts.
  170. */
  171. setup_vector_irq(smp_processor_id());
  172. /*
  173. * Save our processor parameters. Note: this information
  174. * is needed for clock calibration.
  175. */
  176. smp_store_cpu_info(cpuid);
  177. /*
  178. * Get our bogomips.
  179. * Update loops_per_jiffy in cpu_data. Previous call to
  180. * smp_store_cpu_info() stored a value that is close but not as
  181. * accurate as the value just calculated.
  182. */
  183. calibrate_delay();
  184. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  185. pr_debug("Stack at about %p\n", &cpuid);
  186. /*
  187. * This must be done before setting cpu_online_mask
  188. * or calling notify_cpu_starting.
  189. */
  190. set_cpu_sibling_map(raw_smp_processor_id());
  191. wmb();
  192. notify_cpu_starting(cpuid);
  193. /*
  194. * Allow the master to continue.
  195. */
  196. cpumask_set_cpu(cpuid, cpu_callin_mask);
  197. }
  198. /*
  199. * Activate a secondary processor.
  200. */
  201. notrace static void __cpuinit start_secondary(void *unused)
  202. {
  203. /*
  204. * Don't put *anything* before cpu_init(), SMP booting is too
  205. * fragile that we want to limit the things done here to the
  206. * most necessary things.
  207. */
  208. cpu_init();
  209. x86_cpuinit.early_percpu_clock_init();
  210. preempt_disable();
  211. smp_callin();
  212. #ifdef CONFIG_X86_32
  213. /* switch away from the initial page table */
  214. load_cr3(swapper_pg_dir);
  215. __flush_tlb_all();
  216. #endif
  217. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  218. barrier();
  219. /*
  220. * Check TSC synchronization with the BP:
  221. */
  222. check_tsc_sync_target();
  223. /*
  224. * We need to hold call_lock, so there is no inconsistency
  225. * between the time smp_call_function() determines number of
  226. * IPI recipients, and the time when the determination is made
  227. * for which cpus receive the IPI. Holding this
  228. * lock helps us to not include this cpu in a currently in progress
  229. * smp_call_function().
  230. *
  231. * We need to hold vector_lock so there the set of online cpus
  232. * does not change while we are assigning vectors to cpus. Holding
  233. * this lock ensures we don't half assign or remove an irq from a cpu.
  234. */
  235. ipi_call_lock();
  236. lock_vector_lock();
  237. set_cpu_online(smp_processor_id(), true);
  238. unlock_vector_lock();
  239. ipi_call_unlock();
  240. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  241. x86_platform.nmi_init();
  242. /* enable local interrupts */
  243. local_irq_enable();
  244. /* to prevent fake stack check failure in clock setup */
  245. boot_init_stack_canary();
  246. x86_cpuinit.setup_percpu_clockev();
  247. wmb();
  248. cpu_idle();
  249. }
  250. /*
  251. * The bootstrap kernel entry code has set these up. Save them for
  252. * a given CPU
  253. */
  254. void __cpuinit smp_store_cpu_info(int id)
  255. {
  256. struct cpuinfo_x86 *c = &cpu_data(id);
  257. *c = boot_cpu_data;
  258. c->cpu_index = id;
  259. if (id != 0)
  260. identify_secondary_cpu(c);
  261. }
  262. static bool __cpuinit
  263. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  264. {
  265. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  266. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  267. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  268. "[node: %d != %d]. Ignoring dependency.\n",
  269. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  270. }
  271. #define link_mask(_m, c1, c2) \
  272. do { \
  273. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  274. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  275. } while (0)
  276. static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  277. {
  278. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  279. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  280. if (c->phys_proc_id == o->phys_proc_id &&
  281. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  282. c->compute_unit_id == o->compute_unit_id)
  283. return topology_sane(c, o, "smt");
  284. } else if (c->phys_proc_id == o->phys_proc_id &&
  285. c->cpu_core_id == o->cpu_core_id) {
  286. return topology_sane(c, o, "smt");
  287. }
  288. return false;
  289. }
  290. static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  291. {
  292. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  293. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  294. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  295. return topology_sane(c, o, "llc");
  296. return false;
  297. }
  298. static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  299. {
  300. if (c->phys_proc_id == o->phys_proc_id) {
  301. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  302. return true;
  303. return topology_sane(c, o, "mc");
  304. }
  305. return false;
  306. }
  307. void __cpuinit set_cpu_sibling_map(int cpu)
  308. {
  309. bool has_mc = boot_cpu_data.x86_max_cores > 1;
  310. bool has_smt = smp_num_siblings > 1;
  311. struct cpuinfo_x86 *c = &cpu_data(cpu);
  312. struct cpuinfo_x86 *o;
  313. int i;
  314. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  315. if (!has_smt && !has_mc) {
  316. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  317. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  318. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  319. c->booted_cores = 1;
  320. return;
  321. }
  322. for_each_cpu(i, cpu_sibling_setup_mask) {
  323. o = &cpu_data(i);
  324. if ((i == cpu) || (has_smt && match_smt(c, o)))
  325. link_mask(sibling, cpu, i);
  326. if ((i == cpu) || (has_mc && match_llc(c, o)))
  327. link_mask(llc_shared, cpu, i);
  328. if ((i == cpu) || (has_mc && match_mc(c, o))) {
  329. link_mask(core, cpu, i);
  330. /*
  331. * Does this new cpu bringup a new core?
  332. */
  333. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  334. /*
  335. * for each core in package, increment
  336. * the booted_cores for this new cpu
  337. */
  338. if (cpumask_first(cpu_sibling_mask(i)) == i)
  339. c->booted_cores++;
  340. /*
  341. * increment the core count for all
  342. * the other cpus in this package
  343. */
  344. if (i != cpu)
  345. cpu_data(i).booted_cores++;
  346. } else if (i != cpu && !c->booted_cores)
  347. c->booted_cores = cpu_data(i).booted_cores;
  348. }
  349. }
  350. }
  351. /* maps the cpu to the sched domain representing multi-core */
  352. const struct cpumask *cpu_coregroup_mask(int cpu)
  353. {
  354. return cpu_llc_shared_mask(cpu);
  355. }
  356. static void impress_friends(void)
  357. {
  358. int cpu;
  359. unsigned long bogosum = 0;
  360. /*
  361. * Allow the user to impress friends.
  362. */
  363. pr_debug("Before bogomips.\n");
  364. for_each_possible_cpu(cpu)
  365. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  366. bogosum += cpu_data(cpu).loops_per_jiffy;
  367. printk(KERN_INFO
  368. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  369. num_online_cpus(),
  370. bogosum/(500000/HZ),
  371. (bogosum/(5000/HZ))%100);
  372. pr_debug("Before bogocount - setting activated=1.\n");
  373. }
  374. void __inquire_remote_apic(int apicid)
  375. {
  376. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  377. const char * const names[] = { "ID", "VERSION", "SPIV" };
  378. int timeout;
  379. u32 status;
  380. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  381. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  382. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  383. /*
  384. * Wait for idle.
  385. */
  386. status = safe_apic_wait_icr_idle();
  387. if (status)
  388. printk(KERN_CONT
  389. "a previous APIC delivery may have failed\n");
  390. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  391. timeout = 0;
  392. do {
  393. udelay(100);
  394. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  395. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  396. switch (status) {
  397. case APIC_ICR_RR_VALID:
  398. status = apic_read(APIC_RRR);
  399. printk(KERN_CONT "%08x\n", status);
  400. break;
  401. default:
  402. printk(KERN_CONT "failed\n");
  403. }
  404. }
  405. }
  406. /*
  407. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  408. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  409. * won't ... remember to clear down the APIC, etc later.
  410. */
  411. int __cpuinit
  412. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  413. {
  414. unsigned long send_status, accept_status = 0;
  415. int maxlvt;
  416. /* Target chip */
  417. /* Boot on the stack */
  418. /* Kick the second */
  419. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  420. pr_debug("Waiting for send to finish...\n");
  421. send_status = safe_apic_wait_icr_idle();
  422. /*
  423. * Give the other CPU some time to accept the IPI.
  424. */
  425. udelay(200);
  426. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  427. maxlvt = lapic_get_maxlvt();
  428. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  429. apic_write(APIC_ESR, 0);
  430. accept_status = (apic_read(APIC_ESR) & 0xEF);
  431. }
  432. pr_debug("NMI sent.\n");
  433. if (send_status)
  434. printk(KERN_ERR "APIC never delivered???\n");
  435. if (accept_status)
  436. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  437. return (send_status | accept_status);
  438. }
  439. static int __cpuinit
  440. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  441. {
  442. unsigned long send_status, accept_status = 0;
  443. int maxlvt, num_starts, j;
  444. maxlvt = lapic_get_maxlvt();
  445. /*
  446. * Be paranoid about clearing APIC errors.
  447. */
  448. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  449. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  450. apic_write(APIC_ESR, 0);
  451. apic_read(APIC_ESR);
  452. }
  453. pr_debug("Asserting INIT.\n");
  454. /*
  455. * Turn INIT on target chip
  456. */
  457. /*
  458. * Send IPI
  459. */
  460. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  461. phys_apicid);
  462. pr_debug("Waiting for send to finish...\n");
  463. send_status = safe_apic_wait_icr_idle();
  464. mdelay(10);
  465. pr_debug("Deasserting INIT.\n");
  466. /* Target chip */
  467. /* Send IPI */
  468. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  469. pr_debug("Waiting for send to finish...\n");
  470. send_status = safe_apic_wait_icr_idle();
  471. mb();
  472. atomic_set(&init_deasserted, 1);
  473. /*
  474. * Should we send STARTUP IPIs ?
  475. *
  476. * Determine this based on the APIC version.
  477. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  478. */
  479. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  480. num_starts = 2;
  481. else
  482. num_starts = 0;
  483. /*
  484. * Paravirt / VMI wants a startup IPI hook here to set up the
  485. * target processor state.
  486. */
  487. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  488. stack_start);
  489. /*
  490. * Run STARTUP IPI loop.
  491. */
  492. pr_debug("#startup loops: %d.\n", num_starts);
  493. for (j = 1; j <= num_starts; j++) {
  494. pr_debug("Sending STARTUP #%d.\n", j);
  495. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  496. apic_write(APIC_ESR, 0);
  497. apic_read(APIC_ESR);
  498. pr_debug("After apic_write.\n");
  499. /*
  500. * STARTUP IPI
  501. */
  502. /* Target chip */
  503. /* Boot on the stack */
  504. /* Kick the second */
  505. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  506. phys_apicid);
  507. /*
  508. * Give the other CPU some time to accept the IPI.
  509. */
  510. udelay(300);
  511. pr_debug("Startup point 1.\n");
  512. pr_debug("Waiting for send to finish...\n");
  513. send_status = safe_apic_wait_icr_idle();
  514. /*
  515. * Give the other CPU some time to accept the IPI.
  516. */
  517. udelay(200);
  518. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  519. apic_write(APIC_ESR, 0);
  520. accept_status = (apic_read(APIC_ESR) & 0xEF);
  521. if (send_status || accept_status)
  522. break;
  523. }
  524. pr_debug("After Startup.\n");
  525. if (send_status)
  526. printk(KERN_ERR "APIC never delivered???\n");
  527. if (accept_status)
  528. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  529. return (send_status | accept_status);
  530. }
  531. /* reduce the number of lines printed when booting a large cpu count system */
  532. static void __cpuinit announce_cpu(int cpu, int apicid)
  533. {
  534. static int current_node = -1;
  535. int node = early_cpu_to_node(cpu);
  536. if (system_state == SYSTEM_BOOTING) {
  537. if (node != current_node) {
  538. if (current_node > (-1))
  539. pr_cont(" Ok.\n");
  540. current_node = node;
  541. pr_info("Booting Node %3d, Processors ", node);
  542. }
  543. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  544. return;
  545. } else
  546. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  547. node, cpu, apicid);
  548. }
  549. /*
  550. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  551. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  552. * Returns zero if CPU booted OK, else error code from
  553. * ->wakeup_secondary_cpu.
  554. */
  555. static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  556. {
  557. volatile u32 *trampoline_status =
  558. (volatile u32 *) __va(real_mode_header->trampoline_status);
  559. /* start_ip had better be page-aligned! */
  560. unsigned long start_ip = real_mode_header->trampoline_start;
  561. unsigned long boot_error = 0;
  562. int timeout;
  563. alternatives_smp_switch(1);
  564. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  565. (THREAD_SIZE + task_stack_page(idle))) - 1);
  566. per_cpu(current_task, cpu) = idle;
  567. #ifdef CONFIG_X86_32
  568. /* Stack for startup_32 can be just as for start_secondary onwards */
  569. irq_ctx_init(cpu);
  570. #else
  571. clear_tsk_thread_flag(idle, TIF_FORK);
  572. initial_gs = per_cpu_offset(cpu);
  573. per_cpu(kernel_stack, cpu) =
  574. (unsigned long)task_stack_page(idle) -
  575. KERNEL_STACK_OFFSET + THREAD_SIZE;
  576. #endif
  577. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  578. initial_code = (unsigned long)start_secondary;
  579. stack_start = idle->thread.sp;
  580. /* So we see what's up */
  581. announce_cpu(cpu, apicid);
  582. /*
  583. * This grunge runs the startup process for
  584. * the targeted processor.
  585. */
  586. atomic_set(&init_deasserted, 0);
  587. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  588. pr_debug("Setting warm reset code and vector.\n");
  589. smpboot_setup_warm_reset_vector(start_ip);
  590. /*
  591. * Be paranoid about clearing APIC errors.
  592. */
  593. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  594. apic_write(APIC_ESR, 0);
  595. apic_read(APIC_ESR);
  596. }
  597. }
  598. /*
  599. * Kick the secondary CPU. Use the method in the APIC driver
  600. * if it's defined - or use an INIT boot APIC message otherwise:
  601. */
  602. if (apic->wakeup_secondary_cpu)
  603. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  604. else
  605. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  606. if (!boot_error) {
  607. /*
  608. * allow APs to start initializing.
  609. */
  610. pr_debug("Before Callout %d.\n", cpu);
  611. cpumask_set_cpu(cpu, cpu_callout_mask);
  612. pr_debug("After Callout %d.\n", cpu);
  613. /*
  614. * Wait 5s total for a response
  615. */
  616. for (timeout = 0; timeout < 50000; timeout++) {
  617. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  618. break; /* It has booted */
  619. udelay(100);
  620. /*
  621. * Allow other tasks to run while we wait for the
  622. * AP to come online. This also gives a chance
  623. * for the MTRR work(triggered by the AP coming online)
  624. * to be completed in the stop machine context.
  625. */
  626. schedule();
  627. }
  628. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  629. print_cpu_msr(&cpu_data(cpu));
  630. pr_debug("CPU%d: has booted.\n", cpu);
  631. } else {
  632. boot_error = 1;
  633. if (*trampoline_status == 0xA5A5A5A5)
  634. /* trampoline started but...? */
  635. pr_err("CPU%d: Stuck ??\n", cpu);
  636. else
  637. /* trampoline code not run */
  638. pr_err("CPU%d: Not responding.\n", cpu);
  639. if (apic->inquire_remote_apic)
  640. apic->inquire_remote_apic(apicid);
  641. }
  642. }
  643. if (boot_error) {
  644. /* Try to put things back the way they were before ... */
  645. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  646. /* was set by do_boot_cpu() */
  647. cpumask_clear_cpu(cpu, cpu_callout_mask);
  648. /* was set by cpu_init() */
  649. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  650. set_cpu_present(cpu, false);
  651. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  652. }
  653. /* mark "stuck" area as not stuck */
  654. *trampoline_status = 0;
  655. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  656. /*
  657. * Cleanup possible dangling ends...
  658. */
  659. smpboot_restore_warm_reset_vector();
  660. }
  661. return boot_error;
  662. }
  663. int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  664. {
  665. int apicid = apic->cpu_present_to_apicid(cpu);
  666. unsigned long flags;
  667. int err;
  668. WARN_ON(irqs_disabled());
  669. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  670. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  671. !physid_isset(apicid, phys_cpu_present_map) ||
  672. !apic->apic_id_valid(apicid)) {
  673. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  674. return -EINVAL;
  675. }
  676. /*
  677. * Already booted CPU?
  678. */
  679. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  680. pr_debug("do_boot_cpu %d Already started\n", cpu);
  681. return -ENOSYS;
  682. }
  683. /*
  684. * Save current MTRR state in case it was changed since early boot
  685. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  686. */
  687. mtrr_save_state();
  688. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  689. err = do_boot_cpu(apicid, cpu, tidle);
  690. if (err) {
  691. pr_debug("do_boot_cpu failed %d\n", err);
  692. return -EIO;
  693. }
  694. /*
  695. * Check TSC synchronization with the AP (keep irqs disabled
  696. * while doing so):
  697. */
  698. local_irq_save(flags);
  699. check_tsc_sync_source(cpu);
  700. local_irq_restore(flags);
  701. while (!cpu_online(cpu)) {
  702. cpu_relax();
  703. touch_nmi_watchdog();
  704. }
  705. return 0;
  706. }
  707. /**
  708. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  709. */
  710. void arch_disable_smp_support(void)
  711. {
  712. disable_ioapic_support();
  713. }
  714. /*
  715. * Fall back to non SMP mode after errors.
  716. *
  717. * RED-PEN audit/test this more. I bet there is more state messed up here.
  718. */
  719. static __init void disable_smp(void)
  720. {
  721. init_cpu_present(cpumask_of(0));
  722. init_cpu_possible(cpumask_of(0));
  723. smpboot_clear_io_apic_irqs();
  724. if (smp_found_config)
  725. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  726. else
  727. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  728. cpumask_set_cpu(0, cpu_sibling_mask(0));
  729. cpumask_set_cpu(0, cpu_core_mask(0));
  730. }
  731. /*
  732. * Various sanity checks.
  733. */
  734. static int __init smp_sanity_check(unsigned max_cpus)
  735. {
  736. preempt_disable();
  737. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  738. if (def_to_bigsmp && nr_cpu_ids > 8) {
  739. unsigned int cpu;
  740. unsigned nr;
  741. printk(KERN_WARNING
  742. "More than 8 CPUs detected - skipping them.\n"
  743. "Use CONFIG_X86_BIGSMP.\n");
  744. nr = 0;
  745. for_each_present_cpu(cpu) {
  746. if (nr >= 8)
  747. set_cpu_present(cpu, false);
  748. nr++;
  749. }
  750. nr = 0;
  751. for_each_possible_cpu(cpu) {
  752. if (nr >= 8)
  753. set_cpu_possible(cpu, false);
  754. nr++;
  755. }
  756. nr_cpu_ids = 8;
  757. }
  758. #endif
  759. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  760. printk(KERN_WARNING
  761. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  762. hard_smp_processor_id());
  763. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  764. }
  765. /*
  766. * If we couldn't find an SMP configuration at boot time,
  767. * get out of here now!
  768. */
  769. if (!smp_found_config && !acpi_lapic) {
  770. preempt_enable();
  771. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  772. disable_smp();
  773. if (APIC_init_uniprocessor())
  774. printk(KERN_NOTICE "Local APIC not detected."
  775. " Using dummy APIC emulation.\n");
  776. return -1;
  777. }
  778. /*
  779. * Should not be necessary because the MP table should list the boot
  780. * CPU too, but we do it for the sake of robustness anyway.
  781. */
  782. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  783. printk(KERN_NOTICE
  784. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  785. boot_cpu_physical_apicid);
  786. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  787. }
  788. preempt_enable();
  789. /*
  790. * If we couldn't find a local APIC, then get out of here now!
  791. */
  792. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  793. !cpu_has_apic) {
  794. if (!disable_apic) {
  795. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  796. boot_cpu_physical_apicid);
  797. pr_err("... forcing use of dummy APIC emulation."
  798. "(tell your hw vendor)\n");
  799. }
  800. smpboot_clear_io_apic();
  801. disable_ioapic_support();
  802. return -1;
  803. }
  804. verify_local_APIC();
  805. /*
  806. * If SMP should be disabled, then really disable it!
  807. */
  808. if (!max_cpus) {
  809. printk(KERN_INFO "SMP mode deactivated.\n");
  810. smpboot_clear_io_apic();
  811. connect_bsp_APIC();
  812. setup_local_APIC();
  813. bsp_end_local_APIC_setup();
  814. return -1;
  815. }
  816. return 0;
  817. }
  818. static void __init smp_cpu_index_default(void)
  819. {
  820. int i;
  821. struct cpuinfo_x86 *c;
  822. for_each_possible_cpu(i) {
  823. c = &cpu_data(i);
  824. /* mark all to hotplug */
  825. c->cpu_index = nr_cpu_ids;
  826. }
  827. }
  828. /*
  829. * Prepare for SMP bootup. The MP table or ACPI has been read
  830. * earlier. Just do some sanity checking here and enable APIC mode.
  831. */
  832. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  833. {
  834. unsigned int i;
  835. preempt_disable();
  836. smp_cpu_index_default();
  837. /*
  838. * Setup boot CPU information
  839. */
  840. smp_store_cpu_info(0); /* Final full version of the data */
  841. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  842. mb();
  843. current_thread_info()->cpu = 0; /* needed? */
  844. for_each_possible_cpu(i) {
  845. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  846. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  847. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  848. }
  849. set_cpu_sibling_map(0);
  850. if (smp_sanity_check(max_cpus) < 0) {
  851. printk(KERN_INFO "SMP disabled\n");
  852. disable_smp();
  853. goto out;
  854. }
  855. default_setup_apic_routing();
  856. preempt_disable();
  857. if (read_apic_id() != boot_cpu_physical_apicid) {
  858. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  859. read_apic_id(), boot_cpu_physical_apicid);
  860. /* Or can we switch back to PIC here? */
  861. }
  862. preempt_enable();
  863. connect_bsp_APIC();
  864. /*
  865. * Switch from PIC to APIC mode.
  866. */
  867. setup_local_APIC();
  868. /*
  869. * Enable IO APIC before setting up error vector
  870. */
  871. if (!skip_ioapic_setup && nr_ioapics)
  872. enable_IO_APIC();
  873. bsp_end_local_APIC_setup();
  874. if (apic->setup_portio_remap)
  875. apic->setup_portio_remap();
  876. smpboot_setup_io_apic();
  877. /*
  878. * Set up local APIC timer on boot CPU.
  879. */
  880. printk(KERN_INFO "CPU%d: ", 0);
  881. print_cpu_info(&cpu_data(0));
  882. x86_init.timers.setup_percpu_clockev();
  883. if (is_uv_system())
  884. uv_system_init();
  885. set_mtrr_aps_delayed_init();
  886. out:
  887. preempt_enable();
  888. }
  889. void arch_disable_nonboot_cpus_begin(void)
  890. {
  891. /*
  892. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  893. * In the suspend path, we will be back in the SMP mode shortly anyways.
  894. */
  895. skip_smp_alternatives = true;
  896. }
  897. void arch_disable_nonboot_cpus_end(void)
  898. {
  899. skip_smp_alternatives = false;
  900. }
  901. void arch_enable_nonboot_cpus_begin(void)
  902. {
  903. set_mtrr_aps_delayed_init();
  904. }
  905. void arch_enable_nonboot_cpus_end(void)
  906. {
  907. mtrr_aps_init();
  908. }
  909. /*
  910. * Early setup to make printk work.
  911. */
  912. void __init native_smp_prepare_boot_cpu(void)
  913. {
  914. int me = smp_processor_id();
  915. switch_to_new_gdt(me);
  916. /* already set me in cpu_online_mask in boot_cpu_init() */
  917. cpumask_set_cpu(me, cpu_callout_mask);
  918. per_cpu(cpu_state, me) = CPU_ONLINE;
  919. }
  920. void __init native_smp_cpus_done(unsigned int max_cpus)
  921. {
  922. pr_debug("Boot done.\n");
  923. nmi_selftest();
  924. impress_friends();
  925. #ifdef CONFIG_X86_IO_APIC
  926. setup_ioapic_dest();
  927. #endif
  928. mtrr_aps_init();
  929. }
  930. static int __initdata setup_possible_cpus = -1;
  931. static int __init _setup_possible_cpus(char *str)
  932. {
  933. get_option(&str, &setup_possible_cpus);
  934. return 0;
  935. }
  936. early_param("possible_cpus", _setup_possible_cpus);
  937. /*
  938. * cpu_possible_mask should be static, it cannot change as cpu's
  939. * are onlined, or offlined. The reason is per-cpu data-structures
  940. * are allocated by some modules at init time, and dont expect to
  941. * do this dynamically on cpu arrival/departure.
  942. * cpu_present_mask on the other hand can change dynamically.
  943. * In case when cpu_hotplug is not compiled, then we resort to current
  944. * behaviour, which is cpu_possible == cpu_present.
  945. * - Ashok Raj
  946. *
  947. * Three ways to find out the number of additional hotplug CPUs:
  948. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  949. * - The user can overwrite it with possible_cpus=NUM
  950. * - Otherwise don't reserve additional CPUs.
  951. * We do this because additional CPUs waste a lot of memory.
  952. * -AK
  953. */
  954. __init void prefill_possible_map(void)
  955. {
  956. int i, possible;
  957. /* no processor from mptable or madt */
  958. if (!num_processors)
  959. num_processors = 1;
  960. i = setup_max_cpus ?: 1;
  961. if (setup_possible_cpus == -1) {
  962. possible = num_processors;
  963. #ifdef CONFIG_HOTPLUG_CPU
  964. if (setup_max_cpus)
  965. possible += disabled_cpus;
  966. #else
  967. if (possible > i)
  968. possible = i;
  969. #endif
  970. } else
  971. possible = setup_possible_cpus;
  972. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  973. /* nr_cpu_ids could be reduced via nr_cpus= */
  974. if (possible > nr_cpu_ids) {
  975. printk(KERN_WARNING
  976. "%d Processors exceeds NR_CPUS limit of %d\n",
  977. possible, nr_cpu_ids);
  978. possible = nr_cpu_ids;
  979. }
  980. #ifdef CONFIG_HOTPLUG_CPU
  981. if (!setup_max_cpus)
  982. #endif
  983. if (possible > i) {
  984. printk(KERN_WARNING
  985. "%d Processors exceeds max_cpus limit of %u\n",
  986. possible, setup_max_cpus);
  987. possible = i;
  988. }
  989. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  990. possible, max_t(int, possible - num_processors, 0));
  991. for (i = 0; i < possible; i++)
  992. set_cpu_possible(i, true);
  993. for (; i < NR_CPUS; i++)
  994. set_cpu_possible(i, false);
  995. nr_cpu_ids = possible;
  996. }
  997. #ifdef CONFIG_HOTPLUG_CPU
  998. static void remove_siblinginfo(int cpu)
  999. {
  1000. int sibling;
  1001. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1002. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1003. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1004. /*/
  1005. * last thread sibling in this cpu core going down
  1006. */
  1007. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1008. cpu_data(sibling).booted_cores--;
  1009. }
  1010. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1011. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1012. cpumask_clear(cpu_sibling_mask(cpu));
  1013. cpumask_clear(cpu_core_mask(cpu));
  1014. c->phys_proc_id = 0;
  1015. c->cpu_core_id = 0;
  1016. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1017. }
  1018. static void __ref remove_cpu_from_maps(int cpu)
  1019. {
  1020. set_cpu_online(cpu, false);
  1021. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1022. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1023. /* was set by cpu_init() */
  1024. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1025. numa_remove_cpu(cpu);
  1026. }
  1027. void cpu_disable_common(void)
  1028. {
  1029. int cpu = smp_processor_id();
  1030. remove_siblinginfo(cpu);
  1031. /* It's now safe to remove this processor from the online map */
  1032. lock_vector_lock();
  1033. remove_cpu_from_maps(cpu);
  1034. unlock_vector_lock();
  1035. fixup_irqs();
  1036. }
  1037. int native_cpu_disable(void)
  1038. {
  1039. int cpu = smp_processor_id();
  1040. /*
  1041. * Perhaps use cpufreq to drop frequency, but that could go
  1042. * into generic code.
  1043. *
  1044. * We won't take down the boot processor on i386 due to some
  1045. * interrupts only being able to be serviced by the BSP.
  1046. * Especially so if we're not using an IOAPIC -zwane
  1047. */
  1048. if (cpu == 0)
  1049. return -EBUSY;
  1050. clear_local_APIC();
  1051. cpu_disable_common();
  1052. return 0;
  1053. }
  1054. void native_cpu_die(unsigned int cpu)
  1055. {
  1056. /* We don't do anything here: idle task is faking death itself. */
  1057. unsigned int i;
  1058. for (i = 0; i < 10; i++) {
  1059. /* They ack this in play_dead by setting CPU_DEAD */
  1060. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1061. if (system_state == SYSTEM_RUNNING)
  1062. pr_info("CPU %u is now offline\n", cpu);
  1063. if (1 == num_online_cpus())
  1064. alternatives_smp_switch(0);
  1065. return;
  1066. }
  1067. msleep(100);
  1068. }
  1069. pr_err("CPU %u didn't die...\n", cpu);
  1070. }
  1071. void play_dead_common(void)
  1072. {
  1073. idle_task_exit();
  1074. reset_lazy_tlbstate();
  1075. amd_e400_remove_cpu(raw_smp_processor_id());
  1076. mb();
  1077. /* Ack it */
  1078. __this_cpu_write(cpu_state, CPU_DEAD);
  1079. /*
  1080. * With physical CPU hotplug, we should halt the cpu
  1081. */
  1082. local_irq_disable();
  1083. }
  1084. /*
  1085. * We need to flush the caches before going to sleep, lest we have
  1086. * dirty data in our caches when we come back up.
  1087. */
  1088. static inline void mwait_play_dead(void)
  1089. {
  1090. unsigned int eax, ebx, ecx, edx;
  1091. unsigned int highest_cstate = 0;
  1092. unsigned int highest_subcstate = 0;
  1093. int i;
  1094. void *mwait_ptr;
  1095. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1096. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1097. return;
  1098. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1099. return;
  1100. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1101. return;
  1102. eax = CPUID_MWAIT_LEAF;
  1103. ecx = 0;
  1104. native_cpuid(&eax, &ebx, &ecx, &edx);
  1105. /*
  1106. * eax will be 0 if EDX enumeration is not valid.
  1107. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1108. */
  1109. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1110. eax = 0;
  1111. } else {
  1112. edx >>= MWAIT_SUBSTATE_SIZE;
  1113. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1114. if (edx & MWAIT_SUBSTATE_MASK) {
  1115. highest_cstate = i;
  1116. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1117. }
  1118. }
  1119. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1120. (highest_subcstate - 1);
  1121. }
  1122. /*
  1123. * This should be a memory location in a cache line which is
  1124. * unlikely to be touched by other processors. The actual
  1125. * content is immaterial as it is not actually modified in any way.
  1126. */
  1127. mwait_ptr = &current_thread_info()->flags;
  1128. wbinvd();
  1129. while (1) {
  1130. /*
  1131. * The CLFLUSH is a workaround for erratum AAI65 for
  1132. * the Xeon 7400 series. It's not clear it is actually
  1133. * needed, but it should be harmless in either case.
  1134. * The WBINVD is insufficient due to the spurious-wakeup
  1135. * case where we return around the loop.
  1136. */
  1137. clflush(mwait_ptr);
  1138. __monitor(mwait_ptr, 0, 0);
  1139. mb();
  1140. __mwait(eax, 0);
  1141. }
  1142. }
  1143. static inline void hlt_play_dead(void)
  1144. {
  1145. if (__this_cpu_read(cpu_info.x86) >= 4)
  1146. wbinvd();
  1147. while (1) {
  1148. native_halt();
  1149. }
  1150. }
  1151. void native_play_dead(void)
  1152. {
  1153. play_dead_common();
  1154. tboot_shutdown(TB_SHUTDOWN_WFS);
  1155. mwait_play_dead(); /* Only returns on failure */
  1156. if (cpuidle_play_dead())
  1157. hlt_play_dead();
  1158. }
  1159. #else /* ... !CONFIG_HOTPLUG_CPU */
  1160. int native_cpu_disable(void)
  1161. {
  1162. return -ENOSYS;
  1163. }
  1164. void native_cpu_die(unsigned int cpu)
  1165. {
  1166. /* We said "no" in __cpu_disable */
  1167. BUG();
  1168. }
  1169. void native_play_dead(void)
  1170. {
  1171. BUG();
  1172. }
  1173. #endif