at91rm9200.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. /*
  2. * arch/arm/mach-at91rm9200/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <asm/mach/arch.h>
  14. #include <asm/mach/map.h>
  15. #include <asm/arch/at91rm9200.h>
  16. #include <asm/arch/at91_pmc.h>
  17. #include <asm/arch/at91_st.h>
  18. #include "generic.h"
  19. #include "clock.h"
  20. static struct map_desc at91rm9200_io_desc[] __initdata = {
  21. {
  22. .virtual = AT91_VA_BASE_SYS,
  23. .pfn = __phys_to_pfn(AT91_BASE_SYS),
  24. .length = SZ_4K,
  25. .type = MT_DEVICE,
  26. }, {
  27. .virtual = AT91_VA_BASE_SPI,
  28. .pfn = __phys_to_pfn(AT91RM9200_BASE_SPI),
  29. .length = SZ_16K,
  30. .type = MT_DEVICE,
  31. }, {
  32. .virtual = AT91_VA_BASE_EMAC,
  33. .pfn = __phys_to_pfn(AT91RM9200_BASE_EMAC),
  34. .length = SZ_16K,
  35. .type = MT_DEVICE,
  36. }, {
  37. .virtual = AT91_VA_BASE_TWI,
  38. .pfn = __phys_to_pfn(AT91RM9200_BASE_TWI),
  39. .length = SZ_16K,
  40. .type = MT_DEVICE,
  41. }, {
  42. .virtual = AT91_VA_BASE_MCI,
  43. .pfn = __phys_to_pfn(AT91RM9200_BASE_MCI),
  44. .length = SZ_16K,
  45. .type = MT_DEVICE,
  46. }, {
  47. .virtual = AT91_VA_BASE_UDP,
  48. .pfn = __phys_to_pfn(AT91RM9200_BASE_UDP),
  49. .length = SZ_16K,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = AT91_SRAM_VIRT_BASE,
  53. .pfn = __phys_to_pfn(AT91RM9200_SRAM_BASE),
  54. .length = AT91RM9200_SRAM_SIZE,
  55. .type = MT_DEVICE,
  56. },
  57. };
  58. /* --------------------------------------------------------------------
  59. * Clocks
  60. * -------------------------------------------------------------------- */
  61. /*
  62. * The peripheral clocks.
  63. */
  64. static struct clk udc_clk = {
  65. .name = "udc_clk",
  66. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  67. .type = CLK_TYPE_PERIPHERAL,
  68. };
  69. static struct clk ohci_clk = {
  70. .name = "ohci_clk",
  71. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  72. .type = CLK_TYPE_PERIPHERAL,
  73. };
  74. static struct clk ether_clk = {
  75. .name = "ether_clk",
  76. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  77. .type = CLK_TYPE_PERIPHERAL,
  78. };
  79. static struct clk mmc_clk = {
  80. .name = "mci_clk",
  81. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  82. .type = CLK_TYPE_PERIPHERAL,
  83. };
  84. static struct clk twi_clk = {
  85. .name = "twi_clk",
  86. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  87. .type = CLK_TYPE_PERIPHERAL,
  88. };
  89. static struct clk usart0_clk = {
  90. .name = "usart0_clk",
  91. .pmc_mask = 1 << AT91RM9200_ID_US0,
  92. .type = CLK_TYPE_PERIPHERAL,
  93. };
  94. static struct clk usart1_clk = {
  95. .name = "usart1_clk",
  96. .pmc_mask = 1 << AT91RM9200_ID_US1,
  97. .type = CLK_TYPE_PERIPHERAL,
  98. };
  99. static struct clk usart2_clk = {
  100. .name = "usart2_clk",
  101. .pmc_mask = 1 << AT91RM9200_ID_US2,
  102. .type = CLK_TYPE_PERIPHERAL,
  103. };
  104. static struct clk usart3_clk = {
  105. .name = "usart3_clk",
  106. .pmc_mask = 1 << AT91RM9200_ID_US3,
  107. .type = CLK_TYPE_PERIPHERAL,
  108. };
  109. static struct clk spi_clk = {
  110. .name = "spi_clk",
  111. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  112. .type = CLK_TYPE_PERIPHERAL,
  113. };
  114. static struct clk pioA_clk = {
  115. .name = "pioA_clk",
  116. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  117. .type = CLK_TYPE_PERIPHERAL,
  118. };
  119. static struct clk pioB_clk = {
  120. .name = "pioB_clk",
  121. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  122. .type = CLK_TYPE_PERIPHERAL,
  123. };
  124. static struct clk pioC_clk = {
  125. .name = "pioC_clk",
  126. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  127. .type = CLK_TYPE_PERIPHERAL,
  128. };
  129. static struct clk pioD_clk = {
  130. .name = "pioD_clk",
  131. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  132. .type = CLK_TYPE_PERIPHERAL,
  133. };
  134. static struct clk *periph_clocks[] __initdata = {
  135. &pioA_clk,
  136. &pioB_clk,
  137. &pioC_clk,
  138. &pioD_clk,
  139. &usart0_clk,
  140. &usart1_clk,
  141. &usart2_clk,
  142. &usart3_clk,
  143. &mmc_clk,
  144. &udc_clk,
  145. &twi_clk,
  146. &spi_clk,
  147. // ssc 0 .. ssc2
  148. // tc0 .. tc5
  149. &ohci_clk,
  150. &ether_clk,
  151. // irq0 .. irq6
  152. };
  153. /*
  154. * The four programmable clocks.
  155. * You must configure pin multiplexing to bring these signals out.
  156. */
  157. static struct clk pck0 = {
  158. .name = "pck0",
  159. .pmc_mask = AT91_PMC_PCK0,
  160. .type = CLK_TYPE_PROGRAMMABLE,
  161. .id = 0,
  162. };
  163. static struct clk pck1 = {
  164. .name = "pck1",
  165. .pmc_mask = AT91_PMC_PCK1,
  166. .type = CLK_TYPE_PROGRAMMABLE,
  167. .id = 1,
  168. };
  169. static struct clk pck2 = {
  170. .name = "pck2",
  171. .pmc_mask = AT91_PMC_PCK2,
  172. .type = CLK_TYPE_PROGRAMMABLE,
  173. .id = 2,
  174. };
  175. static struct clk pck3 = {
  176. .name = "pck3",
  177. .pmc_mask = AT91_PMC_PCK3,
  178. .type = CLK_TYPE_PROGRAMMABLE,
  179. .id = 3,
  180. };
  181. static void __init at91rm9200_register_clocks(void)
  182. {
  183. int i;
  184. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  185. clk_register(periph_clocks[i]);
  186. clk_register(&pck0);
  187. clk_register(&pck1);
  188. clk_register(&pck2);
  189. clk_register(&pck3);
  190. }
  191. /* --------------------------------------------------------------------
  192. * GPIO
  193. * -------------------------------------------------------------------- */
  194. static struct at91_gpio_bank at91rm9200_gpio[] = {
  195. {
  196. .id = AT91RM9200_ID_PIOA,
  197. .offset = AT91_PIOA,
  198. .clock = &pioA_clk,
  199. }, {
  200. .id = AT91RM9200_ID_PIOB,
  201. .offset = AT91_PIOB,
  202. .clock = &pioB_clk,
  203. }, {
  204. .id = AT91RM9200_ID_PIOC,
  205. .offset = AT91_PIOC,
  206. .clock = &pioC_clk,
  207. }, {
  208. .id = AT91RM9200_ID_PIOD,
  209. .offset = AT91_PIOD,
  210. .clock = &pioD_clk,
  211. }
  212. };
  213. static void at91rm9200_reset(void)
  214. {
  215. /*
  216. * Perform a hardware reset with the use of the Watchdog timer.
  217. */
  218. at91_sys_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  219. at91_sys_write(AT91_ST_CR, AT91_ST_WDRST);
  220. }
  221. /* --------------------------------------------------------------------
  222. * AT91RM9200 processor initialization
  223. * -------------------------------------------------------------------- */
  224. void __init at91rm9200_initialize(unsigned long main_clock, unsigned short banks)
  225. {
  226. /* Map peripherals */
  227. iotable_init(at91rm9200_io_desc, ARRAY_SIZE(at91rm9200_io_desc));
  228. at91_arch_reset = at91rm9200_reset;
  229. at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  230. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  231. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  232. | (1 << AT91RM9200_ID_IRQ6);
  233. /* Init clock subsystem */
  234. at91_clock_init(main_clock);
  235. /* Register the processor-specific clocks */
  236. at91rm9200_register_clocks();
  237. /* Initialize GPIO subsystem */
  238. at91_gpio_init(at91rm9200_gpio, banks);
  239. }
  240. /* --------------------------------------------------------------------
  241. * Interrupt initialization
  242. * -------------------------------------------------------------------- */
  243. /*
  244. * The default interrupt priority levels (0 = lowest, 7 = highest).
  245. */
  246. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  247. 7, /* Advanced Interrupt Controller (FIQ) */
  248. 7, /* System Peripherals */
  249. 0, /* Parallel IO Controller A */
  250. 0, /* Parallel IO Controller B */
  251. 0, /* Parallel IO Controller C */
  252. 0, /* Parallel IO Controller D */
  253. 6, /* USART 0 */
  254. 6, /* USART 1 */
  255. 6, /* USART 2 */
  256. 6, /* USART 3 */
  257. 0, /* Multimedia Card Interface */
  258. 4, /* USB Device Port */
  259. 0, /* Two-Wire Interface */
  260. 6, /* Serial Peripheral Interface */
  261. 5, /* Serial Synchronous Controller 0 */
  262. 5, /* Serial Synchronous Controller 1 */
  263. 5, /* Serial Synchronous Controller 2 */
  264. 0, /* Timer Counter 0 */
  265. 0, /* Timer Counter 1 */
  266. 0, /* Timer Counter 2 */
  267. 0, /* Timer Counter 3 */
  268. 0, /* Timer Counter 4 */
  269. 0, /* Timer Counter 5 */
  270. 3, /* USB Host port */
  271. 3, /* Ethernet MAC */
  272. 0, /* Advanced Interrupt Controller (IRQ0) */
  273. 0, /* Advanced Interrupt Controller (IRQ1) */
  274. 0, /* Advanced Interrupt Controller (IRQ2) */
  275. 0, /* Advanced Interrupt Controller (IRQ3) */
  276. 0, /* Advanced Interrupt Controller (IRQ4) */
  277. 0, /* Advanced Interrupt Controller (IRQ5) */
  278. 0 /* Advanced Interrupt Controller (IRQ6) */
  279. };
  280. void __init at91rm9200_init_interrupts(unsigned int priority[NR_AIC_IRQS])
  281. {
  282. if (!priority)
  283. priority = at91rm9200_default_irq_priority;
  284. /* Initialize the AIC interrupt controller */
  285. at91_aic_init(priority);
  286. /* Enable GPIO interrupts */
  287. at91_gpio_irq_setup();
  288. }