gpio-omap.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/slab.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <mach/hardware.h>
  25. #include <asm/irq.h>
  26. #include <mach/irqs.h>
  27. #include <asm/gpio.h>
  28. #include <asm/mach/irq.h>
  29. static LIST_HEAD(omap_gpio_list);
  30. struct gpio_regs {
  31. u32 irqenable1;
  32. u32 irqenable2;
  33. u32 wake_en;
  34. u32 ctrl;
  35. u32 oe;
  36. u32 leveldetect0;
  37. u32 leveldetect1;
  38. u32 risingdetect;
  39. u32 fallingdetect;
  40. u32 dataout;
  41. };
  42. struct gpio_bank {
  43. struct list_head node;
  44. unsigned long pbase;
  45. void __iomem *base;
  46. u16 irq;
  47. u16 virtual_irq_start;
  48. u32 suspend_wakeup;
  49. u32 saved_wakeup;
  50. u32 non_wakeup_gpios;
  51. u32 enabled_non_wakeup_gpios;
  52. struct gpio_regs context;
  53. u32 saved_datain;
  54. u32 saved_fallingdetect;
  55. u32 saved_risingdetect;
  56. u32 level_mask;
  57. u32 toggle_mask;
  58. spinlock_t lock;
  59. struct gpio_chip chip;
  60. struct clk *dbck;
  61. u32 mod_usage;
  62. u32 dbck_enable_mask;
  63. struct device *dev;
  64. bool is_mpuio;
  65. bool dbck_flag;
  66. bool loses_context;
  67. int stride;
  68. u32 width;
  69. int context_loss_count;
  70. u16 id;
  71. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  72. int (*get_context_loss_count)(struct device *dev);
  73. struct omap_gpio_reg_offs *regs;
  74. };
  75. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  76. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  77. #define GPIO_MOD_CTRL_BIT BIT(0)
  78. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  79. {
  80. void __iomem *reg = bank->base;
  81. u32 l;
  82. reg += bank->regs->direction;
  83. l = __raw_readl(reg);
  84. if (is_input)
  85. l |= 1 << gpio;
  86. else
  87. l &= ~(1 << gpio);
  88. __raw_writel(l, reg);
  89. }
  90. /* set data out value using dedicate set/clear register */
  91. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  92. {
  93. void __iomem *reg = bank->base;
  94. u32 l = GPIO_BIT(bank, gpio);
  95. if (enable)
  96. reg += bank->regs->set_dataout;
  97. else
  98. reg += bank->regs->clr_dataout;
  99. __raw_writel(l, reg);
  100. }
  101. /* set data out value using mask register */
  102. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  103. {
  104. void __iomem *reg = bank->base + bank->regs->dataout;
  105. u32 gpio_bit = GPIO_BIT(bank, gpio);
  106. u32 l;
  107. l = __raw_readl(reg);
  108. if (enable)
  109. l |= gpio_bit;
  110. else
  111. l &= ~gpio_bit;
  112. __raw_writel(l, reg);
  113. }
  114. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  115. {
  116. void __iomem *reg = bank->base + bank->regs->datain;
  117. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  118. }
  119. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  120. {
  121. void __iomem *reg = bank->base + bank->regs->dataout;
  122. return (__raw_readl(reg) & GPIO_BIT(bank, gpio)) != 0;
  123. }
  124. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  125. {
  126. int l = __raw_readl(base + reg);
  127. if (set)
  128. l |= mask;
  129. else
  130. l &= ~mask;
  131. __raw_writel(l, base + reg);
  132. }
  133. /**
  134. * _set_gpio_debounce - low level gpio debounce time
  135. * @bank: the gpio bank we're acting upon
  136. * @gpio: the gpio number on this @gpio
  137. * @debounce: debounce time to use
  138. *
  139. * OMAP's debounce time is in 31us steps so we need
  140. * to convert and round up to the closest unit.
  141. */
  142. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  143. unsigned debounce)
  144. {
  145. void __iomem *reg;
  146. u32 val;
  147. u32 l;
  148. if (!bank->dbck_flag)
  149. return;
  150. if (debounce < 32)
  151. debounce = 0x01;
  152. else if (debounce > 7936)
  153. debounce = 0xff;
  154. else
  155. debounce = (debounce / 0x1f) - 1;
  156. l = GPIO_BIT(bank, gpio);
  157. reg = bank->base + bank->regs->debounce;
  158. __raw_writel(debounce, reg);
  159. reg = bank->base + bank->regs->debounce_en;
  160. val = __raw_readl(reg);
  161. if (debounce) {
  162. val |= l;
  163. clk_enable(bank->dbck);
  164. } else {
  165. val &= ~l;
  166. clk_disable(bank->dbck);
  167. }
  168. bank->dbck_enable_mask = val;
  169. __raw_writel(val, reg);
  170. }
  171. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  172. int trigger)
  173. {
  174. void __iomem *base = bank->base;
  175. u32 gpio_bit = 1 << gpio;
  176. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  177. trigger & IRQ_TYPE_LEVEL_LOW);
  178. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  179. trigger & IRQ_TYPE_LEVEL_HIGH);
  180. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  181. trigger & IRQ_TYPE_EDGE_RISING);
  182. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  183. trigger & IRQ_TYPE_EDGE_FALLING);
  184. if (likely(!(bank->non_wakeup_gpios & gpio_bit)))
  185. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  186. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  187. if (!bank->regs->irqctrl) {
  188. /* On omap24xx proceed only when valid GPIO bit is set */
  189. if (bank->non_wakeup_gpios) {
  190. if (!(bank->non_wakeup_gpios & gpio_bit))
  191. goto exit;
  192. }
  193. /*
  194. * Log the edge gpio and manually trigger the IRQ
  195. * after resume if the input level changes
  196. * to avoid irq lost during PER RET/OFF mode
  197. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  198. */
  199. if (trigger & IRQ_TYPE_EDGE_BOTH)
  200. bank->enabled_non_wakeup_gpios |= gpio_bit;
  201. else
  202. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  203. }
  204. exit:
  205. bank->level_mask =
  206. __raw_readl(bank->base + bank->regs->leveldetect0) |
  207. __raw_readl(bank->base + bank->regs->leveldetect1);
  208. }
  209. #ifdef CONFIG_ARCH_OMAP1
  210. /*
  211. * This only applies to chips that can't do both rising and falling edge
  212. * detection at once. For all other chips, this function is a noop.
  213. */
  214. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  215. {
  216. void __iomem *reg = bank->base;
  217. u32 l = 0;
  218. if (!bank->regs->irqctrl)
  219. return;
  220. reg += bank->regs->irqctrl;
  221. l = __raw_readl(reg);
  222. if ((l >> gpio) & 1)
  223. l &= ~(1 << gpio);
  224. else
  225. l |= 1 << gpio;
  226. __raw_writel(l, reg);
  227. }
  228. #else
  229. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  230. #endif
  231. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  232. {
  233. void __iomem *reg = bank->base;
  234. void __iomem *base = bank->base;
  235. u32 l = 0;
  236. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  237. set_gpio_trigger(bank, gpio, trigger);
  238. } else if (bank->regs->irqctrl) {
  239. reg += bank->regs->irqctrl;
  240. l = __raw_readl(reg);
  241. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  242. bank->toggle_mask |= 1 << gpio;
  243. if (trigger & IRQ_TYPE_EDGE_RISING)
  244. l |= 1 << gpio;
  245. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  246. l &= ~(1 << gpio);
  247. else
  248. return -EINVAL;
  249. __raw_writel(l, reg);
  250. } else if (bank->regs->edgectrl1) {
  251. if (gpio & 0x08)
  252. reg += bank->regs->edgectrl2;
  253. else
  254. reg += bank->regs->edgectrl1;
  255. gpio &= 0x07;
  256. l = __raw_readl(reg);
  257. l &= ~(3 << (gpio << 1));
  258. if (trigger & IRQ_TYPE_EDGE_RISING)
  259. l |= 2 << (gpio << 1);
  260. if (trigger & IRQ_TYPE_EDGE_FALLING)
  261. l |= 1 << (gpio << 1);
  262. /* Enable wake-up during idle for dynamic tick */
  263. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  264. __raw_writel(l, reg);
  265. }
  266. return 0;
  267. }
  268. static int gpio_irq_type(struct irq_data *d, unsigned type)
  269. {
  270. struct gpio_bank *bank;
  271. unsigned gpio;
  272. int retval;
  273. unsigned long flags;
  274. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  275. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  276. else
  277. gpio = d->irq - IH_GPIO_BASE;
  278. if (type & ~IRQ_TYPE_SENSE_MASK)
  279. return -EINVAL;
  280. bank = irq_data_get_irq_chip_data(d);
  281. if (!bank->regs->leveldetect0 &&
  282. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  283. return -EINVAL;
  284. spin_lock_irqsave(&bank->lock, flags);
  285. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  286. spin_unlock_irqrestore(&bank->lock, flags);
  287. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  288. __irq_set_handler_locked(d->irq, handle_level_irq);
  289. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  290. __irq_set_handler_locked(d->irq, handle_edge_irq);
  291. return retval;
  292. }
  293. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  294. {
  295. void __iomem *reg = bank->base;
  296. reg += bank->regs->irqstatus;
  297. __raw_writel(gpio_mask, reg);
  298. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  299. if (bank->regs->irqstatus2) {
  300. reg = bank->base + bank->regs->irqstatus2;
  301. __raw_writel(gpio_mask, reg);
  302. }
  303. /* Flush posted write for the irq status to avoid spurious interrupts */
  304. __raw_readl(reg);
  305. }
  306. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  307. {
  308. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  309. }
  310. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  311. {
  312. void __iomem *reg = bank->base;
  313. u32 l;
  314. u32 mask = (1 << bank->width) - 1;
  315. reg += bank->regs->irqenable;
  316. l = __raw_readl(reg);
  317. if (bank->regs->irqenable_inv)
  318. l = ~l;
  319. l &= mask;
  320. return l;
  321. }
  322. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  323. {
  324. void __iomem *reg = bank->base;
  325. u32 l;
  326. if (bank->regs->set_irqenable) {
  327. reg += bank->regs->set_irqenable;
  328. l = gpio_mask;
  329. } else {
  330. reg += bank->regs->irqenable;
  331. l = __raw_readl(reg);
  332. if (bank->regs->irqenable_inv)
  333. l &= ~gpio_mask;
  334. else
  335. l |= gpio_mask;
  336. }
  337. __raw_writel(l, reg);
  338. }
  339. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  340. {
  341. void __iomem *reg = bank->base;
  342. u32 l;
  343. if (bank->regs->clr_irqenable) {
  344. reg += bank->regs->clr_irqenable;
  345. l = gpio_mask;
  346. } else {
  347. reg += bank->regs->irqenable;
  348. l = __raw_readl(reg);
  349. if (bank->regs->irqenable_inv)
  350. l |= gpio_mask;
  351. else
  352. l &= ~gpio_mask;
  353. }
  354. __raw_writel(l, reg);
  355. }
  356. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  357. {
  358. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  359. }
  360. /*
  361. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  362. * 1510 does not seem to have a wake-up register. If JTAG is connected
  363. * to the target, system will wake up always on GPIO events. While
  364. * system is running all registered GPIO interrupts need to have wake-up
  365. * enabled. When system is suspended, only selected GPIO interrupts need
  366. * to have wake-up enabled.
  367. */
  368. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  369. {
  370. u32 gpio_bit = GPIO_BIT(bank, gpio);
  371. unsigned long flags;
  372. if (bank->non_wakeup_gpios & gpio_bit) {
  373. dev_err(bank->dev,
  374. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  375. return -EINVAL;
  376. }
  377. spin_lock_irqsave(&bank->lock, flags);
  378. if (enable)
  379. bank->suspend_wakeup |= gpio_bit;
  380. else
  381. bank->suspend_wakeup &= ~gpio_bit;
  382. spin_unlock_irqrestore(&bank->lock, flags);
  383. return 0;
  384. }
  385. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  386. {
  387. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  388. _set_gpio_irqenable(bank, gpio, 0);
  389. _clear_gpio_irqstatus(bank, gpio);
  390. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  391. }
  392. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  393. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  394. {
  395. unsigned int gpio = d->irq - IH_GPIO_BASE;
  396. struct gpio_bank *bank;
  397. int retval;
  398. bank = irq_data_get_irq_chip_data(d);
  399. retval = _set_gpio_wakeup(bank, gpio, enable);
  400. return retval;
  401. }
  402. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  403. {
  404. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  405. unsigned long flags;
  406. /*
  407. * If this is the first gpio_request for the bank,
  408. * enable the bank module.
  409. */
  410. if (!bank->mod_usage)
  411. pm_runtime_get_sync(bank->dev);
  412. spin_lock_irqsave(&bank->lock, flags);
  413. /* Set trigger to none. You need to enable the desired trigger with
  414. * request_irq() or set_irq_type().
  415. */
  416. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  417. if (bank->regs->pinctrl) {
  418. void __iomem *reg = bank->base + bank->regs->pinctrl;
  419. /* Claim the pin for MPU */
  420. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  421. }
  422. if (bank->regs->ctrl && !bank->mod_usage) {
  423. void __iomem *reg = bank->base + bank->regs->ctrl;
  424. u32 ctrl;
  425. ctrl = __raw_readl(reg);
  426. /* Module is enabled, clocks are not gated */
  427. ctrl &= ~GPIO_MOD_CTRL_BIT;
  428. __raw_writel(ctrl, reg);
  429. }
  430. bank->mod_usage |= 1 << offset;
  431. spin_unlock_irqrestore(&bank->lock, flags);
  432. return 0;
  433. }
  434. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  435. {
  436. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  437. void __iomem *base = bank->base;
  438. unsigned long flags;
  439. spin_lock_irqsave(&bank->lock, flags);
  440. if (bank->regs->wkup_en)
  441. /* Disable wake-up during idle for dynamic tick */
  442. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  443. bank->mod_usage &= ~(1 << offset);
  444. if (bank->regs->ctrl && !bank->mod_usage) {
  445. void __iomem *reg = bank->base + bank->regs->ctrl;
  446. u32 ctrl;
  447. ctrl = __raw_readl(reg);
  448. /* Module is disabled, clocks are gated */
  449. ctrl |= GPIO_MOD_CTRL_BIT;
  450. __raw_writel(ctrl, reg);
  451. }
  452. _reset_gpio(bank, bank->chip.base + offset);
  453. spin_unlock_irqrestore(&bank->lock, flags);
  454. /*
  455. * If this is the last gpio to be freed in the bank,
  456. * disable the bank module.
  457. */
  458. if (!bank->mod_usage)
  459. pm_runtime_put(bank->dev);
  460. }
  461. /*
  462. * We need to unmask the GPIO bank interrupt as soon as possible to
  463. * avoid missing GPIO interrupts for other lines in the bank.
  464. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  465. * in the bank to avoid missing nested interrupts for a GPIO line.
  466. * If we wait to unmask individual GPIO lines in the bank after the
  467. * line's interrupt handler has been run, we may miss some nested
  468. * interrupts.
  469. */
  470. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  471. {
  472. void __iomem *isr_reg = NULL;
  473. u32 isr;
  474. unsigned int gpio_irq, gpio_index;
  475. struct gpio_bank *bank;
  476. u32 retrigger = 0;
  477. int unmasked = 0;
  478. struct irq_chip *chip = irq_desc_get_chip(desc);
  479. chained_irq_enter(chip, desc);
  480. bank = irq_get_handler_data(irq);
  481. isr_reg = bank->base + bank->regs->irqstatus;
  482. pm_runtime_get_sync(bank->dev);
  483. if (WARN_ON(!isr_reg))
  484. goto exit;
  485. while(1) {
  486. u32 isr_saved, level_mask = 0;
  487. u32 enabled;
  488. enabled = _get_gpio_irqbank_mask(bank);
  489. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  490. if (bank->level_mask)
  491. level_mask = bank->level_mask & enabled;
  492. /* clear edge sensitive interrupts before handler(s) are
  493. called so that we don't miss any interrupt occurred while
  494. executing them */
  495. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  496. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  497. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  498. /* if there is only edge sensitive GPIO pin interrupts
  499. configured, we could unmask GPIO bank interrupt immediately */
  500. if (!level_mask && !unmasked) {
  501. unmasked = 1;
  502. chained_irq_exit(chip, desc);
  503. }
  504. isr |= retrigger;
  505. retrigger = 0;
  506. if (!isr)
  507. break;
  508. gpio_irq = bank->virtual_irq_start;
  509. for (; isr != 0; isr >>= 1, gpio_irq++) {
  510. gpio_index = GPIO_INDEX(bank, irq_to_gpio(gpio_irq));
  511. if (!(isr & 1))
  512. continue;
  513. /*
  514. * Some chips can't respond to both rising and falling
  515. * at the same time. If this irq was requested with
  516. * both flags, we need to flip the ICR data for the IRQ
  517. * to respond to the IRQ for the opposite direction.
  518. * This will be indicated in the bank toggle_mask.
  519. */
  520. if (bank->toggle_mask & (1 << gpio_index))
  521. _toggle_gpio_edge_triggering(bank, gpio_index);
  522. generic_handle_irq(gpio_irq);
  523. }
  524. }
  525. /* if bank has any level sensitive GPIO pin interrupt
  526. configured, we must unmask the bank interrupt only after
  527. handler(s) are executed in order to avoid spurious bank
  528. interrupt */
  529. exit:
  530. if (!unmasked)
  531. chained_irq_exit(chip, desc);
  532. pm_runtime_put(bank->dev);
  533. }
  534. static void gpio_irq_shutdown(struct irq_data *d)
  535. {
  536. unsigned int gpio = d->irq - IH_GPIO_BASE;
  537. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  538. unsigned long flags;
  539. spin_lock_irqsave(&bank->lock, flags);
  540. _reset_gpio(bank, gpio);
  541. spin_unlock_irqrestore(&bank->lock, flags);
  542. }
  543. static void gpio_ack_irq(struct irq_data *d)
  544. {
  545. unsigned int gpio = d->irq - IH_GPIO_BASE;
  546. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  547. _clear_gpio_irqstatus(bank, gpio);
  548. }
  549. static void gpio_mask_irq(struct irq_data *d)
  550. {
  551. unsigned int gpio = d->irq - IH_GPIO_BASE;
  552. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  553. unsigned long flags;
  554. spin_lock_irqsave(&bank->lock, flags);
  555. _set_gpio_irqenable(bank, gpio, 0);
  556. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  557. spin_unlock_irqrestore(&bank->lock, flags);
  558. }
  559. static void gpio_unmask_irq(struct irq_data *d)
  560. {
  561. unsigned int gpio = d->irq - IH_GPIO_BASE;
  562. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  563. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  564. u32 trigger = irqd_get_trigger_type(d);
  565. unsigned long flags;
  566. spin_lock_irqsave(&bank->lock, flags);
  567. if (trigger)
  568. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  569. /* For level-triggered GPIOs, the clearing must be done after
  570. * the HW source is cleared, thus after the handler has run */
  571. if (bank->level_mask & irq_mask) {
  572. _set_gpio_irqenable(bank, gpio, 0);
  573. _clear_gpio_irqstatus(bank, gpio);
  574. }
  575. _set_gpio_irqenable(bank, gpio, 1);
  576. spin_unlock_irqrestore(&bank->lock, flags);
  577. }
  578. static struct irq_chip gpio_irq_chip = {
  579. .name = "GPIO",
  580. .irq_shutdown = gpio_irq_shutdown,
  581. .irq_ack = gpio_ack_irq,
  582. .irq_mask = gpio_mask_irq,
  583. .irq_unmask = gpio_unmask_irq,
  584. .irq_set_type = gpio_irq_type,
  585. .irq_set_wake = gpio_wake_enable,
  586. };
  587. /*---------------------------------------------------------------------*/
  588. static int omap_mpuio_suspend_noirq(struct device *dev)
  589. {
  590. struct platform_device *pdev = to_platform_device(dev);
  591. struct gpio_bank *bank = platform_get_drvdata(pdev);
  592. void __iomem *mask_reg = bank->base +
  593. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  594. unsigned long flags;
  595. spin_lock_irqsave(&bank->lock, flags);
  596. bank->saved_wakeup = __raw_readl(mask_reg);
  597. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  598. spin_unlock_irqrestore(&bank->lock, flags);
  599. return 0;
  600. }
  601. static int omap_mpuio_resume_noirq(struct device *dev)
  602. {
  603. struct platform_device *pdev = to_platform_device(dev);
  604. struct gpio_bank *bank = platform_get_drvdata(pdev);
  605. void __iomem *mask_reg = bank->base +
  606. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  607. unsigned long flags;
  608. spin_lock_irqsave(&bank->lock, flags);
  609. __raw_writel(bank->saved_wakeup, mask_reg);
  610. spin_unlock_irqrestore(&bank->lock, flags);
  611. return 0;
  612. }
  613. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  614. .suspend_noirq = omap_mpuio_suspend_noirq,
  615. .resume_noirq = omap_mpuio_resume_noirq,
  616. };
  617. /* use platform_driver for this. */
  618. static struct platform_driver omap_mpuio_driver = {
  619. .driver = {
  620. .name = "mpuio",
  621. .pm = &omap_mpuio_dev_pm_ops,
  622. },
  623. };
  624. static struct platform_device omap_mpuio_device = {
  625. .name = "mpuio",
  626. .id = -1,
  627. .dev = {
  628. .driver = &omap_mpuio_driver.driver,
  629. }
  630. /* could list the /proc/iomem resources */
  631. };
  632. static inline void mpuio_init(struct gpio_bank *bank)
  633. {
  634. platform_set_drvdata(&omap_mpuio_device, bank);
  635. if (platform_driver_register(&omap_mpuio_driver) == 0)
  636. (void) platform_device_register(&omap_mpuio_device);
  637. }
  638. /*---------------------------------------------------------------------*/
  639. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  640. {
  641. struct gpio_bank *bank;
  642. unsigned long flags;
  643. bank = container_of(chip, struct gpio_bank, chip);
  644. spin_lock_irqsave(&bank->lock, flags);
  645. _set_gpio_direction(bank, offset, 1);
  646. spin_unlock_irqrestore(&bank->lock, flags);
  647. return 0;
  648. }
  649. static int gpio_is_input(struct gpio_bank *bank, int mask)
  650. {
  651. void __iomem *reg = bank->base + bank->regs->direction;
  652. return __raw_readl(reg) & mask;
  653. }
  654. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  655. {
  656. struct gpio_bank *bank;
  657. void __iomem *reg;
  658. int gpio;
  659. u32 mask;
  660. gpio = chip->base + offset;
  661. bank = container_of(chip, struct gpio_bank, chip);
  662. reg = bank->base;
  663. mask = GPIO_BIT(bank, gpio);
  664. if (gpio_is_input(bank, mask))
  665. return _get_gpio_datain(bank, gpio);
  666. else
  667. return _get_gpio_dataout(bank, gpio);
  668. }
  669. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  670. {
  671. struct gpio_bank *bank;
  672. unsigned long flags;
  673. bank = container_of(chip, struct gpio_bank, chip);
  674. spin_lock_irqsave(&bank->lock, flags);
  675. bank->set_dataout(bank, offset, value);
  676. _set_gpio_direction(bank, offset, 0);
  677. spin_unlock_irqrestore(&bank->lock, flags);
  678. return 0;
  679. }
  680. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  681. unsigned debounce)
  682. {
  683. struct gpio_bank *bank;
  684. unsigned long flags;
  685. bank = container_of(chip, struct gpio_bank, chip);
  686. if (!bank->dbck) {
  687. bank->dbck = clk_get(bank->dev, "dbclk");
  688. if (IS_ERR(bank->dbck))
  689. dev_err(bank->dev, "Could not get gpio dbck\n");
  690. }
  691. spin_lock_irqsave(&bank->lock, flags);
  692. _set_gpio_debounce(bank, offset, debounce);
  693. spin_unlock_irqrestore(&bank->lock, flags);
  694. return 0;
  695. }
  696. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  697. {
  698. struct gpio_bank *bank;
  699. unsigned long flags;
  700. bank = container_of(chip, struct gpio_bank, chip);
  701. spin_lock_irqsave(&bank->lock, flags);
  702. bank->set_dataout(bank, offset, value);
  703. spin_unlock_irqrestore(&bank->lock, flags);
  704. }
  705. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  706. {
  707. struct gpio_bank *bank;
  708. bank = container_of(chip, struct gpio_bank, chip);
  709. return bank->virtual_irq_start + offset;
  710. }
  711. /*---------------------------------------------------------------------*/
  712. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  713. {
  714. static bool called;
  715. u32 rev;
  716. if (called || bank->regs->revision == USHRT_MAX)
  717. return;
  718. rev = __raw_readw(bank->base + bank->regs->revision);
  719. pr_info("OMAP GPIO hardware version %d.%d\n",
  720. (rev >> 4) & 0x0f, rev & 0x0f);
  721. called = true;
  722. }
  723. /* This lock class tells lockdep that GPIO irqs are in a different
  724. * category than their parents, so it won't report false recursion.
  725. */
  726. static struct lock_class_key gpio_lock_class;
  727. static void omap_gpio_mod_init(struct gpio_bank *bank)
  728. {
  729. void __iomem *base = bank->base;
  730. u32 l = 0xffffffff;
  731. if (bank->width == 16)
  732. l = 0xffff;
  733. if (bank->is_mpuio) {
  734. __raw_writel(l, bank->base + bank->regs->irqenable);
  735. return;
  736. }
  737. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  738. _gpio_rmw(base, bank->regs->irqstatus, l,
  739. bank->regs->irqenable_inv == false);
  740. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->debounce_en != 0);
  741. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->ctrl != 0);
  742. if (bank->regs->debounce_en)
  743. _gpio_rmw(base, bank->regs->debounce_en, 0, 1);
  744. /* Initialize interface clk ungated, module enabled */
  745. if (bank->regs->ctrl)
  746. _gpio_rmw(base, bank->regs->ctrl, 0, 1);
  747. }
  748. static __init void
  749. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  750. unsigned int num)
  751. {
  752. struct irq_chip_generic *gc;
  753. struct irq_chip_type *ct;
  754. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  755. handle_simple_irq);
  756. if (!gc) {
  757. dev_err(bank->dev, "Memory alloc failed for gc\n");
  758. return;
  759. }
  760. ct = gc->chip_types;
  761. /* NOTE: No ack required, reading IRQ status clears it. */
  762. ct->chip.irq_mask = irq_gc_mask_set_bit;
  763. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  764. ct->chip.irq_set_type = gpio_irq_type;
  765. if (bank->regs->wkup_en)
  766. ct->chip.irq_set_wake = gpio_wake_enable,
  767. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  768. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  769. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  770. }
  771. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  772. {
  773. int j;
  774. static int gpio;
  775. /*
  776. * REVISIT eventually switch from OMAP-specific gpio structs
  777. * over to the generic ones
  778. */
  779. bank->chip.request = omap_gpio_request;
  780. bank->chip.free = omap_gpio_free;
  781. bank->chip.direction_input = gpio_input;
  782. bank->chip.get = gpio_get;
  783. bank->chip.direction_output = gpio_output;
  784. bank->chip.set_debounce = gpio_debounce;
  785. bank->chip.set = gpio_set;
  786. bank->chip.to_irq = gpio_2irq;
  787. if (bank->is_mpuio) {
  788. bank->chip.label = "mpuio";
  789. if (bank->regs->wkup_en)
  790. bank->chip.dev = &omap_mpuio_device.dev;
  791. bank->chip.base = OMAP_MPUIO(0);
  792. } else {
  793. bank->chip.label = "gpio";
  794. bank->chip.base = gpio;
  795. gpio += bank->width;
  796. }
  797. bank->chip.ngpio = bank->width;
  798. gpiochip_add(&bank->chip);
  799. for (j = bank->virtual_irq_start;
  800. j < bank->virtual_irq_start + bank->width; j++) {
  801. irq_set_lockdep_class(j, &gpio_lock_class);
  802. irq_set_chip_data(j, bank);
  803. if (bank->is_mpuio) {
  804. omap_mpuio_alloc_gc(bank, j, bank->width);
  805. } else {
  806. irq_set_chip(j, &gpio_irq_chip);
  807. irq_set_handler(j, handle_simple_irq);
  808. set_irq_flags(j, IRQF_VALID);
  809. }
  810. }
  811. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  812. irq_set_handler_data(bank->irq, bank);
  813. }
  814. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  815. {
  816. struct omap_gpio_platform_data *pdata;
  817. struct resource *res;
  818. struct gpio_bank *bank;
  819. int ret = 0;
  820. if (!pdev->dev.platform_data) {
  821. ret = -EINVAL;
  822. goto err_exit;
  823. }
  824. bank = kzalloc(sizeof(struct gpio_bank), GFP_KERNEL);
  825. if (!bank) {
  826. dev_err(&pdev->dev, "Memory alloc failed for gpio_bank\n");
  827. ret = -ENOMEM;
  828. goto err_exit;
  829. }
  830. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  831. if (unlikely(!res)) {
  832. dev_err(&pdev->dev, "GPIO Bank %i Invalid IRQ resource\n",
  833. pdev->id);
  834. ret = -ENODEV;
  835. goto err_free;
  836. }
  837. bank->irq = res->start;
  838. bank->id = pdev->id;
  839. pdata = pdev->dev.platform_data;
  840. bank->virtual_irq_start = pdata->virtual_irq_start;
  841. bank->dev = &pdev->dev;
  842. bank->dbck_flag = pdata->dbck_flag;
  843. bank->stride = pdata->bank_stride;
  844. bank->width = pdata->bank_width;
  845. bank->is_mpuio = pdata->is_mpuio;
  846. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  847. bank->loses_context = pdata->loses_context;
  848. bank->get_context_loss_count = pdata->get_context_loss_count;
  849. bank->regs = pdata->regs;
  850. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  851. bank->set_dataout = _set_gpio_dataout_reg;
  852. else
  853. bank->set_dataout = _set_gpio_dataout_mask;
  854. spin_lock_init(&bank->lock);
  855. /* Static mapping, never released */
  856. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  857. if (unlikely(!res)) {
  858. dev_err(&pdev->dev, "GPIO Bank %i Invalid mem resource\n",
  859. pdev->id);
  860. ret = -ENODEV;
  861. goto err_free;
  862. }
  863. bank->base = ioremap(res->start, resource_size(res));
  864. if (!bank->base) {
  865. dev_err(&pdev->dev, "Could not ioremap gpio bank%i\n",
  866. pdev->id);
  867. ret = -ENOMEM;
  868. goto err_free;
  869. }
  870. pm_runtime_enable(bank->dev);
  871. pm_runtime_irq_safe(bank->dev);
  872. pm_runtime_get_sync(bank->dev);
  873. if (bank->is_mpuio)
  874. mpuio_init(bank);
  875. omap_gpio_mod_init(bank);
  876. omap_gpio_chip_init(bank);
  877. omap_gpio_show_rev(bank);
  878. pm_runtime_put(bank->dev);
  879. list_add_tail(&bank->node, &omap_gpio_list);
  880. return ret;
  881. err_free:
  882. kfree(bank);
  883. err_exit:
  884. return ret;
  885. }
  886. #ifdef CONFIG_ARCH_OMAP2PLUS
  887. #if defined(CONFIG_PM_SLEEP)
  888. static int omap_gpio_suspend(struct device *dev)
  889. {
  890. struct gpio_bank *bank;
  891. list_for_each_entry(bank, &omap_gpio_list, node) {
  892. void __iomem *base = bank->base;
  893. void __iomem *wake_status;
  894. unsigned long flags;
  895. if (!bank->regs->wkup_en)
  896. return 0;
  897. wake_status = bank->base + bank->regs->wkup_en;
  898. spin_lock_irqsave(&bank->lock, flags);
  899. bank->saved_wakeup = __raw_readl(wake_status);
  900. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  901. _gpio_rmw(base, bank->regs->wkup_en, bank->suspend_wakeup, 1);
  902. spin_unlock_irqrestore(&bank->lock, flags);
  903. }
  904. return 0;
  905. }
  906. static int omap_gpio_resume(struct device *dev)
  907. {
  908. struct gpio_bank *bank;
  909. list_for_each_entry(bank, &omap_gpio_list, node) {
  910. void __iomem *base = bank->base;
  911. unsigned long flags;
  912. if (!bank->regs->wkup_en)
  913. return 0;
  914. spin_lock_irqsave(&bank->lock, flags);
  915. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  916. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  917. spin_unlock_irqrestore(&bank->lock, flags);
  918. }
  919. return 0;
  920. }
  921. #endif /* CONFIG_PM_SLEEP */
  922. static void omap_gpio_save_context(struct gpio_bank *bank);
  923. static void omap_gpio_restore_context(struct gpio_bank *bank);
  924. void omap2_gpio_prepare_for_idle(int off_mode)
  925. {
  926. struct gpio_bank *bank;
  927. list_for_each_entry(bank, &omap_gpio_list, node) {
  928. u32 l1 = 0, l2 = 0;
  929. int j;
  930. if (!bank->loses_context)
  931. continue;
  932. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  933. clk_disable(bank->dbck);
  934. if (!off_mode)
  935. continue;
  936. /* If going to OFF, remove triggering for all
  937. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  938. * generated. See OMAP2420 Errata item 1.101. */
  939. if (!(bank->enabled_non_wakeup_gpios))
  940. goto save_gpio_context;
  941. bank->saved_datain = __raw_readl(bank->base +
  942. bank->regs->datain);
  943. l1 = __raw_readl(bank->base + bank->regs->fallingdetect);
  944. l2 = __raw_readl(bank->base + bank->regs->risingdetect);
  945. bank->saved_fallingdetect = l1;
  946. bank->saved_risingdetect = l2;
  947. l1 &= ~bank->enabled_non_wakeup_gpios;
  948. l2 &= ~bank->enabled_non_wakeup_gpios;
  949. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  950. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  951. save_gpio_context:
  952. if (bank->get_context_loss_count)
  953. bank->context_loss_count =
  954. bank->get_context_loss_count(bank->dev);
  955. omap_gpio_save_context(bank);
  956. if (!pm_runtime_suspended(bank->dev))
  957. pm_runtime_put(bank->dev);
  958. }
  959. }
  960. void omap2_gpio_resume_after_idle(void)
  961. {
  962. struct gpio_bank *bank;
  963. list_for_each_entry(bank, &omap_gpio_list, node) {
  964. int context_lost_cnt_after;
  965. u32 l = 0, gen, gen0, gen1;
  966. int j;
  967. if (!bank->loses_context)
  968. continue;
  969. for (j = 0; j < hweight_long(bank->dbck_enable_mask); j++)
  970. clk_enable(bank->dbck);
  971. if (pm_runtime_suspended(bank->dev))
  972. pm_runtime_get_sync(bank->dev);
  973. if (bank->get_context_loss_count) {
  974. context_lost_cnt_after =
  975. bank->get_context_loss_count(bank->dev);
  976. if (context_lost_cnt_after != bank->context_loss_count
  977. || !context_lost_cnt_after)
  978. omap_gpio_restore_context(bank);
  979. }
  980. if (!(bank->enabled_non_wakeup_gpios))
  981. continue;
  982. __raw_writel(bank->saved_fallingdetect,
  983. bank->base + bank->regs->fallingdetect);
  984. __raw_writel(bank->saved_risingdetect,
  985. bank->base + bank->regs->risingdetect);
  986. l = __raw_readl(bank->base + bank->regs->datain);
  987. /* Check if any of the non-wakeup interrupt GPIOs have changed
  988. * state. If so, generate an IRQ by software. This is
  989. * horribly racy, but it's the best we can do to work around
  990. * this silicon bug. */
  991. l ^= bank->saved_datain;
  992. l &= bank->enabled_non_wakeup_gpios;
  993. /*
  994. * No need to generate IRQs for the rising edge for gpio IRQs
  995. * configured with falling edge only; and vice versa.
  996. */
  997. gen0 = l & bank->saved_fallingdetect;
  998. gen0 &= bank->saved_datain;
  999. gen1 = l & bank->saved_risingdetect;
  1000. gen1 &= ~(bank->saved_datain);
  1001. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1002. gen = l & (~(bank->saved_fallingdetect) &
  1003. ~(bank->saved_risingdetect));
  1004. /* Consider all GPIO IRQs needed to be updated */
  1005. gen |= gen0 | gen1;
  1006. if (gen) {
  1007. u32 old0, old1;
  1008. old0 = __raw_readl(bank->base +
  1009. bank->regs->leveldetect0);
  1010. old1 = __raw_readl(bank->base +
  1011. bank->regs->leveldetect1);
  1012. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1013. old0 |= gen;
  1014. old1 |= gen;
  1015. }
  1016. if (cpu_is_omap44xx()) {
  1017. old0 |= l;
  1018. old1 |= l;
  1019. }
  1020. __raw_writel(old0, bank->base +
  1021. bank->regs->leveldetect0);
  1022. __raw_writel(old1, bank->base +
  1023. bank->regs->leveldetect1);
  1024. }
  1025. }
  1026. }
  1027. static void omap_gpio_save_context(struct gpio_bank *bank)
  1028. {
  1029. bank->context.irqenable1 =
  1030. __raw_readl(bank->base + bank->regs->irqenable);
  1031. bank->context.irqenable2 =
  1032. __raw_readl(bank->base + bank->regs->irqenable2);
  1033. bank->context.wake_en =
  1034. __raw_readl(bank->base + bank->regs->wkup_en);
  1035. bank->context.ctrl = __raw_readl(bank->base + bank->regs->ctrl);
  1036. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  1037. bank->context.leveldetect0 =
  1038. __raw_readl(bank->base + bank->regs->leveldetect0);
  1039. bank->context.leveldetect1 =
  1040. __raw_readl(bank->base + bank->regs->leveldetect1);
  1041. bank->context.risingdetect =
  1042. __raw_readl(bank->base + bank->regs->risingdetect);
  1043. bank->context.fallingdetect =
  1044. __raw_readl(bank->base + bank->regs->fallingdetect);
  1045. bank->context.dataout = __raw_readl(bank->base + bank->regs->dataout);
  1046. }
  1047. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1048. {
  1049. __raw_writel(bank->context.irqenable1,
  1050. bank->base + bank->regs->irqenable);
  1051. __raw_writel(bank->context.irqenable2,
  1052. bank->base + bank->regs->irqenable2);
  1053. __raw_writel(bank->context.wake_en,
  1054. bank->base + bank->regs->wkup_en);
  1055. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1056. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1057. __raw_writel(bank->context.leveldetect0,
  1058. bank->base + bank->regs->leveldetect0);
  1059. __raw_writel(bank->context.leveldetect1,
  1060. bank->base + bank->regs->leveldetect1);
  1061. __raw_writel(bank->context.risingdetect,
  1062. bank->base + bank->regs->risingdetect);
  1063. __raw_writel(bank->context.fallingdetect,
  1064. bank->base + bank->regs->fallingdetect);
  1065. __raw_writel(bank->context.dataout, bank->base + bank->regs->dataout);
  1066. }
  1067. #else
  1068. #define omap_gpio_suspend NULL
  1069. #define omap_gpio_resume NULL
  1070. #endif
  1071. static const struct dev_pm_ops gpio_pm_ops = {
  1072. SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
  1073. };
  1074. static struct platform_driver omap_gpio_driver = {
  1075. .probe = omap_gpio_probe,
  1076. .driver = {
  1077. .name = "omap_gpio",
  1078. .pm = &gpio_pm_ops,
  1079. },
  1080. };
  1081. /*
  1082. * gpio driver register needs to be done before
  1083. * machine_init functions access gpio APIs.
  1084. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1085. */
  1086. static int __init omap_gpio_drv_reg(void)
  1087. {
  1088. return platform_driver_register(&omap_gpio_driver);
  1089. }
  1090. postcore_initcall(omap_gpio_drv_reg);