smpboot.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <linux/cpuidle.h>
  53. #include <asm/acpi.h>
  54. #include <asm/desc.h>
  55. #include <asm/nmi.h>
  56. #include <asm/irq.h>
  57. #include <asm/idle.h>
  58. #include <asm/realmode.h>
  59. #include <asm/cpu.h>
  60. #include <asm/numa.h>
  61. #include <asm/pgtable.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/mtrr.h>
  64. #include <asm/mwait.h>
  65. #include <asm/apic.h>
  66. #include <asm/io_apic.h>
  67. #include <asm/setup.h>
  68. #include <asm/uv/uv.h>
  69. #include <linux/mc146818rtc.h>
  70. #include <asm/smpboot_hooks.h>
  71. #include <asm/i8259.h>
  72. #include <asm/realmode.h>
  73. /* State of each CPU */
  74. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  75. #ifdef CONFIG_HOTPLUG_CPU
  76. /*
  77. * We need this for trampoline_base protection from concurrent accesses when
  78. * off- and onlining cores wildly.
  79. */
  80. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  81. void cpu_hotplug_driver_lock(void)
  82. {
  83. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  84. }
  85. void cpu_hotplug_driver_unlock(void)
  86. {
  87. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  88. }
  89. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  90. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  91. #endif
  92. /* Number of siblings per CPU package */
  93. int smp_num_siblings = 1;
  94. EXPORT_SYMBOL(smp_num_siblings);
  95. /* Last level cache ID of each logical CPU */
  96. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  97. /* representing HT siblings of each logical CPU */
  98. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  99. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  100. /* representing HT and core siblings of each logical CPU */
  101. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  102. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  103. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  104. /* Per CPU bogomips and other parameters */
  105. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  106. EXPORT_PER_CPU_SYMBOL(cpu_info);
  107. atomic_t init_deasserted;
  108. /*
  109. * Report back to the Boot Processor.
  110. * Running on AP.
  111. */
  112. static void __cpuinit smp_callin(void)
  113. {
  114. int cpuid, phys_id;
  115. unsigned long timeout;
  116. /*
  117. * If waken up by an INIT in an 82489DX configuration
  118. * we may get here before an INIT-deassert IPI reaches
  119. * our local APIC. We have to wait for the IPI or we'll
  120. * lock up on an APIC access.
  121. */
  122. if (apic->wait_for_init_deassert)
  123. apic->wait_for_init_deassert(&init_deasserted);
  124. /*
  125. * (This works even if the APIC is not enabled.)
  126. */
  127. phys_id = read_apic_id();
  128. cpuid = smp_processor_id();
  129. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  130. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  131. phys_id, cpuid);
  132. }
  133. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  134. /*
  135. * STARTUP IPIs are fragile beasts as they might sometimes
  136. * trigger some glue motherboard logic. Complete APIC bus
  137. * silence for 1 second, this overestimates the time the
  138. * boot CPU is spending to send the up to 2 STARTUP IPIs
  139. * by a factor of two. This should be enough.
  140. */
  141. /*
  142. * Waiting 2s total for startup (udelay is not yet working)
  143. */
  144. timeout = jiffies + 2*HZ;
  145. while (time_before(jiffies, timeout)) {
  146. /*
  147. * Has the boot CPU finished it's STARTUP sequence?
  148. */
  149. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  150. break;
  151. cpu_relax();
  152. }
  153. if (!time_before(jiffies, timeout)) {
  154. panic("%s: CPU%d started up but did not get a callout!\n",
  155. __func__, cpuid);
  156. }
  157. /*
  158. * the boot CPU has finished the init stage and is spinning
  159. * on callin_map until we finish. We are free to set up this
  160. * CPU, first the APIC. (this is probably redundant on most
  161. * boards)
  162. */
  163. pr_debug("CALLIN, before setup_local_APIC().\n");
  164. if (apic->smp_callin_clear_local_apic)
  165. apic->smp_callin_clear_local_apic();
  166. setup_local_APIC();
  167. end_local_APIC_setup();
  168. /*
  169. * Need to setup vector mappings before we enable interrupts.
  170. */
  171. setup_vector_irq(smp_processor_id());
  172. /*
  173. * Save our processor parameters. Note: this information
  174. * is needed for clock calibration.
  175. */
  176. smp_store_cpu_info(cpuid);
  177. /*
  178. * Get our bogomips.
  179. * Update loops_per_jiffy in cpu_data. Previous call to
  180. * smp_store_cpu_info() stored a value that is close but not as
  181. * accurate as the value just calculated.
  182. */
  183. calibrate_delay();
  184. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  185. pr_debug("Stack at about %p\n", &cpuid);
  186. /*
  187. * This must be done before setting cpu_online_mask
  188. * or calling notify_cpu_starting.
  189. */
  190. set_cpu_sibling_map(raw_smp_processor_id());
  191. wmb();
  192. notify_cpu_starting(cpuid);
  193. /*
  194. * Allow the master to continue.
  195. */
  196. cpumask_set_cpu(cpuid, cpu_callin_mask);
  197. }
  198. /*
  199. * Activate a secondary processor.
  200. */
  201. notrace static void __cpuinit start_secondary(void *unused)
  202. {
  203. /*
  204. * Don't put *anything* before cpu_init(), SMP booting is too
  205. * fragile that we want to limit the things done here to the
  206. * most necessary things.
  207. */
  208. cpu_init();
  209. x86_cpuinit.early_percpu_clock_init();
  210. preempt_disable();
  211. smp_callin();
  212. #ifdef CONFIG_X86_32
  213. /* switch away from the initial page table */
  214. load_cr3(swapper_pg_dir);
  215. __flush_tlb_all();
  216. #endif
  217. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  218. barrier();
  219. /*
  220. * Check TSC synchronization with the BP:
  221. */
  222. check_tsc_sync_target();
  223. /*
  224. * We need to hold vector_lock so there the set of online cpus
  225. * does not change while we are assigning vectors to cpus. Holding
  226. * this lock ensures we don't half assign or remove an irq from a cpu.
  227. */
  228. lock_vector_lock();
  229. set_cpu_online(smp_processor_id(), true);
  230. unlock_vector_lock();
  231. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  232. x86_platform.nmi_init();
  233. /* enable local interrupts */
  234. local_irq_enable();
  235. /* to prevent fake stack check failure in clock setup */
  236. boot_init_stack_canary();
  237. x86_cpuinit.setup_percpu_clockev();
  238. wmb();
  239. cpu_idle();
  240. }
  241. /*
  242. * The bootstrap kernel entry code has set these up. Save them for
  243. * a given CPU
  244. */
  245. void __cpuinit smp_store_cpu_info(int id)
  246. {
  247. struct cpuinfo_x86 *c = &cpu_data(id);
  248. *c = boot_cpu_data;
  249. c->cpu_index = id;
  250. if (id != 0)
  251. identify_secondary_cpu(c);
  252. }
  253. static bool __cpuinit
  254. topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name)
  255. {
  256. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  257. return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2),
  258. "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! "
  259. "[node: %d != %d]. Ignoring dependency.\n",
  260. cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2));
  261. }
  262. #define link_mask(_m, c1, c2) \
  263. do { \
  264. cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \
  265. cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \
  266. } while (0)
  267. static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  268. {
  269. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  270. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  271. if (c->phys_proc_id == o->phys_proc_id &&
  272. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) &&
  273. c->compute_unit_id == o->compute_unit_id)
  274. return topology_sane(c, o, "smt");
  275. } else if (c->phys_proc_id == o->phys_proc_id &&
  276. c->cpu_core_id == o->cpu_core_id) {
  277. return topology_sane(c, o, "smt");
  278. }
  279. return false;
  280. }
  281. static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  282. {
  283. int cpu1 = c->cpu_index, cpu2 = o->cpu_index;
  284. if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID &&
  285. per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2))
  286. return topology_sane(c, o, "llc");
  287. return false;
  288. }
  289. static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o)
  290. {
  291. if (c->phys_proc_id == o->phys_proc_id) {
  292. if (cpu_has(c, X86_FEATURE_AMD_DCM))
  293. return true;
  294. return topology_sane(c, o, "mc");
  295. }
  296. return false;
  297. }
  298. void __cpuinit set_cpu_sibling_map(int cpu)
  299. {
  300. bool has_mc = boot_cpu_data.x86_max_cores > 1;
  301. bool has_smt = smp_num_siblings > 1;
  302. struct cpuinfo_x86 *c = &cpu_data(cpu);
  303. struct cpuinfo_x86 *o;
  304. int i;
  305. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  306. if (!has_smt && !has_mc) {
  307. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  308. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  309. cpumask_set_cpu(cpu, cpu_core_mask(cpu));
  310. c->booted_cores = 1;
  311. return;
  312. }
  313. for_each_cpu(i, cpu_sibling_setup_mask) {
  314. o = &cpu_data(i);
  315. if ((i == cpu) || (has_smt && match_smt(c, o)))
  316. link_mask(sibling, cpu, i);
  317. if ((i == cpu) || (has_mc && match_llc(c, o)))
  318. link_mask(llc_shared, cpu, i);
  319. }
  320. /*
  321. * This needs a separate iteration over the cpus because we rely on all
  322. * cpu_sibling_mask links to be set-up.
  323. */
  324. for_each_cpu(i, cpu_sibling_setup_mask) {
  325. o = &cpu_data(i);
  326. if ((i == cpu) || (has_mc && match_mc(c, o))) {
  327. link_mask(core, cpu, i);
  328. /*
  329. * Does this new cpu bringup a new core?
  330. */
  331. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  332. /*
  333. * for each core in package, increment
  334. * the booted_cores for this new cpu
  335. */
  336. if (cpumask_first(cpu_sibling_mask(i)) == i)
  337. c->booted_cores++;
  338. /*
  339. * increment the core count for all
  340. * the other cpus in this package
  341. */
  342. if (i != cpu)
  343. cpu_data(i).booted_cores++;
  344. } else if (i != cpu && !c->booted_cores)
  345. c->booted_cores = cpu_data(i).booted_cores;
  346. }
  347. }
  348. }
  349. /* maps the cpu to the sched domain representing multi-core */
  350. const struct cpumask *cpu_coregroup_mask(int cpu)
  351. {
  352. return cpu_llc_shared_mask(cpu);
  353. }
  354. static void impress_friends(void)
  355. {
  356. int cpu;
  357. unsigned long bogosum = 0;
  358. /*
  359. * Allow the user to impress friends.
  360. */
  361. pr_debug("Before bogomips.\n");
  362. for_each_possible_cpu(cpu)
  363. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  364. bogosum += cpu_data(cpu).loops_per_jiffy;
  365. printk(KERN_INFO
  366. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  367. num_online_cpus(),
  368. bogosum/(500000/HZ),
  369. (bogosum/(5000/HZ))%100);
  370. pr_debug("Before bogocount - setting activated=1.\n");
  371. }
  372. void __inquire_remote_apic(int apicid)
  373. {
  374. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  375. const char * const names[] = { "ID", "VERSION", "SPIV" };
  376. int timeout;
  377. u32 status;
  378. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  379. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  380. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  381. /*
  382. * Wait for idle.
  383. */
  384. status = safe_apic_wait_icr_idle();
  385. if (status)
  386. printk(KERN_CONT
  387. "a previous APIC delivery may have failed\n");
  388. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  389. timeout = 0;
  390. do {
  391. udelay(100);
  392. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  393. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  394. switch (status) {
  395. case APIC_ICR_RR_VALID:
  396. status = apic_read(APIC_RRR);
  397. printk(KERN_CONT "%08x\n", status);
  398. break;
  399. default:
  400. printk(KERN_CONT "failed\n");
  401. }
  402. }
  403. }
  404. /*
  405. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  406. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  407. * won't ... remember to clear down the APIC, etc later.
  408. */
  409. int __cpuinit
  410. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  411. {
  412. unsigned long send_status, accept_status = 0;
  413. int maxlvt;
  414. /* Target chip */
  415. /* Boot on the stack */
  416. /* Kick the second */
  417. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  418. pr_debug("Waiting for send to finish...\n");
  419. send_status = safe_apic_wait_icr_idle();
  420. /*
  421. * Give the other CPU some time to accept the IPI.
  422. */
  423. udelay(200);
  424. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  425. maxlvt = lapic_get_maxlvt();
  426. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  427. apic_write(APIC_ESR, 0);
  428. accept_status = (apic_read(APIC_ESR) & 0xEF);
  429. }
  430. pr_debug("NMI sent.\n");
  431. if (send_status)
  432. printk(KERN_ERR "APIC never delivered???\n");
  433. if (accept_status)
  434. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  435. return (send_status | accept_status);
  436. }
  437. static int __cpuinit
  438. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  439. {
  440. unsigned long send_status, accept_status = 0;
  441. int maxlvt, num_starts, j;
  442. maxlvt = lapic_get_maxlvt();
  443. /*
  444. * Be paranoid about clearing APIC errors.
  445. */
  446. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  447. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  448. apic_write(APIC_ESR, 0);
  449. apic_read(APIC_ESR);
  450. }
  451. pr_debug("Asserting INIT.\n");
  452. /*
  453. * Turn INIT on target chip
  454. */
  455. /*
  456. * Send IPI
  457. */
  458. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  459. phys_apicid);
  460. pr_debug("Waiting for send to finish...\n");
  461. send_status = safe_apic_wait_icr_idle();
  462. mdelay(10);
  463. pr_debug("Deasserting INIT.\n");
  464. /* Target chip */
  465. /* Send IPI */
  466. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  467. pr_debug("Waiting for send to finish...\n");
  468. send_status = safe_apic_wait_icr_idle();
  469. mb();
  470. atomic_set(&init_deasserted, 1);
  471. /*
  472. * Should we send STARTUP IPIs ?
  473. *
  474. * Determine this based on the APIC version.
  475. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  476. */
  477. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  478. num_starts = 2;
  479. else
  480. num_starts = 0;
  481. /*
  482. * Paravirt / VMI wants a startup IPI hook here to set up the
  483. * target processor state.
  484. */
  485. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  486. stack_start);
  487. /*
  488. * Run STARTUP IPI loop.
  489. */
  490. pr_debug("#startup loops: %d.\n", num_starts);
  491. for (j = 1; j <= num_starts; j++) {
  492. pr_debug("Sending STARTUP #%d.\n", j);
  493. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  494. apic_write(APIC_ESR, 0);
  495. apic_read(APIC_ESR);
  496. pr_debug("After apic_write.\n");
  497. /*
  498. * STARTUP IPI
  499. */
  500. /* Target chip */
  501. /* Boot on the stack */
  502. /* Kick the second */
  503. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  504. phys_apicid);
  505. /*
  506. * Give the other CPU some time to accept the IPI.
  507. */
  508. udelay(300);
  509. pr_debug("Startup point 1.\n");
  510. pr_debug("Waiting for send to finish...\n");
  511. send_status = safe_apic_wait_icr_idle();
  512. /*
  513. * Give the other CPU some time to accept the IPI.
  514. */
  515. udelay(200);
  516. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  517. apic_write(APIC_ESR, 0);
  518. accept_status = (apic_read(APIC_ESR) & 0xEF);
  519. if (send_status || accept_status)
  520. break;
  521. }
  522. pr_debug("After Startup.\n");
  523. if (send_status)
  524. printk(KERN_ERR "APIC never delivered???\n");
  525. if (accept_status)
  526. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  527. return (send_status | accept_status);
  528. }
  529. /* reduce the number of lines printed when booting a large cpu count system */
  530. static void __cpuinit announce_cpu(int cpu, int apicid)
  531. {
  532. static int current_node = -1;
  533. int node = early_cpu_to_node(cpu);
  534. if (system_state == SYSTEM_BOOTING) {
  535. if (node != current_node) {
  536. if (current_node > (-1))
  537. pr_cont(" Ok.\n");
  538. current_node = node;
  539. pr_info("Booting Node %3d, Processors ", node);
  540. }
  541. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  542. return;
  543. } else
  544. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  545. node, cpu, apicid);
  546. }
  547. /*
  548. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  549. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  550. * Returns zero if CPU booted OK, else error code from
  551. * ->wakeup_secondary_cpu.
  552. */
  553. static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  554. {
  555. volatile u32 *trampoline_status =
  556. (volatile u32 *) __va(real_mode_header->trampoline_status);
  557. /* start_ip had better be page-aligned! */
  558. unsigned long start_ip = real_mode_header->trampoline_start;
  559. unsigned long boot_error = 0;
  560. int timeout;
  561. alternatives_smp_switch(1);
  562. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  563. (THREAD_SIZE + task_stack_page(idle))) - 1);
  564. per_cpu(current_task, cpu) = idle;
  565. #ifdef CONFIG_X86_32
  566. /* Stack for startup_32 can be just as for start_secondary onwards */
  567. irq_ctx_init(cpu);
  568. #else
  569. clear_tsk_thread_flag(idle, TIF_FORK);
  570. initial_gs = per_cpu_offset(cpu);
  571. per_cpu(kernel_stack, cpu) =
  572. (unsigned long)task_stack_page(idle) -
  573. KERNEL_STACK_OFFSET + THREAD_SIZE;
  574. #endif
  575. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  576. initial_code = (unsigned long)start_secondary;
  577. stack_start = idle->thread.sp;
  578. /* So we see what's up */
  579. announce_cpu(cpu, apicid);
  580. /*
  581. * This grunge runs the startup process for
  582. * the targeted processor.
  583. */
  584. atomic_set(&init_deasserted, 0);
  585. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  586. pr_debug("Setting warm reset code and vector.\n");
  587. smpboot_setup_warm_reset_vector(start_ip);
  588. /*
  589. * Be paranoid about clearing APIC errors.
  590. */
  591. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  592. apic_write(APIC_ESR, 0);
  593. apic_read(APIC_ESR);
  594. }
  595. }
  596. /*
  597. * Kick the secondary CPU. Use the method in the APIC driver
  598. * if it's defined - or use an INIT boot APIC message otherwise:
  599. */
  600. if (apic->wakeup_secondary_cpu)
  601. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  602. else
  603. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  604. if (!boot_error) {
  605. /*
  606. * allow APs to start initializing.
  607. */
  608. pr_debug("Before Callout %d.\n", cpu);
  609. cpumask_set_cpu(cpu, cpu_callout_mask);
  610. pr_debug("After Callout %d.\n", cpu);
  611. /*
  612. * Wait 5s total for a response
  613. */
  614. for (timeout = 0; timeout < 50000; timeout++) {
  615. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  616. break; /* It has booted */
  617. udelay(100);
  618. /*
  619. * Allow other tasks to run while we wait for the
  620. * AP to come online. This also gives a chance
  621. * for the MTRR work(triggered by the AP coming online)
  622. * to be completed in the stop machine context.
  623. */
  624. schedule();
  625. }
  626. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  627. print_cpu_msr(&cpu_data(cpu));
  628. pr_debug("CPU%d: has booted.\n", cpu);
  629. } else {
  630. boot_error = 1;
  631. if (*trampoline_status == 0xA5A5A5A5)
  632. /* trampoline started but...? */
  633. pr_err("CPU%d: Stuck ??\n", cpu);
  634. else
  635. /* trampoline code not run */
  636. pr_err("CPU%d: Not responding.\n", cpu);
  637. if (apic->inquire_remote_apic)
  638. apic->inquire_remote_apic(apicid);
  639. }
  640. }
  641. if (boot_error) {
  642. /* Try to put things back the way they were before ... */
  643. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  644. /* was set by do_boot_cpu() */
  645. cpumask_clear_cpu(cpu, cpu_callout_mask);
  646. /* was set by cpu_init() */
  647. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  648. set_cpu_present(cpu, false);
  649. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  650. }
  651. /* mark "stuck" area as not stuck */
  652. *trampoline_status = 0;
  653. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  654. /*
  655. * Cleanup possible dangling ends...
  656. */
  657. smpboot_restore_warm_reset_vector();
  658. }
  659. return boot_error;
  660. }
  661. int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  662. {
  663. int apicid = apic->cpu_present_to_apicid(cpu);
  664. unsigned long flags;
  665. int err;
  666. WARN_ON(irqs_disabled());
  667. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  668. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  669. !physid_isset(apicid, phys_cpu_present_map) ||
  670. !apic->apic_id_valid(apicid)) {
  671. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  672. return -EINVAL;
  673. }
  674. /*
  675. * Already booted CPU?
  676. */
  677. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  678. pr_debug("do_boot_cpu %d Already started\n", cpu);
  679. return -ENOSYS;
  680. }
  681. /*
  682. * Save current MTRR state in case it was changed since early boot
  683. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  684. */
  685. mtrr_save_state();
  686. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  687. err = do_boot_cpu(apicid, cpu, tidle);
  688. if (err) {
  689. pr_debug("do_boot_cpu failed %d\n", err);
  690. return -EIO;
  691. }
  692. /*
  693. * Check TSC synchronization with the AP (keep irqs disabled
  694. * while doing so):
  695. */
  696. local_irq_save(flags);
  697. check_tsc_sync_source(cpu);
  698. local_irq_restore(flags);
  699. while (!cpu_online(cpu)) {
  700. cpu_relax();
  701. touch_nmi_watchdog();
  702. }
  703. return 0;
  704. }
  705. /**
  706. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  707. */
  708. void arch_disable_smp_support(void)
  709. {
  710. disable_ioapic_support();
  711. }
  712. /*
  713. * Fall back to non SMP mode after errors.
  714. *
  715. * RED-PEN audit/test this more. I bet there is more state messed up here.
  716. */
  717. static __init void disable_smp(void)
  718. {
  719. init_cpu_present(cpumask_of(0));
  720. init_cpu_possible(cpumask_of(0));
  721. smpboot_clear_io_apic_irqs();
  722. if (smp_found_config)
  723. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  724. else
  725. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  726. cpumask_set_cpu(0, cpu_sibling_mask(0));
  727. cpumask_set_cpu(0, cpu_core_mask(0));
  728. }
  729. /*
  730. * Various sanity checks.
  731. */
  732. static int __init smp_sanity_check(unsigned max_cpus)
  733. {
  734. preempt_disable();
  735. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  736. if (def_to_bigsmp && nr_cpu_ids > 8) {
  737. unsigned int cpu;
  738. unsigned nr;
  739. printk(KERN_WARNING
  740. "More than 8 CPUs detected - skipping them.\n"
  741. "Use CONFIG_X86_BIGSMP.\n");
  742. nr = 0;
  743. for_each_present_cpu(cpu) {
  744. if (nr >= 8)
  745. set_cpu_present(cpu, false);
  746. nr++;
  747. }
  748. nr = 0;
  749. for_each_possible_cpu(cpu) {
  750. if (nr >= 8)
  751. set_cpu_possible(cpu, false);
  752. nr++;
  753. }
  754. nr_cpu_ids = 8;
  755. }
  756. #endif
  757. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  758. printk(KERN_WARNING
  759. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  760. hard_smp_processor_id());
  761. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  762. }
  763. /*
  764. * If we couldn't find an SMP configuration at boot time,
  765. * get out of here now!
  766. */
  767. if (!smp_found_config && !acpi_lapic) {
  768. preempt_enable();
  769. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  770. disable_smp();
  771. if (APIC_init_uniprocessor())
  772. printk(KERN_NOTICE "Local APIC not detected."
  773. " Using dummy APIC emulation.\n");
  774. return -1;
  775. }
  776. /*
  777. * Should not be necessary because the MP table should list the boot
  778. * CPU too, but we do it for the sake of robustness anyway.
  779. */
  780. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  781. printk(KERN_NOTICE
  782. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  783. boot_cpu_physical_apicid);
  784. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  785. }
  786. preempt_enable();
  787. /*
  788. * If we couldn't find a local APIC, then get out of here now!
  789. */
  790. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  791. !cpu_has_apic) {
  792. if (!disable_apic) {
  793. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  794. boot_cpu_physical_apicid);
  795. pr_err("... forcing use of dummy APIC emulation."
  796. "(tell your hw vendor)\n");
  797. }
  798. smpboot_clear_io_apic();
  799. disable_ioapic_support();
  800. return -1;
  801. }
  802. verify_local_APIC();
  803. /*
  804. * If SMP should be disabled, then really disable it!
  805. */
  806. if (!max_cpus) {
  807. printk(KERN_INFO "SMP mode deactivated.\n");
  808. smpboot_clear_io_apic();
  809. connect_bsp_APIC();
  810. setup_local_APIC();
  811. bsp_end_local_APIC_setup();
  812. return -1;
  813. }
  814. return 0;
  815. }
  816. static void __init smp_cpu_index_default(void)
  817. {
  818. int i;
  819. struct cpuinfo_x86 *c;
  820. for_each_possible_cpu(i) {
  821. c = &cpu_data(i);
  822. /* mark all to hotplug */
  823. c->cpu_index = nr_cpu_ids;
  824. }
  825. }
  826. /*
  827. * Prepare for SMP bootup. The MP table or ACPI has been read
  828. * earlier. Just do some sanity checking here and enable APIC mode.
  829. */
  830. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  831. {
  832. unsigned int i;
  833. preempt_disable();
  834. smp_cpu_index_default();
  835. /*
  836. * Setup boot CPU information
  837. */
  838. smp_store_cpu_info(0); /* Final full version of the data */
  839. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  840. mb();
  841. current_thread_info()->cpu = 0; /* needed? */
  842. for_each_possible_cpu(i) {
  843. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  844. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  845. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  846. }
  847. set_cpu_sibling_map(0);
  848. if (smp_sanity_check(max_cpus) < 0) {
  849. printk(KERN_INFO "SMP disabled\n");
  850. disable_smp();
  851. goto out;
  852. }
  853. default_setup_apic_routing();
  854. preempt_disable();
  855. if (read_apic_id() != boot_cpu_physical_apicid) {
  856. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  857. read_apic_id(), boot_cpu_physical_apicid);
  858. /* Or can we switch back to PIC here? */
  859. }
  860. preempt_enable();
  861. connect_bsp_APIC();
  862. /*
  863. * Switch from PIC to APIC mode.
  864. */
  865. setup_local_APIC();
  866. /*
  867. * Enable IO APIC before setting up error vector
  868. */
  869. if (!skip_ioapic_setup && nr_ioapics)
  870. enable_IO_APIC();
  871. bsp_end_local_APIC_setup();
  872. if (apic->setup_portio_remap)
  873. apic->setup_portio_remap();
  874. smpboot_setup_io_apic();
  875. /*
  876. * Set up local APIC timer on boot CPU.
  877. */
  878. printk(KERN_INFO "CPU%d: ", 0);
  879. print_cpu_info(&cpu_data(0));
  880. x86_init.timers.setup_percpu_clockev();
  881. if (is_uv_system())
  882. uv_system_init();
  883. set_mtrr_aps_delayed_init();
  884. out:
  885. preempt_enable();
  886. }
  887. void arch_disable_nonboot_cpus_begin(void)
  888. {
  889. /*
  890. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  891. * In the suspend path, we will be back in the SMP mode shortly anyways.
  892. */
  893. skip_smp_alternatives = true;
  894. }
  895. void arch_disable_nonboot_cpus_end(void)
  896. {
  897. skip_smp_alternatives = false;
  898. }
  899. void arch_enable_nonboot_cpus_begin(void)
  900. {
  901. set_mtrr_aps_delayed_init();
  902. }
  903. void arch_enable_nonboot_cpus_end(void)
  904. {
  905. mtrr_aps_init();
  906. }
  907. /*
  908. * Early setup to make printk work.
  909. */
  910. void __init native_smp_prepare_boot_cpu(void)
  911. {
  912. int me = smp_processor_id();
  913. switch_to_new_gdt(me);
  914. /* already set me in cpu_online_mask in boot_cpu_init() */
  915. cpumask_set_cpu(me, cpu_callout_mask);
  916. per_cpu(cpu_state, me) = CPU_ONLINE;
  917. }
  918. void __init native_smp_cpus_done(unsigned int max_cpus)
  919. {
  920. pr_debug("Boot done.\n");
  921. nmi_selftest();
  922. impress_friends();
  923. #ifdef CONFIG_X86_IO_APIC
  924. setup_ioapic_dest();
  925. #endif
  926. mtrr_aps_init();
  927. }
  928. static int __initdata setup_possible_cpus = -1;
  929. static int __init _setup_possible_cpus(char *str)
  930. {
  931. get_option(&str, &setup_possible_cpus);
  932. return 0;
  933. }
  934. early_param("possible_cpus", _setup_possible_cpus);
  935. /*
  936. * cpu_possible_mask should be static, it cannot change as cpu's
  937. * are onlined, or offlined. The reason is per-cpu data-structures
  938. * are allocated by some modules at init time, and dont expect to
  939. * do this dynamically on cpu arrival/departure.
  940. * cpu_present_mask on the other hand can change dynamically.
  941. * In case when cpu_hotplug is not compiled, then we resort to current
  942. * behaviour, which is cpu_possible == cpu_present.
  943. * - Ashok Raj
  944. *
  945. * Three ways to find out the number of additional hotplug CPUs:
  946. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  947. * - The user can overwrite it with possible_cpus=NUM
  948. * - Otherwise don't reserve additional CPUs.
  949. * We do this because additional CPUs waste a lot of memory.
  950. * -AK
  951. */
  952. __init void prefill_possible_map(void)
  953. {
  954. int i, possible;
  955. /* no processor from mptable or madt */
  956. if (!num_processors)
  957. num_processors = 1;
  958. i = setup_max_cpus ?: 1;
  959. if (setup_possible_cpus == -1) {
  960. possible = num_processors;
  961. #ifdef CONFIG_HOTPLUG_CPU
  962. if (setup_max_cpus)
  963. possible += disabled_cpus;
  964. #else
  965. if (possible > i)
  966. possible = i;
  967. #endif
  968. } else
  969. possible = setup_possible_cpus;
  970. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  971. /* nr_cpu_ids could be reduced via nr_cpus= */
  972. if (possible > nr_cpu_ids) {
  973. printk(KERN_WARNING
  974. "%d Processors exceeds NR_CPUS limit of %d\n",
  975. possible, nr_cpu_ids);
  976. possible = nr_cpu_ids;
  977. }
  978. #ifdef CONFIG_HOTPLUG_CPU
  979. if (!setup_max_cpus)
  980. #endif
  981. if (possible > i) {
  982. printk(KERN_WARNING
  983. "%d Processors exceeds max_cpus limit of %u\n",
  984. possible, setup_max_cpus);
  985. possible = i;
  986. }
  987. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  988. possible, max_t(int, possible - num_processors, 0));
  989. for (i = 0; i < possible; i++)
  990. set_cpu_possible(i, true);
  991. for (; i < NR_CPUS; i++)
  992. set_cpu_possible(i, false);
  993. nr_cpu_ids = possible;
  994. }
  995. #ifdef CONFIG_HOTPLUG_CPU
  996. static void remove_siblinginfo(int cpu)
  997. {
  998. int sibling;
  999. struct cpuinfo_x86 *c = &cpu_data(cpu);
  1000. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  1001. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  1002. /*/
  1003. * last thread sibling in this cpu core going down
  1004. */
  1005. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  1006. cpu_data(sibling).booted_cores--;
  1007. }
  1008. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  1009. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  1010. cpumask_clear(cpu_sibling_mask(cpu));
  1011. cpumask_clear(cpu_core_mask(cpu));
  1012. c->phys_proc_id = 0;
  1013. c->cpu_core_id = 0;
  1014. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1015. }
  1016. static void __ref remove_cpu_from_maps(int cpu)
  1017. {
  1018. set_cpu_online(cpu, false);
  1019. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1020. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1021. /* was set by cpu_init() */
  1022. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1023. numa_remove_cpu(cpu);
  1024. }
  1025. void cpu_disable_common(void)
  1026. {
  1027. int cpu = smp_processor_id();
  1028. remove_siblinginfo(cpu);
  1029. /* It's now safe to remove this processor from the online map */
  1030. lock_vector_lock();
  1031. remove_cpu_from_maps(cpu);
  1032. unlock_vector_lock();
  1033. fixup_irqs();
  1034. }
  1035. int native_cpu_disable(void)
  1036. {
  1037. int cpu = smp_processor_id();
  1038. /*
  1039. * Perhaps use cpufreq to drop frequency, but that could go
  1040. * into generic code.
  1041. *
  1042. * We won't take down the boot processor on i386 due to some
  1043. * interrupts only being able to be serviced by the BSP.
  1044. * Especially so if we're not using an IOAPIC -zwane
  1045. */
  1046. if (cpu == 0)
  1047. return -EBUSY;
  1048. clear_local_APIC();
  1049. cpu_disable_common();
  1050. return 0;
  1051. }
  1052. void native_cpu_die(unsigned int cpu)
  1053. {
  1054. /* We don't do anything here: idle task is faking death itself. */
  1055. unsigned int i;
  1056. for (i = 0; i < 10; i++) {
  1057. /* They ack this in play_dead by setting CPU_DEAD */
  1058. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1059. if (system_state == SYSTEM_RUNNING)
  1060. pr_info("CPU %u is now offline\n", cpu);
  1061. if (1 == num_online_cpus())
  1062. alternatives_smp_switch(0);
  1063. return;
  1064. }
  1065. msleep(100);
  1066. }
  1067. pr_err("CPU %u didn't die...\n", cpu);
  1068. }
  1069. void play_dead_common(void)
  1070. {
  1071. idle_task_exit();
  1072. reset_lazy_tlbstate();
  1073. amd_e400_remove_cpu(raw_smp_processor_id());
  1074. mb();
  1075. /* Ack it */
  1076. __this_cpu_write(cpu_state, CPU_DEAD);
  1077. /*
  1078. * With physical CPU hotplug, we should halt the cpu
  1079. */
  1080. local_irq_disable();
  1081. }
  1082. /*
  1083. * We need to flush the caches before going to sleep, lest we have
  1084. * dirty data in our caches when we come back up.
  1085. */
  1086. static inline void mwait_play_dead(void)
  1087. {
  1088. unsigned int eax, ebx, ecx, edx;
  1089. unsigned int highest_cstate = 0;
  1090. unsigned int highest_subcstate = 0;
  1091. int i;
  1092. void *mwait_ptr;
  1093. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1094. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1095. return;
  1096. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1097. return;
  1098. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1099. return;
  1100. eax = CPUID_MWAIT_LEAF;
  1101. ecx = 0;
  1102. native_cpuid(&eax, &ebx, &ecx, &edx);
  1103. /*
  1104. * eax will be 0 if EDX enumeration is not valid.
  1105. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1106. */
  1107. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1108. eax = 0;
  1109. } else {
  1110. edx >>= MWAIT_SUBSTATE_SIZE;
  1111. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1112. if (edx & MWAIT_SUBSTATE_MASK) {
  1113. highest_cstate = i;
  1114. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1115. }
  1116. }
  1117. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1118. (highest_subcstate - 1);
  1119. }
  1120. /*
  1121. * This should be a memory location in a cache line which is
  1122. * unlikely to be touched by other processors. The actual
  1123. * content is immaterial as it is not actually modified in any way.
  1124. */
  1125. mwait_ptr = &current_thread_info()->flags;
  1126. wbinvd();
  1127. while (1) {
  1128. /*
  1129. * The CLFLUSH is a workaround for erratum AAI65 for
  1130. * the Xeon 7400 series. It's not clear it is actually
  1131. * needed, but it should be harmless in either case.
  1132. * The WBINVD is insufficient due to the spurious-wakeup
  1133. * case where we return around the loop.
  1134. */
  1135. clflush(mwait_ptr);
  1136. __monitor(mwait_ptr, 0, 0);
  1137. mb();
  1138. __mwait(eax, 0);
  1139. }
  1140. }
  1141. static inline void hlt_play_dead(void)
  1142. {
  1143. if (__this_cpu_read(cpu_info.x86) >= 4)
  1144. wbinvd();
  1145. while (1) {
  1146. native_halt();
  1147. }
  1148. }
  1149. void native_play_dead(void)
  1150. {
  1151. play_dead_common();
  1152. tboot_shutdown(TB_SHUTDOWN_WFS);
  1153. mwait_play_dead(); /* Only returns on failure */
  1154. if (cpuidle_play_dead())
  1155. hlt_play_dead();
  1156. }
  1157. #else /* ... !CONFIG_HOTPLUG_CPU */
  1158. int native_cpu_disable(void)
  1159. {
  1160. return -ENOSYS;
  1161. }
  1162. void native_cpu_die(unsigned int cpu)
  1163. {
  1164. /* We said "no" in __cpu_disable */
  1165. BUG();
  1166. }
  1167. void native_play_dead(void)
  1168. {
  1169. BUG();
  1170. }
  1171. #endif