cpu.h 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /*
  2. * cpu.h: Values of the PRId register used to match up
  3. * various MIPS cpu types.
  4. *
  5. * Copyright (C) 1996 David S. Miller (dm@engr.sgi.com)
  6. */
  7. #ifndef _ASM_CPU_H
  8. #define _ASM_CPU_H
  9. /* Assigned Company values for bits 23:16 of the PRId Register
  10. (CP0 register 15, select 0). As of the MIPS32 and MIPS64 specs from
  11. MTI, the PRId register is defined in this (backwards compatible)
  12. way:
  13. +----------------+----------------+----------------+----------------+
  14. | Company Options| Company ID | Processor ID | Revision |
  15. +----------------+----------------+----------------+----------------+
  16. 31 24 23 16 15 8 7
  17. I don't have docs for all the previous processors, but my impression is
  18. that bits 16-23 have been 0 for all MIPS processors before the MIPS32/64
  19. spec.
  20. */
  21. #define PRID_COMP_LEGACY 0x000000
  22. #define PRID_COMP_MIPS 0x010000
  23. #define PRID_COMP_BROADCOM 0x020000
  24. #define PRID_COMP_ALCHEMY 0x030000
  25. #define PRID_COMP_SIBYTE 0x040000
  26. #define PRID_COMP_SANDCRAFT 0x050000
  27. #define PRID_COMP_PHILIPS 0x060000
  28. #define PRID_COMP_TOSHIBA 0x070000
  29. #define PRID_COMP_LSI 0x080000
  30. #define PRID_COMP_LEXRA 0x0b0000
  31. /*
  32. * Assigned values for the product ID register. In order to detect a
  33. * certain CPU type exactly eventually additional registers may need to
  34. * be examined. These are valid when 23:16 == PRID_COMP_LEGACY
  35. */
  36. #define PRID_IMP_R2000 0x0100
  37. #define PRID_IMP_AU1_REV1 0x0100
  38. #define PRID_IMP_AU1_REV2 0x0200
  39. #define PRID_IMP_R3000 0x0200 /* Same as R2000A */
  40. #define PRID_IMP_R6000 0x0300 /* Same as R3000A */
  41. #define PRID_IMP_R4000 0x0400
  42. #define PRID_IMP_R6000A 0x0600
  43. #define PRID_IMP_R10000 0x0900
  44. #define PRID_IMP_R4300 0x0b00
  45. #define PRID_IMP_VR41XX 0x0c00
  46. #define PRID_IMP_R12000 0x0e00
  47. #define PRID_IMP_R8000 0x1000
  48. #define PRID_IMP_R4600 0x2000
  49. #define PRID_IMP_R4700 0x2100
  50. #define PRID_IMP_TX39 0x2200
  51. #define PRID_IMP_R4640 0x2200
  52. #define PRID_IMP_R4650 0x2200 /* Same as R4640 */
  53. #define PRID_IMP_R5000 0x2300
  54. #define PRID_IMP_TX49 0x2d00
  55. #define PRID_IMP_SONIC 0x2400
  56. #define PRID_IMP_MAGIC 0x2500
  57. #define PRID_IMP_RM7000 0x2700
  58. #define PRID_IMP_NEVADA 0x2800 /* RM5260 ??? */
  59. #define PRID_IMP_RM9000 0x3400
  60. #define PRID_IMP_R5432 0x5400
  61. #define PRID_IMP_R5500 0x5500
  62. #define PRID_IMP_4KC 0x8000
  63. #define PRID_IMP_5KC 0x8100
  64. #define PRID_IMP_20KC 0x8200
  65. #define PRID_IMP_4KEC 0x8400
  66. #define PRID_IMP_4KSC 0x8600
  67. #define PRID_IMP_25KF 0x8800
  68. #define PRID_IMP_5KE 0x8900
  69. #define PRID_IMP_4KECR2 0x9000
  70. #define PRID_IMP_4KEMPR2 0x9100
  71. #define PRID_IMP_4KSD 0x9200
  72. #define PRID_IMP_24K 0x9300
  73. #define PRID_IMP_UNKNOWN 0xff00
  74. /*
  75. * These are the PRID's for when 23:16 == PRID_COMP_SIBYTE
  76. */
  77. #define PRID_IMP_SB1 0x0100
  78. /*
  79. * These are the PRID's for when 23:16 == PRID_COMP_SANDCRAFT
  80. */
  81. #define PRID_IMP_SR71000 0x0400
  82. /*
  83. * Definitions for 7:0 on legacy processors
  84. */
  85. #define PRID_REV_TX4927 0x0022
  86. #define PRID_REV_TX4937 0x0030
  87. #define PRID_REV_R4400 0x0040
  88. #define PRID_REV_R3000A 0x0030
  89. #define PRID_REV_R3000 0x0020
  90. #define PRID_REV_R2000A 0x0010
  91. #define PRID_REV_TX3912 0x0010
  92. #define PRID_REV_TX3922 0x0030
  93. #define PRID_REV_TX3927 0x0040
  94. #define PRID_REV_VR4111 0x0050
  95. #define PRID_REV_VR4181 0x0050 /* Same as VR4111 */
  96. #define PRID_REV_VR4121 0x0060
  97. #define PRID_REV_VR4122 0x0070
  98. #define PRID_REV_VR4181A 0x0070 /* Same as VR4122 */
  99. #define PRID_REV_VR4130 0x0080
  100. /*
  101. * FPU implementation/revision register (CP1 control register 0).
  102. *
  103. * +---------------------------------+----------------+----------------+
  104. * | 0 | Implementation | Revision |
  105. * +---------------------------------+----------------+----------------+
  106. * 31 16 15 8 7 0
  107. */
  108. #define FPIR_IMP_NONE 0x0000
  109. #define CPU_UNKNOWN 0
  110. #define CPU_R2000 1
  111. #define CPU_R3000 2
  112. #define CPU_R3000A 3
  113. #define CPU_R3041 4
  114. #define CPU_R3051 5
  115. #define CPU_R3052 6
  116. #define CPU_R3081 7
  117. #define CPU_R3081E 8
  118. #define CPU_R4000PC 9
  119. #define CPU_R4000SC 10
  120. #define CPU_R4000MC 11
  121. #define CPU_R4200 12
  122. #define CPU_R4400PC 13
  123. #define CPU_R4400SC 14
  124. #define CPU_R4400MC 15
  125. #define CPU_R4600 16
  126. #define CPU_R6000 17
  127. #define CPU_R6000A 18
  128. #define CPU_R8000 19
  129. #define CPU_R10000 20
  130. #define CPU_R12000 21
  131. #define CPU_R4300 22
  132. #define CPU_R4650 23
  133. #define CPU_R4700 24
  134. #define CPU_R5000 25
  135. #define CPU_R5000A 26
  136. #define CPU_R4640 27
  137. #define CPU_NEVADA 28
  138. #define CPU_RM7000 29
  139. #define CPU_R5432 30
  140. #define CPU_4KC 31
  141. #define CPU_5KC 32
  142. #define CPU_R4310 33
  143. #define CPU_SB1 34
  144. #define CPU_TX3912 35
  145. #define CPU_TX3922 36
  146. #define CPU_TX3927 37
  147. #define CPU_AU1000 38
  148. #define CPU_4KEC 39
  149. #define CPU_4KSC 40
  150. #define CPU_VR41XX 41
  151. #define CPU_R5500 42
  152. #define CPU_TX49XX 43
  153. #define CPU_AU1500 44
  154. #define CPU_20KC 45
  155. #define CPU_VR4111 46
  156. #define CPU_VR4121 47
  157. #define CPU_VR4122 48
  158. #define CPU_VR4131 49
  159. #define CPU_VR4181 50
  160. #define CPU_VR4181A 51
  161. #define CPU_AU1100 52
  162. #define CPU_SR71000 53
  163. #define CPU_RM9000 54
  164. #define CPU_25KF 55
  165. #define CPU_VR4133 56
  166. #define CPU_AU1550 57
  167. #define CPU_24K 58
  168. #define CPU_LAST 58
  169. /*
  170. * ISA Level encodings
  171. *
  172. */
  173. #define MIPS_CPU_ISA_I 0x00000001
  174. #define MIPS_CPU_ISA_II 0x00000002
  175. #define MIPS_CPU_ISA_III 0x00008003
  176. #define MIPS_CPU_ISA_IV 0x00008004
  177. #define MIPS_CPU_ISA_V 0x00008005
  178. #define MIPS_CPU_ISA_M32 0x00000020
  179. #define MIPS_CPU_ISA_M64 0x00008040
  180. /*
  181. * Bit 15 encodes if an ISA level supports 64-bit operations.
  182. */
  183. #define MIPS_CPU_ISA_64BIT 0x00008000
  184. /*
  185. * CPU Option encodings
  186. */
  187. #define MIPS_CPU_TLB 0x00000001 /* CPU has TLB */
  188. /* Leave a spare bit for variant MMU types... */
  189. #define MIPS_CPU_4KEX 0x00000004 /* "R4K" exception model */
  190. #define MIPS_CPU_4KTLB 0x00000008 /* "R4K" TLB handler */
  191. #define MIPS_CPU_FPU 0x00000010 /* CPU has FPU */
  192. #define MIPS_CPU_32FPR 0x00000020 /* 32 dbl. prec. FP registers */
  193. #define MIPS_CPU_COUNTER 0x00000040 /* Cycle count/compare */
  194. #define MIPS_CPU_WATCH 0x00000080 /* watchpoint registers */
  195. #define MIPS_CPU_MIPS16 0x00000100 /* code compression */
  196. #define MIPS_CPU_DIVEC 0x00000200 /* dedicated interrupt vector */
  197. #define MIPS_CPU_VCE 0x00000400 /* virt. coherence conflict possible */
  198. #define MIPS_CPU_CACHE_CDEX_P 0x00000800 /* Create_Dirty_Exclusive CACHE op */
  199. #define MIPS_CPU_CACHE_CDEX_S 0x00001000 /* ... same for seconary cache ... */
  200. #define MIPS_CPU_MCHECK 0x00002000 /* Machine check exception */
  201. #define MIPS_CPU_EJTAG 0x00004000 /* EJTAG exception */
  202. #define MIPS_CPU_NOFPUEX 0x00008000 /* no FPU exception */
  203. #define MIPS_CPU_LLSC 0x00010000 /* CPU has ll/sc instructions */
  204. #define MIPS_CPU_SUBSET_CACHES 0x00020000 /* P-cache subset enforced */
  205. #define MIPS_CPU_PREFETCH 0x00040000 /* CPU has usable prefetch */
  206. #endif /* _ASM_CPU_H */