device.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/atomic.h>
  38. #define MAX_MSIX_P_PORT 17
  39. #define MAX_MSIX 64
  40. #define MSIX_LEGACY_SZ 4
  41. #define MIN_MSIX_P_PORT 5
  42. enum {
  43. MLX4_FLAG_MSI_X = 1 << 0,
  44. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  45. };
  46. enum {
  47. MLX4_MAX_PORTS = 2
  48. };
  49. enum {
  50. MLX4_BOARD_ID_LEN = 64
  51. };
  52. enum {
  53. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  54. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  55. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  56. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  57. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  58. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  59. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  60. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  61. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  62. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  63. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  64. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  65. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  66. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  67. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  68. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  69. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  70. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  71. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  72. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  73. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  74. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  75. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  76. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  77. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48
  78. };
  79. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  80. enum {
  81. MLX_EXT_PORT_CAP_FLAG_EXTENDED_PORT_INFO = 1 << 0
  82. };
  83. enum {
  84. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  85. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  86. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  87. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  88. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  89. };
  90. enum mlx4_event {
  91. MLX4_EVENT_TYPE_COMP = 0x00,
  92. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  93. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  94. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  95. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  96. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  97. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  98. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  99. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  100. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  101. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  102. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  103. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  104. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  105. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  106. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  107. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  108. MLX4_EVENT_TYPE_CMD = 0x0a
  109. };
  110. enum {
  111. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  112. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  113. };
  114. enum {
  115. MLX4_PERM_LOCAL_READ = 1 << 10,
  116. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  117. MLX4_PERM_REMOTE_READ = 1 << 12,
  118. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  119. MLX4_PERM_ATOMIC = 1 << 14
  120. };
  121. enum {
  122. MLX4_OPCODE_NOP = 0x00,
  123. MLX4_OPCODE_SEND_INVAL = 0x01,
  124. MLX4_OPCODE_RDMA_WRITE = 0x08,
  125. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  126. MLX4_OPCODE_SEND = 0x0a,
  127. MLX4_OPCODE_SEND_IMM = 0x0b,
  128. MLX4_OPCODE_LSO = 0x0e,
  129. MLX4_OPCODE_RDMA_READ = 0x10,
  130. MLX4_OPCODE_ATOMIC_CS = 0x11,
  131. MLX4_OPCODE_ATOMIC_FA = 0x12,
  132. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  133. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  134. MLX4_OPCODE_BIND_MW = 0x18,
  135. MLX4_OPCODE_FMR = 0x19,
  136. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  137. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  138. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  139. MLX4_RECV_OPCODE_SEND = 0x01,
  140. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  141. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  142. MLX4_CQE_OPCODE_ERROR = 0x1e,
  143. MLX4_CQE_OPCODE_RESIZE = 0x16,
  144. };
  145. enum {
  146. MLX4_STAT_RATE_OFFSET = 5
  147. };
  148. enum mlx4_protocol {
  149. MLX4_PROT_IB_IPV6 = 0,
  150. MLX4_PROT_ETH,
  151. MLX4_PROT_IB_IPV4,
  152. MLX4_PROT_FCOE
  153. };
  154. enum {
  155. MLX4_MTT_FLAG_PRESENT = 1
  156. };
  157. enum mlx4_qp_region {
  158. MLX4_QP_REGION_FW = 0,
  159. MLX4_QP_REGION_ETH_ADDR,
  160. MLX4_QP_REGION_FC_ADDR,
  161. MLX4_QP_REGION_FC_EXCH,
  162. MLX4_NUM_QP_REGION
  163. };
  164. enum mlx4_port_type {
  165. MLX4_PORT_TYPE_IB = 1,
  166. MLX4_PORT_TYPE_ETH = 2,
  167. MLX4_PORT_TYPE_AUTO = 3
  168. };
  169. enum mlx4_special_vlan_idx {
  170. MLX4_NO_VLAN_IDX = 0,
  171. MLX4_VLAN_MISS_IDX,
  172. MLX4_VLAN_REGULAR
  173. };
  174. enum mlx4_steer_type {
  175. MLX4_MC_STEER = 0,
  176. MLX4_UC_STEER,
  177. MLX4_NUM_STEERS
  178. };
  179. enum {
  180. MLX4_NUM_FEXCH = 64 * 1024,
  181. };
  182. enum {
  183. MLX4_MAX_FAST_REG_PAGES = 511,
  184. };
  185. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  186. {
  187. return (major << 32) | (minor << 16) | subminor;
  188. }
  189. struct mlx4_caps {
  190. u64 fw_ver;
  191. int num_ports;
  192. int vl_cap[MLX4_MAX_PORTS + 1];
  193. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  194. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  195. u64 def_mac[MLX4_MAX_PORTS + 1];
  196. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  197. int gid_table_len[MLX4_MAX_PORTS + 1];
  198. int pkey_table_len[MLX4_MAX_PORTS + 1];
  199. int trans_type[MLX4_MAX_PORTS + 1];
  200. int vendor_oui[MLX4_MAX_PORTS + 1];
  201. int wavelength[MLX4_MAX_PORTS + 1];
  202. u64 trans_code[MLX4_MAX_PORTS + 1];
  203. int local_ca_ack_delay;
  204. int num_uars;
  205. int bf_reg_size;
  206. int bf_regs_per_page;
  207. int max_sq_sg;
  208. int max_rq_sg;
  209. int num_qps;
  210. int max_wqes;
  211. int max_sq_desc_sz;
  212. int max_rq_desc_sz;
  213. int max_qp_init_rdma;
  214. int max_qp_dest_rdma;
  215. int sqp_start;
  216. int num_srqs;
  217. int max_srq_wqes;
  218. int max_srq_sge;
  219. int reserved_srqs;
  220. int num_cqs;
  221. int max_cqes;
  222. int reserved_cqs;
  223. int num_eqs;
  224. int reserved_eqs;
  225. int num_comp_vectors;
  226. int comp_pool;
  227. int num_mpts;
  228. int num_mtt_segs;
  229. int mtts_per_seg;
  230. int fmr_reserved_mtts;
  231. int reserved_mtts;
  232. int reserved_mrws;
  233. int reserved_uars;
  234. int num_mgms;
  235. int num_amgms;
  236. int reserved_mcgs;
  237. int num_qp_per_mgm;
  238. int num_pds;
  239. int reserved_pds;
  240. int max_xrcds;
  241. int reserved_xrcds;
  242. int mtt_entry_sz;
  243. u32 max_msg_sz;
  244. u32 page_size_cap;
  245. u64 flags;
  246. u32 bmme_flags;
  247. u32 reserved_lkey;
  248. u16 stat_rate_support;
  249. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  250. int max_gso_sz;
  251. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  252. int reserved_qps;
  253. int reserved_qps_base[MLX4_NUM_QP_REGION];
  254. int log_num_macs;
  255. int log_num_vlans;
  256. int log_num_prios;
  257. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  258. u8 supported_type[MLX4_MAX_PORTS + 1];
  259. u32 port_mask;
  260. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  261. u32 max_counters;
  262. u8 ext_port_cap[MLX4_MAX_PORTS + 1];
  263. };
  264. struct mlx4_buf_list {
  265. void *buf;
  266. dma_addr_t map;
  267. };
  268. struct mlx4_buf {
  269. struct mlx4_buf_list direct;
  270. struct mlx4_buf_list *page_list;
  271. int nbufs;
  272. int npages;
  273. int page_shift;
  274. };
  275. struct mlx4_mtt {
  276. u32 first_seg;
  277. int order;
  278. int page_shift;
  279. };
  280. enum {
  281. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  282. };
  283. struct mlx4_db_pgdir {
  284. struct list_head list;
  285. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  286. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  287. unsigned long *bits[2];
  288. __be32 *db_page;
  289. dma_addr_t db_dma;
  290. };
  291. struct mlx4_ib_user_db_page;
  292. struct mlx4_db {
  293. __be32 *db;
  294. union {
  295. struct mlx4_db_pgdir *pgdir;
  296. struct mlx4_ib_user_db_page *user_page;
  297. } u;
  298. dma_addr_t dma;
  299. int index;
  300. int order;
  301. };
  302. struct mlx4_hwq_resources {
  303. struct mlx4_db db;
  304. struct mlx4_mtt mtt;
  305. struct mlx4_buf buf;
  306. };
  307. struct mlx4_mr {
  308. struct mlx4_mtt mtt;
  309. u64 iova;
  310. u64 size;
  311. u32 key;
  312. u32 pd;
  313. u32 access;
  314. int enabled;
  315. };
  316. struct mlx4_fmr {
  317. struct mlx4_mr mr;
  318. struct mlx4_mpt_entry *mpt;
  319. __be64 *mtts;
  320. dma_addr_t dma_handle;
  321. int max_pages;
  322. int max_maps;
  323. int maps;
  324. u8 page_shift;
  325. };
  326. struct mlx4_uar {
  327. unsigned long pfn;
  328. int index;
  329. struct list_head bf_list;
  330. unsigned free_bf_bmap;
  331. void __iomem *map;
  332. void __iomem *bf_map;
  333. };
  334. struct mlx4_bf {
  335. unsigned long offset;
  336. int buf_size;
  337. struct mlx4_uar *uar;
  338. void __iomem *reg;
  339. };
  340. struct mlx4_cq {
  341. void (*comp) (struct mlx4_cq *);
  342. void (*event) (struct mlx4_cq *, enum mlx4_event);
  343. struct mlx4_uar *uar;
  344. u32 cons_index;
  345. __be32 *set_ci_db;
  346. __be32 *arm_db;
  347. int arm_sn;
  348. int cqn;
  349. unsigned vector;
  350. atomic_t refcount;
  351. struct completion free;
  352. };
  353. struct mlx4_qp {
  354. void (*event) (struct mlx4_qp *, enum mlx4_event);
  355. int qpn;
  356. atomic_t refcount;
  357. struct completion free;
  358. };
  359. struct mlx4_srq {
  360. void (*event) (struct mlx4_srq *, enum mlx4_event);
  361. int srqn;
  362. int max;
  363. int max_gs;
  364. int wqe_shift;
  365. atomic_t refcount;
  366. struct completion free;
  367. };
  368. struct mlx4_av {
  369. __be32 port_pd;
  370. u8 reserved1;
  371. u8 g_slid;
  372. __be16 dlid;
  373. u8 reserved2;
  374. u8 gid_index;
  375. u8 stat_rate;
  376. u8 hop_limit;
  377. __be32 sl_tclass_flowlabel;
  378. u8 dgid[16];
  379. };
  380. struct mlx4_eth_av {
  381. __be32 port_pd;
  382. u8 reserved1;
  383. u8 smac_idx;
  384. u16 reserved2;
  385. u8 reserved3;
  386. u8 gid_index;
  387. u8 stat_rate;
  388. u8 hop_limit;
  389. __be32 sl_tclass_flowlabel;
  390. u8 dgid[16];
  391. u32 reserved4[2];
  392. __be16 vlan;
  393. u8 mac[6];
  394. };
  395. union mlx4_ext_av {
  396. struct mlx4_av ib;
  397. struct mlx4_eth_av eth;
  398. };
  399. struct mlx4_counter {
  400. u8 reserved1[3];
  401. u8 counter_mode;
  402. __be32 num_ifc;
  403. u32 reserved2[2];
  404. __be64 rx_frames;
  405. __be64 rx_bytes;
  406. __be64 tx_frames;
  407. __be64 tx_bytes;
  408. };
  409. struct mlx4_dev {
  410. struct pci_dev *pdev;
  411. unsigned long flags;
  412. struct mlx4_caps caps;
  413. struct radix_tree_root qp_table_tree;
  414. u8 rev_id;
  415. char board_id[MLX4_BOARD_ID_LEN];
  416. };
  417. struct mlx4_init_port_param {
  418. int set_guid0;
  419. int set_node_guid;
  420. int set_si_guid;
  421. u16 mtu;
  422. int port_width_cap;
  423. u16 vl_cap;
  424. u16 max_gid;
  425. u16 max_pkey;
  426. u64 guid0;
  427. u64 node_guid;
  428. u64 si_guid;
  429. };
  430. #define mlx4_foreach_port(port, dev, type) \
  431. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  432. if (((type) == MLX4_PORT_TYPE_IB ? (dev)->caps.port_mask : \
  433. ~(dev)->caps.port_mask) & 1 << ((port) - 1))
  434. #define mlx4_foreach_ib_transport_port(port, dev) \
  435. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  436. if (((dev)->caps.port_mask & 1 << ((port) - 1)) || \
  437. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  438. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  439. struct mlx4_buf *buf);
  440. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  441. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  442. {
  443. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  444. return buf->direct.buf + offset;
  445. else
  446. return buf->page_list[offset >> PAGE_SHIFT].buf +
  447. (offset & (PAGE_SIZE - 1));
  448. }
  449. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  450. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  451. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  452. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  453. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  454. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  455. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  456. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  457. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  458. struct mlx4_mtt *mtt);
  459. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  460. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  461. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  462. int npages, int page_shift, struct mlx4_mr *mr);
  463. void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  464. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  465. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  466. int start_index, int npages, u64 *page_list);
  467. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  468. struct mlx4_buf *buf);
  469. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  470. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  471. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  472. int size, int max_direct);
  473. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  474. int size);
  475. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  476. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  477. unsigned vector, int collapsed);
  478. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  479. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  480. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  481. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  482. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  483. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  484. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  485. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  486. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  487. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  488. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  489. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  490. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  491. int block_mcast_loopback, enum mlx4_protocol protocol);
  492. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  493. enum mlx4_protocol protocol);
  494. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  495. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  496. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  497. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  498. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  499. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *qpn, u8 wrap);
  500. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, int qpn);
  501. int mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac, u8 wrap);
  502. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  503. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  504. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  505. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  506. int npages, u64 iova, u32 *lkey, u32 *rkey);
  507. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  508. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  509. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  510. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  511. u32 *lkey, u32 *rkey);
  512. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  513. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  514. int mlx4_test_interrupts(struct mlx4_dev *dev);
  515. int mlx4_assign_eq(struct mlx4_dev *dev, char* name , int* vector);
  516. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  517. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  518. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  519. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  520. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  521. #endif /* MLX4_DEVICE_H */