dispc.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DISPC"
  23. #include <linux/kernel.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/clk.h>
  27. #include <linux/io.h>
  28. #include <linux/jiffies.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/delay.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/hardirq.h>
  33. #include <linux/interrupt.h>
  34. #include <plat/sram.h>
  35. #include <plat/clock.h>
  36. #include <video/omapdss.h>
  37. #include "dss.h"
  38. #include "dss_features.h"
  39. #include "dispc.h"
  40. /* DISPC */
  41. #define DISPC_SZ_REGS SZ_4K
  42. #define DISPC_IRQ_MASK_ERROR (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
  43. DISPC_IRQ_OCP_ERR | \
  44. DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
  45. DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
  46. DISPC_IRQ_SYNC_LOST | \
  47. DISPC_IRQ_SYNC_LOST_DIGIT)
  48. #define DISPC_MAX_NR_ISRS 8
  49. struct omap_dispc_isr_data {
  50. omap_dispc_isr_t isr;
  51. void *arg;
  52. u32 mask;
  53. };
  54. struct dispc_h_coef {
  55. s8 hc4;
  56. s8 hc3;
  57. u8 hc2;
  58. s8 hc1;
  59. s8 hc0;
  60. };
  61. struct dispc_v_coef {
  62. s8 vc22;
  63. s8 vc2;
  64. u8 vc1;
  65. s8 vc0;
  66. s8 vc00;
  67. };
  68. #define REG_GET(idx, start, end) \
  69. FLD_GET(dispc_read_reg(idx), start, end)
  70. #define REG_FLD_MOD(idx, val, start, end) \
  71. dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))
  72. struct dispc_irq_stats {
  73. unsigned long last_reset;
  74. unsigned irq_count;
  75. unsigned irqs[32];
  76. };
  77. static struct {
  78. struct platform_device *pdev;
  79. void __iomem *base;
  80. int irq;
  81. u32 fifo_size[3];
  82. spinlock_t irq_lock;
  83. u32 irq_error_mask;
  84. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  85. u32 error_irqs;
  86. struct work_struct error_work;
  87. u32 ctx[DISPC_SZ_REGS / sizeof(u32)];
  88. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  89. spinlock_t irq_stats_lock;
  90. struct dispc_irq_stats irq_stats;
  91. #endif
  92. } dispc;
  93. static void _omap_dispc_set_irqs(void);
  94. static inline void dispc_write_reg(const u16 idx, u32 val)
  95. {
  96. __raw_writel(val, dispc.base + idx);
  97. }
  98. static inline u32 dispc_read_reg(const u16 idx)
  99. {
  100. return __raw_readl(dispc.base + idx);
  101. }
  102. #define SR(reg) \
  103. dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
  104. #define RR(reg) \
  105. dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
  106. void dispc_save_context(void)
  107. {
  108. if (cpu_is_omap24xx())
  109. return;
  110. SR(SYSCONFIG);
  111. SR(IRQENABLE);
  112. SR(CONTROL);
  113. SR(CONFIG);
  114. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  115. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  116. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  117. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  118. SR(LINE_NUMBER);
  119. SR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
  120. SR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
  121. SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  122. SR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
  123. SR(GLOBAL_ALPHA);
  124. SR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  125. SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  126. if (dss_has_feature(FEAT_MGR_LCD2)) {
  127. SR(CONTROL2);
  128. SR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  129. SR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  130. SR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  131. SR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  132. SR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  133. SR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  134. SR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  135. SR(CONFIG2);
  136. }
  137. SR(OVL_BA0(OMAP_DSS_GFX));
  138. SR(OVL_BA1(OMAP_DSS_GFX));
  139. SR(OVL_POSITION(OMAP_DSS_GFX));
  140. SR(OVL_SIZE(OMAP_DSS_GFX));
  141. SR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
  142. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  143. SR(OVL_ROW_INC(OMAP_DSS_GFX));
  144. SR(OVL_PIXEL_INC(OMAP_DSS_GFX));
  145. SR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  146. SR(OVL_TABLE_BA(OMAP_DSS_GFX));
  147. SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  148. SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  149. SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  150. SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  151. SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  152. SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  153. if (dss_has_feature(FEAT_MGR_LCD2)) {
  154. SR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  155. SR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  156. SR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  157. SR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  158. SR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  159. SR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  160. }
  161. SR(OVL_PRELOAD(OMAP_DSS_GFX));
  162. /* VID1 */
  163. SR(OVL_BA0(OMAP_DSS_VIDEO1));
  164. SR(OVL_BA1(OMAP_DSS_VIDEO1));
  165. SR(OVL_POSITION(OMAP_DSS_VIDEO1));
  166. SR(OVL_SIZE(OMAP_DSS_VIDEO1));
  167. SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  168. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  169. SR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
  170. SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  171. SR(OVL_FIR(OMAP_DSS_VIDEO1));
  172. SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  173. SR(OVL_ACCU0(OMAP_DSS_VIDEO1));
  174. SR(OVL_ACCU1(OMAP_DSS_VIDEO1));
  175. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
  176. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
  177. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
  178. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
  179. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
  180. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
  181. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
  182. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
  183. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
  184. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
  185. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
  186. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
  187. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
  188. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
  189. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
  190. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
  191. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
  192. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
  193. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
  194. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
  195. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
  196. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
  197. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
  198. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
  199. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
  200. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
  201. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
  202. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
  203. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
  204. SR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
  205. /* VID2 */
  206. SR(OVL_BA0(OMAP_DSS_VIDEO2));
  207. SR(OVL_BA1(OMAP_DSS_VIDEO2));
  208. SR(OVL_POSITION(OMAP_DSS_VIDEO2));
  209. SR(OVL_SIZE(OMAP_DSS_VIDEO2));
  210. SR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  211. SR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  212. SR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
  213. SR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  214. SR(OVL_FIR(OMAP_DSS_VIDEO2));
  215. SR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  216. SR(OVL_ACCU0(OMAP_DSS_VIDEO2));
  217. SR(OVL_ACCU1(OMAP_DSS_VIDEO2));
  218. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
  219. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
  220. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
  221. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
  222. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
  223. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
  224. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
  225. SR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
  226. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
  227. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
  228. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
  229. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
  230. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
  231. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
  232. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
  233. SR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
  234. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
  235. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
  236. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
  237. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
  238. SR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
  239. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
  240. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
  241. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
  242. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
  243. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
  244. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
  245. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
  246. SR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
  247. SR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
  248. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  249. SR(DIVISOR);
  250. }
  251. void dispc_restore_context(void)
  252. {
  253. RR(SYSCONFIG);
  254. /*RR(IRQENABLE);*/
  255. /*RR(CONTROL);*/
  256. RR(CONFIG);
  257. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  258. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  259. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  260. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  261. RR(LINE_NUMBER);
  262. RR(TIMING_H(OMAP_DSS_CHANNEL_LCD));
  263. RR(TIMING_V(OMAP_DSS_CHANNEL_LCD));
  264. RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  265. RR(DIVISORo(OMAP_DSS_CHANNEL_LCD));
  266. RR(GLOBAL_ALPHA);
  267. RR(SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  268. RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  269. if (dss_has_feature(FEAT_MGR_LCD2)) {
  270. RR(DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  271. RR(TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  272. RR(SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  273. RR(TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  274. RR(TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  275. RR(POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  276. RR(DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  277. RR(CONFIG2);
  278. }
  279. RR(OVL_BA0(OMAP_DSS_GFX));
  280. RR(OVL_BA1(OMAP_DSS_GFX));
  281. RR(OVL_POSITION(OMAP_DSS_GFX));
  282. RR(OVL_SIZE(OMAP_DSS_GFX));
  283. RR(OVL_ATTRIBUTES(OMAP_DSS_GFX));
  284. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  285. RR(OVL_ROW_INC(OMAP_DSS_GFX));
  286. RR(OVL_PIXEL_INC(OMAP_DSS_GFX));
  287. RR(OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  288. RR(OVL_TABLE_BA(OMAP_DSS_GFX));
  289. RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  290. RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  291. RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  292. RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  293. RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  294. RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  295. if (dss_has_feature(FEAT_MGR_LCD2)) {
  296. RR(DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  297. RR(DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  298. RR(DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  299. RR(CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  300. RR(CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  301. RR(CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  302. }
  303. RR(OVL_PRELOAD(OMAP_DSS_GFX));
  304. /* VID1 */
  305. RR(OVL_BA0(OMAP_DSS_VIDEO1));
  306. RR(OVL_BA1(OMAP_DSS_VIDEO1));
  307. RR(OVL_POSITION(OMAP_DSS_VIDEO1));
  308. RR(OVL_SIZE(OMAP_DSS_VIDEO1));
  309. RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  310. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  311. RR(OVL_ROW_INC(OMAP_DSS_VIDEO1));
  312. RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  313. RR(OVL_FIR(OMAP_DSS_VIDEO1));
  314. RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  315. RR(OVL_ACCU0(OMAP_DSS_VIDEO1));
  316. RR(OVL_ACCU1(OMAP_DSS_VIDEO1));
  317. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
  318. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
  319. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
  320. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
  321. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
  322. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
  323. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
  324. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
  325. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
  326. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
  327. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
  328. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
  329. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
  330. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
  331. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
  332. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
  333. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
  334. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
  335. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
  336. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
  337. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
  338. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
  339. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
  340. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
  341. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
  342. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
  343. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
  344. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
  345. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
  346. RR(OVL_PRELOAD(OMAP_DSS_VIDEO1));
  347. /* VID2 */
  348. RR(OVL_BA0(OMAP_DSS_VIDEO2));
  349. RR(OVL_BA1(OMAP_DSS_VIDEO2));
  350. RR(OVL_POSITION(OMAP_DSS_VIDEO2));
  351. RR(OVL_SIZE(OMAP_DSS_VIDEO2));
  352. RR(OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  353. RR(OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  354. RR(OVL_ROW_INC(OMAP_DSS_VIDEO2));
  355. RR(OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  356. RR(OVL_FIR(OMAP_DSS_VIDEO2));
  357. RR(OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  358. RR(OVL_ACCU0(OMAP_DSS_VIDEO2));
  359. RR(OVL_ACCU1(OMAP_DSS_VIDEO2));
  360. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
  361. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
  362. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
  363. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
  364. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
  365. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
  366. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
  367. RR(OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
  368. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
  369. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
  370. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
  371. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
  372. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
  373. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
  374. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
  375. RR(OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
  376. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
  377. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
  378. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
  379. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
  380. RR(OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
  381. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
  382. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
  383. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
  384. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
  385. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
  386. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
  387. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
  388. RR(OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
  389. RR(OVL_PRELOAD(OMAP_DSS_VIDEO2));
  390. if (dss_has_feature(FEAT_CORE_CLK_DIV))
  391. RR(DIVISOR);
  392. /* enable last, because LCD & DIGIT enable are here */
  393. RR(CONTROL);
  394. if (dss_has_feature(FEAT_MGR_LCD2))
  395. RR(CONTROL2);
  396. /* clear spurious SYNC_LOST_DIGIT interrupts */
  397. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  398. /*
  399. * enable last so IRQs won't trigger before
  400. * the context is fully restored
  401. */
  402. RR(IRQENABLE);
  403. }
  404. #undef SR
  405. #undef RR
  406. static inline void enable_clocks(bool enable)
  407. {
  408. if (enable)
  409. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  410. else
  411. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  412. }
  413. bool dispc_go_busy(enum omap_channel channel)
  414. {
  415. int bit;
  416. if (channel == OMAP_DSS_CHANNEL_LCD ||
  417. channel == OMAP_DSS_CHANNEL_LCD2)
  418. bit = 5; /* GOLCD */
  419. else
  420. bit = 6; /* GODIGIT */
  421. if (channel == OMAP_DSS_CHANNEL_LCD2)
  422. return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  423. else
  424. return REG_GET(DISPC_CONTROL, bit, bit) == 1;
  425. }
  426. void dispc_go(enum omap_channel channel)
  427. {
  428. int bit;
  429. bool enable_bit, go_bit;
  430. enable_clocks(1);
  431. if (channel == OMAP_DSS_CHANNEL_LCD ||
  432. channel == OMAP_DSS_CHANNEL_LCD2)
  433. bit = 0; /* LCDENABLE */
  434. else
  435. bit = 1; /* DIGITALENABLE */
  436. /* if the channel is not enabled, we don't need GO */
  437. if (channel == OMAP_DSS_CHANNEL_LCD2)
  438. enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  439. else
  440. enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  441. if (!enable_bit)
  442. goto end;
  443. if (channel == OMAP_DSS_CHANNEL_LCD ||
  444. channel == OMAP_DSS_CHANNEL_LCD2)
  445. bit = 5; /* GOLCD */
  446. else
  447. bit = 6; /* GODIGIT */
  448. if (channel == OMAP_DSS_CHANNEL_LCD2)
  449. go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
  450. else
  451. go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;
  452. if (go_bit) {
  453. DSSERR("GO bit not down for channel %d\n", channel);
  454. goto end;
  455. }
  456. DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
  457. (channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
  458. if (channel == OMAP_DSS_CHANNEL_LCD2)
  459. REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
  460. else
  461. REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
  462. end:
  463. enable_clocks(0);
  464. }
  465. static void _dispc_write_firh_reg(enum omap_plane plane, int reg, u32 value)
  466. {
  467. dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
  468. }
  469. static void _dispc_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
  470. {
  471. dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
  472. }
  473. static void _dispc_write_firv_reg(enum omap_plane plane, int reg, u32 value)
  474. {
  475. dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
  476. }
  477. static void _dispc_set_scale_coef(enum omap_plane plane, int hscaleup,
  478. int vscaleup, int five_taps)
  479. {
  480. /* Coefficients for horizontal up-sampling */
  481. static const struct dispc_h_coef coef_hup[8] = {
  482. { 0, 0, 128, 0, 0 },
  483. { -1, 13, 124, -8, 0 },
  484. { -2, 30, 112, -11, -1 },
  485. { -5, 51, 95, -11, -2 },
  486. { 0, -9, 73, 73, -9 },
  487. { -2, -11, 95, 51, -5 },
  488. { -1, -11, 112, 30, -2 },
  489. { 0, -8, 124, 13, -1 },
  490. };
  491. /* Coefficients for vertical up-sampling */
  492. static const struct dispc_v_coef coef_vup_3tap[8] = {
  493. { 0, 0, 128, 0, 0 },
  494. { 0, 3, 123, 2, 0 },
  495. { 0, 12, 111, 5, 0 },
  496. { 0, 32, 89, 7, 0 },
  497. { 0, 0, 64, 64, 0 },
  498. { 0, 7, 89, 32, 0 },
  499. { 0, 5, 111, 12, 0 },
  500. { 0, 2, 123, 3, 0 },
  501. };
  502. static const struct dispc_v_coef coef_vup_5tap[8] = {
  503. { 0, 0, 128, 0, 0 },
  504. { -1, 13, 124, -8, 0 },
  505. { -2, 30, 112, -11, -1 },
  506. { -5, 51, 95, -11, -2 },
  507. { 0, -9, 73, 73, -9 },
  508. { -2, -11, 95, 51, -5 },
  509. { -1, -11, 112, 30, -2 },
  510. { 0, -8, 124, 13, -1 },
  511. };
  512. /* Coefficients for horizontal down-sampling */
  513. static const struct dispc_h_coef coef_hdown[8] = {
  514. { 0, 36, 56, 36, 0 },
  515. { 4, 40, 55, 31, -2 },
  516. { 8, 44, 54, 27, -5 },
  517. { 12, 48, 53, 22, -7 },
  518. { -9, 17, 52, 51, 17 },
  519. { -7, 22, 53, 48, 12 },
  520. { -5, 27, 54, 44, 8 },
  521. { -2, 31, 55, 40, 4 },
  522. };
  523. /* Coefficients for vertical down-sampling */
  524. static const struct dispc_v_coef coef_vdown_3tap[8] = {
  525. { 0, 36, 56, 36, 0 },
  526. { 0, 40, 57, 31, 0 },
  527. { 0, 45, 56, 27, 0 },
  528. { 0, 50, 55, 23, 0 },
  529. { 0, 18, 55, 55, 0 },
  530. { 0, 23, 55, 50, 0 },
  531. { 0, 27, 56, 45, 0 },
  532. { 0, 31, 57, 40, 0 },
  533. };
  534. static const struct dispc_v_coef coef_vdown_5tap[8] = {
  535. { 0, 36, 56, 36, 0 },
  536. { 4, 40, 55, 31, -2 },
  537. { 8, 44, 54, 27, -5 },
  538. { 12, 48, 53, 22, -7 },
  539. { -9, 17, 52, 51, 17 },
  540. { -7, 22, 53, 48, 12 },
  541. { -5, 27, 54, 44, 8 },
  542. { -2, 31, 55, 40, 4 },
  543. };
  544. const struct dispc_h_coef *h_coef;
  545. const struct dispc_v_coef *v_coef;
  546. int i;
  547. if (hscaleup)
  548. h_coef = coef_hup;
  549. else
  550. h_coef = coef_hdown;
  551. if (vscaleup)
  552. v_coef = five_taps ? coef_vup_5tap : coef_vup_3tap;
  553. else
  554. v_coef = five_taps ? coef_vdown_5tap : coef_vdown_3tap;
  555. for (i = 0; i < 8; i++) {
  556. u32 h, hv;
  557. h = FLD_VAL(h_coef[i].hc0, 7, 0)
  558. | FLD_VAL(h_coef[i].hc1, 15, 8)
  559. | FLD_VAL(h_coef[i].hc2, 23, 16)
  560. | FLD_VAL(h_coef[i].hc3, 31, 24);
  561. hv = FLD_VAL(h_coef[i].hc4, 7, 0)
  562. | FLD_VAL(v_coef[i].vc0, 15, 8)
  563. | FLD_VAL(v_coef[i].vc1, 23, 16)
  564. | FLD_VAL(v_coef[i].vc2, 31, 24);
  565. _dispc_write_firh_reg(plane, i, h);
  566. _dispc_write_firhv_reg(plane, i, hv);
  567. }
  568. if (five_taps) {
  569. for (i = 0; i < 8; i++) {
  570. u32 v;
  571. v = FLD_VAL(v_coef[i].vc00, 7, 0)
  572. | FLD_VAL(v_coef[i].vc22, 15, 8);
  573. _dispc_write_firv_reg(plane, i, v);
  574. }
  575. }
  576. }
  577. static void _dispc_setup_color_conv_coef(void)
  578. {
  579. const struct color_conv_coef {
  580. int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
  581. int full_range;
  582. } ctbl_bt601_5 = {
  583. 298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
  584. };
  585. const struct color_conv_coef *ct;
  586. #define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))
  587. ct = &ctbl_bt601_5;
  588. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0),
  589. CVAL(ct->rcr, ct->ry));
  590. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1),
  591. CVAL(ct->gy, ct->rcb));
  592. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2),
  593. CVAL(ct->gcb, ct->gcr));
  594. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3),
  595. CVAL(ct->bcr, ct->by));
  596. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4),
  597. CVAL(0, ct->bcb));
  598. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0),
  599. CVAL(ct->rcr, ct->ry));
  600. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1),
  601. CVAL(ct->gy, ct->rcb));
  602. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2),
  603. CVAL(ct->gcb, ct->gcr));
  604. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3),
  605. CVAL(ct->bcr, ct->by));
  606. dispc_write_reg(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4),
  607. CVAL(0, ct->bcb));
  608. #undef CVAL
  609. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1),
  610. ct->full_range, 11, 11);
  611. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2),
  612. ct->full_range, 11, 11);
  613. }
  614. static void _dispc_set_plane_ba0(enum omap_plane plane, u32 paddr)
  615. {
  616. dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
  617. }
  618. static void _dispc_set_plane_ba1(enum omap_plane plane, u32 paddr)
  619. {
  620. dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
  621. }
  622. static void _dispc_set_plane_pos(enum omap_plane plane, int x, int y)
  623. {
  624. u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
  625. dispc_write_reg(DISPC_OVL_POSITION(plane), val);
  626. }
  627. static void _dispc_set_pic_size(enum omap_plane plane, int width, int height)
  628. {
  629. u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  630. if (plane == OMAP_DSS_GFX)
  631. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  632. else
  633. dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
  634. }
  635. static void _dispc_set_vid_size(enum omap_plane plane, int width, int height)
  636. {
  637. u32 val;
  638. BUG_ON(plane == OMAP_DSS_GFX);
  639. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  640. dispc_write_reg(DISPC_OVL_SIZE(plane), val);
  641. }
  642. static void _dispc_set_pre_mult_alpha(enum omap_plane plane, bool enable)
  643. {
  644. if (!dss_has_feature(FEAT_PRE_MULT_ALPHA))
  645. return;
  646. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  647. plane == OMAP_DSS_VIDEO1)
  648. return;
  649. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
  650. }
  651. static void _dispc_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
  652. {
  653. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  654. return;
  655. if (!dss_has_feature(FEAT_GLOBAL_ALPHA_VID1) &&
  656. plane == OMAP_DSS_VIDEO1)
  657. return;
  658. if (plane == OMAP_DSS_GFX)
  659. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 7, 0);
  660. else if (plane == OMAP_DSS_VIDEO2)
  661. REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, 23, 16);
  662. }
  663. static void _dispc_set_pix_inc(enum omap_plane plane, s32 inc)
  664. {
  665. dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
  666. }
  667. static void _dispc_set_row_inc(enum omap_plane plane, s32 inc)
  668. {
  669. dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
  670. }
  671. static void _dispc_set_color_mode(enum omap_plane plane,
  672. enum omap_color_mode color_mode)
  673. {
  674. u32 m = 0;
  675. switch (color_mode) {
  676. case OMAP_DSS_COLOR_CLUT1:
  677. m = 0x0; break;
  678. case OMAP_DSS_COLOR_CLUT2:
  679. m = 0x1; break;
  680. case OMAP_DSS_COLOR_CLUT4:
  681. m = 0x2; break;
  682. case OMAP_DSS_COLOR_CLUT8:
  683. m = 0x3; break;
  684. case OMAP_DSS_COLOR_RGB12U:
  685. m = 0x4; break;
  686. case OMAP_DSS_COLOR_ARGB16:
  687. m = 0x5; break;
  688. case OMAP_DSS_COLOR_RGB16:
  689. m = 0x6; break;
  690. case OMAP_DSS_COLOR_RGB24U:
  691. m = 0x8; break;
  692. case OMAP_DSS_COLOR_RGB24P:
  693. m = 0x9; break;
  694. case OMAP_DSS_COLOR_YUV2:
  695. m = 0xa; break;
  696. case OMAP_DSS_COLOR_UYVY:
  697. m = 0xb; break;
  698. case OMAP_DSS_COLOR_ARGB32:
  699. m = 0xc; break;
  700. case OMAP_DSS_COLOR_RGBA32:
  701. m = 0xd; break;
  702. case OMAP_DSS_COLOR_RGBX32:
  703. m = 0xe; break;
  704. default:
  705. BUG(); break;
  706. }
  707. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
  708. }
  709. static void _dispc_set_channel_out(enum omap_plane plane,
  710. enum omap_channel channel)
  711. {
  712. int shift;
  713. u32 val;
  714. int chan = 0, chan2 = 0;
  715. switch (plane) {
  716. case OMAP_DSS_GFX:
  717. shift = 8;
  718. break;
  719. case OMAP_DSS_VIDEO1:
  720. case OMAP_DSS_VIDEO2:
  721. shift = 16;
  722. break;
  723. default:
  724. BUG();
  725. return;
  726. }
  727. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  728. if (dss_has_feature(FEAT_MGR_LCD2)) {
  729. switch (channel) {
  730. case OMAP_DSS_CHANNEL_LCD:
  731. chan = 0;
  732. chan2 = 0;
  733. break;
  734. case OMAP_DSS_CHANNEL_DIGIT:
  735. chan = 1;
  736. chan2 = 0;
  737. break;
  738. case OMAP_DSS_CHANNEL_LCD2:
  739. chan = 0;
  740. chan2 = 1;
  741. break;
  742. default:
  743. BUG();
  744. }
  745. val = FLD_MOD(val, chan, shift, shift);
  746. val = FLD_MOD(val, chan2, 31, 30);
  747. } else {
  748. val = FLD_MOD(val, channel, shift, shift);
  749. }
  750. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  751. }
  752. void dispc_set_burst_size(enum omap_plane plane,
  753. enum omap_burst_size burst_size)
  754. {
  755. int shift;
  756. u32 val;
  757. enable_clocks(1);
  758. switch (plane) {
  759. case OMAP_DSS_GFX:
  760. shift = 6;
  761. break;
  762. case OMAP_DSS_VIDEO1:
  763. case OMAP_DSS_VIDEO2:
  764. shift = 14;
  765. break;
  766. default:
  767. BUG();
  768. return;
  769. }
  770. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  771. val = FLD_MOD(val, burst_size, shift+1, shift);
  772. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  773. enable_clocks(0);
  774. }
  775. void dispc_enable_gamma_table(bool enable)
  776. {
  777. /*
  778. * This is partially implemented to support only disabling of
  779. * the gamma table.
  780. */
  781. if (enable) {
  782. DSSWARN("Gamma table enabling for TV not yet supported");
  783. return;
  784. }
  785. REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
  786. }
  787. static void _dispc_set_vid_color_conv(enum omap_plane plane, bool enable)
  788. {
  789. u32 val;
  790. BUG_ON(plane == OMAP_DSS_GFX);
  791. val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  792. val = FLD_MOD(val, enable, 9, 9);
  793. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
  794. }
  795. void dispc_enable_replication(enum omap_plane plane, bool enable)
  796. {
  797. int bit;
  798. if (plane == OMAP_DSS_GFX)
  799. bit = 5;
  800. else
  801. bit = 10;
  802. enable_clocks(1);
  803. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, bit, bit);
  804. enable_clocks(0);
  805. }
  806. void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height)
  807. {
  808. u32 val;
  809. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  810. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  811. enable_clocks(1);
  812. dispc_write_reg(DISPC_SIZE_MGR(channel), val);
  813. enable_clocks(0);
  814. }
  815. void dispc_set_digit_size(u16 width, u16 height)
  816. {
  817. u32 val;
  818. BUG_ON((width > (1 << 11)) || (height > (1 << 11)));
  819. val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
  820. enable_clocks(1);
  821. dispc_write_reg(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT), val);
  822. enable_clocks(0);
  823. }
  824. static void dispc_read_plane_fifo_sizes(void)
  825. {
  826. u32 size;
  827. int plane;
  828. u8 start, end;
  829. enable_clocks(1);
  830. dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
  831. for (plane = 0; plane < ARRAY_SIZE(dispc.fifo_size); ++plane) {
  832. size = FLD_GET(dispc_read_reg(DISPC_OVL_FIFO_SIZE_STATUS(plane)),
  833. start, end);
  834. dispc.fifo_size[plane] = size;
  835. }
  836. enable_clocks(0);
  837. }
  838. u32 dispc_get_plane_fifo_size(enum omap_plane plane)
  839. {
  840. return dispc.fifo_size[plane];
  841. }
  842. void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high)
  843. {
  844. u8 hi_start, hi_end, lo_start, lo_end;
  845. dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
  846. dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);
  847. enable_clocks(1);
  848. DSSDBG("fifo(%d) low/high old %u/%u, new %u/%u\n",
  849. plane,
  850. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  851. lo_start, lo_end),
  852. REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
  853. hi_start, hi_end),
  854. low, high);
  855. dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
  856. FLD_VAL(high, hi_start, hi_end) |
  857. FLD_VAL(low, lo_start, lo_end));
  858. enable_clocks(0);
  859. }
  860. void dispc_enable_fifomerge(bool enable)
  861. {
  862. enable_clocks(1);
  863. DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
  864. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
  865. enable_clocks(0);
  866. }
  867. static void _dispc_set_fir(enum omap_plane plane, int hinc, int vinc)
  868. {
  869. u32 val;
  870. u8 hinc_start, hinc_end, vinc_start, vinc_end;
  871. dss_feat_get_reg_field(FEAT_REG_FIRHINC, &hinc_start, &hinc_end);
  872. dss_feat_get_reg_field(FEAT_REG_FIRVINC, &vinc_start, &vinc_end);
  873. val = FLD_VAL(vinc, vinc_start, vinc_end) |
  874. FLD_VAL(hinc, hinc_start, hinc_end);
  875. dispc_write_reg(DISPC_OVL_FIR(plane), val);
  876. }
  877. static void _dispc_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
  878. {
  879. u32 val;
  880. u8 hor_start, hor_end, vert_start, vert_end;
  881. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  882. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  883. val = FLD_VAL(vaccu, vert_start, vert_end) |
  884. FLD_VAL(haccu, hor_start, hor_end);
  885. dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
  886. }
  887. static void _dispc_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
  888. {
  889. u32 val;
  890. u8 hor_start, hor_end, vert_start, vert_end;
  891. dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
  892. dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);
  893. val = FLD_VAL(vaccu, vert_start, vert_end) |
  894. FLD_VAL(haccu, hor_start, hor_end);
  895. dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
  896. }
  897. static void _dispc_set_scaling(enum omap_plane plane,
  898. u16 orig_width, u16 orig_height,
  899. u16 out_width, u16 out_height,
  900. bool ilace, bool five_taps,
  901. bool fieldmode)
  902. {
  903. int fir_hinc;
  904. int fir_vinc;
  905. int hscaleup, vscaleup;
  906. int accu0 = 0;
  907. int accu1 = 0;
  908. u32 l;
  909. BUG_ON(plane == OMAP_DSS_GFX);
  910. hscaleup = orig_width <= out_width;
  911. vscaleup = orig_height <= out_height;
  912. _dispc_set_scale_coef(plane, hscaleup, vscaleup, five_taps);
  913. if (!orig_width || orig_width == out_width)
  914. fir_hinc = 0;
  915. else
  916. fir_hinc = 1024 * orig_width / out_width;
  917. if (!orig_height || orig_height == out_height)
  918. fir_vinc = 0;
  919. else
  920. fir_vinc = 1024 * orig_height / out_height;
  921. _dispc_set_fir(plane, fir_hinc, fir_vinc);
  922. l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
  923. /* RESIZEENABLE and VERTICALTAPS */
  924. l &= ~((0x3 << 5) | (0x1 << 21));
  925. l |= fir_hinc ? (1 << 5) : 0;
  926. l |= fir_vinc ? (1 << 6) : 0;
  927. l |= five_taps ? (1 << 21) : 0;
  928. /* VRESIZECONF and HRESIZECONF */
  929. if (dss_has_feature(FEAT_RESIZECONF)) {
  930. l &= ~(0x3 << 7);
  931. l |= hscaleup ? 0 : (1 << 7);
  932. l |= vscaleup ? 0 : (1 << 8);
  933. }
  934. /* LINEBUFFERSPLIT */
  935. if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
  936. l &= ~(0x1 << 22);
  937. l |= five_taps ? (1 << 22) : 0;
  938. }
  939. dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
  940. /*
  941. * field 0 = even field = bottom field
  942. * field 1 = odd field = top field
  943. */
  944. if (ilace && !fieldmode) {
  945. accu1 = 0;
  946. accu0 = (fir_vinc / 2) & 0x3ff;
  947. if (accu0 >= 1024/2) {
  948. accu1 = 1024/2;
  949. accu0 -= accu1;
  950. }
  951. }
  952. _dispc_set_vid_accu0(plane, 0, accu0);
  953. _dispc_set_vid_accu1(plane, 0, accu1);
  954. }
  955. static void _dispc_set_rotation_attrs(enum omap_plane plane, u8 rotation,
  956. bool mirroring, enum omap_color_mode color_mode)
  957. {
  958. bool row_repeat = false;
  959. int vidrot = 0;
  960. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  961. color_mode == OMAP_DSS_COLOR_UYVY) {
  962. if (mirroring) {
  963. switch (rotation) {
  964. case OMAP_DSS_ROT_0:
  965. vidrot = 2;
  966. break;
  967. case OMAP_DSS_ROT_90:
  968. vidrot = 1;
  969. break;
  970. case OMAP_DSS_ROT_180:
  971. vidrot = 0;
  972. break;
  973. case OMAP_DSS_ROT_270:
  974. vidrot = 3;
  975. break;
  976. }
  977. } else {
  978. switch (rotation) {
  979. case OMAP_DSS_ROT_0:
  980. vidrot = 0;
  981. break;
  982. case OMAP_DSS_ROT_90:
  983. vidrot = 1;
  984. break;
  985. case OMAP_DSS_ROT_180:
  986. vidrot = 2;
  987. break;
  988. case OMAP_DSS_ROT_270:
  989. vidrot = 3;
  990. break;
  991. }
  992. }
  993. if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
  994. row_repeat = true;
  995. else
  996. row_repeat = false;
  997. }
  998. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
  999. if (dss_has_feature(FEAT_ROWREPEATENABLE))
  1000. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
  1001. row_repeat ? 1 : 0, 18, 18);
  1002. }
  1003. static int color_mode_to_bpp(enum omap_color_mode color_mode)
  1004. {
  1005. switch (color_mode) {
  1006. case OMAP_DSS_COLOR_CLUT1:
  1007. return 1;
  1008. case OMAP_DSS_COLOR_CLUT2:
  1009. return 2;
  1010. case OMAP_DSS_COLOR_CLUT4:
  1011. return 4;
  1012. case OMAP_DSS_COLOR_CLUT8:
  1013. return 8;
  1014. case OMAP_DSS_COLOR_RGB12U:
  1015. case OMAP_DSS_COLOR_RGB16:
  1016. case OMAP_DSS_COLOR_ARGB16:
  1017. case OMAP_DSS_COLOR_YUV2:
  1018. case OMAP_DSS_COLOR_UYVY:
  1019. return 16;
  1020. case OMAP_DSS_COLOR_RGB24P:
  1021. return 24;
  1022. case OMAP_DSS_COLOR_RGB24U:
  1023. case OMAP_DSS_COLOR_ARGB32:
  1024. case OMAP_DSS_COLOR_RGBA32:
  1025. case OMAP_DSS_COLOR_RGBX32:
  1026. return 32;
  1027. default:
  1028. BUG();
  1029. }
  1030. }
  1031. static s32 pixinc(int pixels, u8 ps)
  1032. {
  1033. if (pixels == 1)
  1034. return 1;
  1035. else if (pixels > 1)
  1036. return 1 + (pixels - 1) * ps;
  1037. else if (pixels < 0)
  1038. return 1 - (-pixels + 1) * ps;
  1039. else
  1040. BUG();
  1041. }
  1042. static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
  1043. u16 screen_width,
  1044. u16 width, u16 height,
  1045. enum omap_color_mode color_mode, bool fieldmode,
  1046. unsigned int field_offset,
  1047. unsigned *offset0, unsigned *offset1,
  1048. s32 *row_inc, s32 *pix_inc)
  1049. {
  1050. u8 ps;
  1051. /* FIXME CLUT formats */
  1052. switch (color_mode) {
  1053. case OMAP_DSS_COLOR_CLUT1:
  1054. case OMAP_DSS_COLOR_CLUT2:
  1055. case OMAP_DSS_COLOR_CLUT4:
  1056. case OMAP_DSS_COLOR_CLUT8:
  1057. BUG();
  1058. return;
  1059. case OMAP_DSS_COLOR_YUV2:
  1060. case OMAP_DSS_COLOR_UYVY:
  1061. ps = 4;
  1062. break;
  1063. default:
  1064. ps = color_mode_to_bpp(color_mode) / 8;
  1065. break;
  1066. }
  1067. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1068. width, height);
  1069. /*
  1070. * field 0 = even field = bottom field
  1071. * field 1 = odd field = top field
  1072. */
  1073. switch (rotation + mirror * 4) {
  1074. case OMAP_DSS_ROT_0:
  1075. case OMAP_DSS_ROT_180:
  1076. /*
  1077. * If the pixel format is YUV or UYVY divide the width
  1078. * of the image by 2 for 0 and 180 degree rotation.
  1079. */
  1080. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1081. color_mode == OMAP_DSS_COLOR_UYVY)
  1082. width = width >> 1;
  1083. case OMAP_DSS_ROT_90:
  1084. case OMAP_DSS_ROT_270:
  1085. *offset1 = 0;
  1086. if (field_offset)
  1087. *offset0 = field_offset * screen_width * ps;
  1088. else
  1089. *offset0 = 0;
  1090. *row_inc = pixinc(1 + (screen_width - width) +
  1091. (fieldmode ? screen_width : 0),
  1092. ps);
  1093. *pix_inc = pixinc(1, ps);
  1094. break;
  1095. case OMAP_DSS_ROT_0 + 4:
  1096. case OMAP_DSS_ROT_180 + 4:
  1097. /* If the pixel format is YUV or UYVY divide the width
  1098. * of the image by 2 for 0 degree and 180 degree
  1099. */
  1100. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1101. color_mode == OMAP_DSS_COLOR_UYVY)
  1102. width = width >> 1;
  1103. case OMAP_DSS_ROT_90 + 4:
  1104. case OMAP_DSS_ROT_270 + 4:
  1105. *offset1 = 0;
  1106. if (field_offset)
  1107. *offset0 = field_offset * screen_width * ps;
  1108. else
  1109. *offset0 = 0;
  1110. *row_inc = pixinc(1 - (screen_width + width) -
  1111. (fieldmode ? screen_width : 0),
  1112. ps);
  1113. *pix_inc = pixinc(1, ps);
  1114. break;
  1115. default:
  1116. BUG();
  1117. }
  1118. }
  1119. static void calc_dma_rotation_offset(u8 rotation, bool mirror,
  1120. u16 screen_width,
  1121. u16 width, u16 height,
  1122. enum omap_color_mode color_mode, bool fieldmode,
  1123. unsigned int field_offset,
  1124. unsigned *offset0, unsigned *offset1,
  1125. s32 *row_inc, s32 *pix_inc)
  1126. {
  1127. u8 ps;
  1128. u16 fbw, fbh;
  1129. /* FIXME CLUT formats */
  1130. switch (color_mode) {
  1131. case OMAP_DSS_COLOR_CLUT1:
  1132. case OMAP_DSS_COLOR_CLUT2:
  1133. case OMAP_DSS_COLOR_CLUT4:
  1134. case OMAP_DSS_COLOR_CLUT8:
  1135. BUG();
  1136. return;
  1137. default:
  1138. ps = color_mode_to_bpp(color_mode) / 8;
  1139. break;
  1140. }
  1141. DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
  1142. width, height);
  1143. /* width & height are overlay sizes, convert to fb sizes */
  1144. if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
  1145. fbw = width;
  1146. fbh = height;
  1147. } else {
  1148. fbw = height;
  1149. fbh = width;
  1150. }
  1151. /*
  1152. * field 0 = even field = bottom field
  1153. * field 1 = odd field = top field
  1154. */
  1155. switch (rotation + mirror * 4) {
  1156. case OMAP_DSS_ROT_0:
  1157. *offset1 = 0;
  1158. if (field_offset)
  1159. *offset0 = *offset1 + field_offset * screen_width * ps;
  1160. else
  1161. *offset0 = *offset1;
  1162. *row_inc = pixinc(1 + (screen_width - fbw) +
  1163. (fieldmode ? screen_width : 0),
  1164. ps);
  1165. *pix_inc = pixinc(1, ps);
  1166. break;
  1167. case OMAP_DSS_ROT_90:
  1168. *offset1 = screen_width * (fbh - 1) * ps;
  1169. if (field_offset)
  1170. *offset0 = *offset1 + field_offset * ps;
  1171. else
  1172. *offset0 = *offset1;
  1173. *row_inc = pixinc(screen_width * (fbh - 1) + 1 +
  1174. (fieldmode ? 1 : 0), ps);
  1175. *pix_inc = pixinc(-screen_width, ps);
  1176. break;
  1177. case OMAP_DSS_ROT_180:
  1178. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1179. if (field_offset)
  1180. *offset0 = *offset1 - field_offset * screen_width * ps;
  1181. else
  1182. *offset0 = *offset1;
  1183. *row_inc = pixinc(-1 -
  1184. (screen_width - fbw) -
  1185. (fieldmode ? screen_width : 0),
  1186. ps);
  1187. *pix_inc = pixinc(-1, ps);
  1188. break;
  1189. case OMAP_DSS_ROT_270:
  1190. *offset1 = (fbw - 1) * ps;
  1191. if (field_offset)
  1192. *offset0 = *offset1 - field_offset * ps;
  1193. else
  1194. *offset0 = *offset1;
  1195. *row_inc = pixinc(-screen_width * (fbh - 1) - 1 -
  1196. (fieldmode ? 1 : 0), ps);
  1197. *pix_inc = pixinc(screen_width, ps);
  1198. break;
  1199. /* mirroring */
  1200. case OMAP_DSS_ROT_0 + 4:
  1201. *offset1 = (fbw - 1) * ps;
  1202. if (field_offset)
  1203. *offset0 = *offset1 + field_offset * screen_width * ps;
  1204. else
  1205. *offset0 = *offset1;
  1206. *row_inc = pixinc(screen_width * 2 - 1 +
  1207. (fieldmode ? screen_width : 0),
  1208. ps);
  1209. *pix_inc = pixinc(-1, ps);
  1210. break;
  1211. case OMAP_DSS_ROT_90 + 4:
  1212. *offset1 = 0;
  1213. if (field_offset)
  1214. *offset0 = *offset1 + field_offset * ps;
  1215. else
  1216. *offset0 = *offset1;
  1217. *row_inc = pixinc(-screen_width * (fbh - 1) + 1 +
  1218. (fieldmode ? 1 : 0),
  1219. ps);
  1220. *pix_inc = pixinc(screen_width, ps);
  1221. break;
  1222. case OMAP_DSS_ROT_180 + 4:
  1223. *offset1 = screen_width * (fbh - 1) * ps;
  1224. if (field_offset)
  1225. *offset0 = *offset1 - field_offset * screen_width * ps;
  1226. else
  1227. *offset0 = *offset1;
  1228. *row_inc = pixinc(1 - screen_width * 2 -
  1229. (fieldmode ? screen_width : 0),
  1230. ps);
  1231. *pix_inc = pixinc(1, ps);
  1232. break;
  1233. case OMAP_DSS_ROT_270 + 4:
  1234. *offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
  1235. if (field_offset)
  1236. *offset0 = *offset1 - field_offset * ps;
  1237. else
  1238. *offset0 = *offset1;
  1239. *row_inc = pixinc(screen_width * (fbh - 1) - 1 -
  1240. (fieldmode ? 1 : 0),
  1241. ps);
  1242. *pix_inc = pixinc(-screen_width, ps);
  1243. break;
  1244. default:
  1245. BUG();
  1246. }
  1247. }
  1248. static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
  1249. u16 height, u16 out_width, u16 out_height,
  1250. enum omap_color_mode color_mode)
  1251. {
  1252. u32 fclk = 0;
  1253. /* FIXME venc pclk? */
  1254. u64 tmp, pclk = dispc_pclk_rate(channel);
  1255. if (height > out_height) {
  1256. /* FIXME get real display PPL */
  1257. unsigned int ppl = 800;
  1258. tmp = pclk * height * out_width;
  1259. do_div(tmp, 2 * out_height * ppl);
  1260. fclk = tmp;
  1261. if (height > 2 * out_height) {
  1262. if (ppl == out_width)
  1263. return 0;
  1264. tmp = pclk * (height - 2 * out_height) * out_width;
  1265. do_div(tmp, 2 * out_height * (ppl - out_width));
  1266. fclk = max(fclk, (u32) tmp);
  1267. }
  1268. }
  1269. if (width > out_width) {
  1270. tmp = pclk * width;
  1271. do_div(tmp, out_width);
  1272. fclk = max(fclk, (u32) tmp);
  1273. if (color_mode == OMAP_DSS_COLOR_RGB24U)
  1274. fclk <<= 1;
  1275. }
  1276. return fclk;
  1277. }
  1278. static unsigned long calc_fclk(enum omap_channel channel, u16 width,
  1279. u16 height, u16 out_width, u16 out_height)
  1280. {
  1281. unsigned int hf, vf;
  1282. /*
  1283. * FIXME how to determine the 'A' factor
  1284. * for the no downscaling case ?
  1285. */
  1286. if (width > 3 * out_width)
  1287. hf = 4;
  1288. else if (width > 2 * out_width)
  1289. hf = 3;
  1290. else if (width > out_width)
  1291. hf = 2;
  1292. else
  1293. hf = 1;
  1294. if (height > out_height)
  1295. vf = 2;
  1296. else
  1297. vf = 1;
  1298. /* FIXME venc pclk? */
  1299. return dispc_pclk_rate(channel) * vf * hf;
  1300. }
  1301. void dispc_set_channel_out(enum omap_plane plane, enum omap_channel channel_out)
  1302. {
  1303. enable_clocks(1);
  1304. _dispc_set_channel_out(plane, channel_out);
  1305. enable_clocks(0);
  1306. }
  1307. static int _dispc_setup_plane(enum omap_plane plane,
  1308. u32 paddr, u16 screen_width,
  1309. u16 pos_x, u16 pos_y,
  1310. u16 width, u16 height,
  1311. u16 out_width, u16 out_height,
  1312. enum omap_color_mode color_mode,
  1313. bool ilace,
  1314. enum omap_dss_rotation_type rotation_type,
  1315. u8 rotation, int mirror,
  1316. u8 global_alpha, u8 pre_mult_alpha,
  1317. enum omap_channel channel)
  1318. {
  1319. const int maxdownscale = cpu_is_omap34xx() ? 4 : 2;
  1320. bool five_taps = 0;
  1321. bool fieldmode = 0;
  1322. int cconv = 0;
  1323. unsigned offset0, offset1;
  1324. s32 row_inc;
  1325. s32 pix_inc;
  1326. u16 frame_height = height;
  1327. unsigned int field_offset = 0;
  1328. if (paddr == 0)
  1329. return -EINVAL;
  1330. if (ilace && height == out_height)
  1331. fieldmode = 1;
  1332. if (ilace) {
  1333. if (fieldmode)
  1334. height /= 2;
  1335. pos_y /= 2;
  1336. out_height /= 2;
  1337. DSSDBG("adjusting for ilace: height %d, pos_y %d, "
  1338. "out_height %d\n",
  1339. height, pos_y, out_height);
  1340. }
  1341. if (!dss_feat_color_mode_supported(plane, color_mode))
  1342. return -EINVAL;
  1343. if (plane == OMAP_DSS_GFX) {
  1344. if (width != out_width || height != out_height)
  1345. return -EINVAL;
  1346. } else {
  1347. /* video plane */
  1348. unsigned long fclk = 0;
  1349. if (out_width < width / maxdownscale ||
  1350. out_width > width * 8)
  1351. return -EINVAL;
  1352. if (out_height < height / maxdownscale ||
  1353. out_height > height * 8)
  1354. return -EINVAL;
  1355. if (color_mode == OMAP_DSS_COLOR_YUV2 ||
  1356. color_mode == OMAP_DSS_COLOR_UYVY)
  1357. cconv = 1;
  1358. /* Must use 5-tap filter? */
  1359. five_taps = height > out_height * 2;
  1360. if (!five_taps) {
  1361. fclk = calc_fclk(channel, width, height, out_width,
  1362. out_height);
  1363. /* Try 5-tap filter if 3-tap fclk is too high */
  1364. if (cpu_is_omap34xx() && height > out_height &&
  1365. fclk > dispc_fclk_rate())
  1366. five_taps = true;
  1367. }
  1368. if (width > (2048 >> five_taps)) {
  1369. DSSERR("failed to set up scaling, fclk too low\n");
  1370. return -EINVAL;
  1371. }
  1372. if (five_taps)
  1373. fclk = calc_fclk_five_taps(channel, width, height,
  1374. out_width, out_height, color_mode);
  1375. DSSDBG("required fclk rate = %lu Hz\n", fclk);
  1376. DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());
  1377. if (!fclk || fclk > dispc_fclk_rate()) {
  1378. DSSERR("failed to set up scaling, "
  1379. "required fclk rate = %lu Hz, "
  1380. "current fclk rate = %lu Hz\n",
  1381. fclk, dispc_fclk_rate());
  1382. return -EINVAL;
  1383. }
  1384. }
  1385. if (ilace && !fieldmode) {
  1386. /*
  1387. * when downscaling the bottom field may have to start several
  1388. * source lines below the top field. Unfortunately ACCUI
  1389. * registers will only hold the fractional part of the offset
  1390. * so the integer part must be added to the base address of the
  1391. * bottom field.
  1392. */
  1393. if (!height || height == out_height)
  1394. field_offset = 0;
  1395. else
  1396. field_offset = height / out_height / 2;
  1397. }
  1398. /* Fields are independent but interleaved in memory. */
  1399. if (fieldmode)
  1400. field_offset = 1;
  1401. if (rotation_type == OMAP_DSS_ROT_DMA)
  1402. calc_dma_rotation_offset(rotation, mirror,
  1403. screen_width, width, frame_height, color_mode,
  1404. fieldmode, field_offset,
  1405. &offset0, &offset1, &row_inc, &pix_inc);
  1406. else
  1407. calc_vrfb_rotation_offset(rotation, mirror,
  1408. screen_width, width, frame_height, color_mode,
  1409. fieldmode, field_offset,
  1410. &offset0, &offset1, &row_inc, &pix_inc);
  1411. DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
  1412. offset0, offset1, row_inc, pix_inc);
  1413. _dispc_set_color_mode(plane, color_mode);
  1414. _dispc_set_plane_ba0(plane, paddr + offset0);
  1415. _dispc_set_plane_ba1(plane, paddr + offset1);
  1416. _dispc_set_row_inc(plane, row_inc);
  1417. _dispc_set_pix_inc(plane, pix_inc);
  1418. DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, width, height,
  1419. out_width, out_height);
  1420. _dispc_set_plane_pos(plane, pos_x, pos_y);
  1421. _dispc_set_pic_size(plane, width, height);
  1422. if (plane != OMAP_DSS_GFX) {
  1423. _dispc_set_scaling(plane, width, height,
  1424. out_width, out_height,
  1425. ilace, five_taps, fieldmode);
  1426. _dispc_set_vid_size(plane, out_width, out_height);
  1427. _dispc_set_vid_color_conv(plane, cconv);
  1428. }
  1429. _dispc_set_rotation_attrs(plane, rotation, mirror, color_mode);
  1430. _dispc_set_pre_mult_alpha(plane, pre_mult_alpha);
  1431. _dispc_setup_global_alpha(plane, global_alpha);
  1432. return 0;
  1433. }
  1434. static void _dispc_enable_plane(enum omap_plane plane, bool enable)
  1435. {
  1436. REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
  1437. }
  1438. static void dispc_disable_isr(void *data, u32 mask)
  1439. {
  1440. struct completion *compl = data;
  1441. complete(compl);
  1442. }
  1443. static void _enable_lcd_out(enum omap_channel channel, bool enable)
  1444. {
  1445. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1446. REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
  1447. else
  1448. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
  1449. }
  1450. static void dispc_enable_lcd_out(enum omap_channel channel, bool enable)
  1451. {
  1452. struct completion frame_done_completion;
  1453. bool is_on;
  1454. int r;
  1455. u32 irq;
  1456. enable_clocks(1);
  1457. /* When we disable LCD output, we need to wait until frame is done.
  1458. * Otherwise the DSS is still working, and turning off the clocks
  1459. * prevents DSS from going to OFF mode */
  1460. is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
  1461. REG_GET(DISPC_CONTROL2, 0, 0) :
  1462. REG_GET(DISPC_CONTROL, 0, 0);
  1463. irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
  1464. DISPC_IRQ_FRAMEDONE;
  1465. if (!enable && is_on) {
  1466. init_completion(&frame_done_completion);
  1467. r = omap_dispc_register_isr(dispc_disable_isr,
  1468. &frame_done_completion, irq);
  1469. if (r)
  1470. DSSERR("failed to register FRAMEDONE isr\n");
  1471. }
  1472. _enable_lcd_out(channel, enable);
  1473. if (!enable && is_on) {
  1474. if (!wait_for_completion_timeout(&frame_done_completion,
  1475. msecs_to_jiffies(100)))
  1476. DSSERR("timeout waiting for FRAME DONE\n");
  1477. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1478. &frame_done_completion, irq);
  1479. if (r)
  1480. DSSERR("failed to unregister FRAMEDONE isr\n");
  1481. }
  1482. enable_clocks(0);
  1483. }
  1484. static void _enable_digit_out(bool enable)
  1485. {
  1486. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
  1487. }
  1488. static void dispc_enable_digit_out(bool enable)
  1489. {
  1490. struct completion frame_done_completion;
  1491. int r;
  1492. enable_clocks(1);
  1493. if (REG_GET(DISPC_CONTROL, 1, 1) == enable) {
  1494. enable_clocks(0);
  1495. return;
  1496. }
  1497. if (enable) {
  1498. unsigned long flags;
  1499. /* When we enable digit output, we'll get an extra digit
  1500. * sync lost interrupt, that we need to ignore */
  1501. spin_lock_irqsave(&dispc.irq_lock, flags);
  1502. dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
  1503. _omap_dispc_set_irqs();
  1504. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1505. }
  1506. /* When we disable digit output, we need to wait until fields are done.
  1507. * Otherwise the DSS is still working, and turning off the clocks
  1508. * prevents DSS from going to OFF mode. And when enabling, we need to
  1509. * wait for the extra sync losts */
  1510. init_completion(&frame_done_completion);
  1511. r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
  1512. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1513. if (r)
  1514. DSSERR("failed to register EVSYNC isr\n");
  1515. _enable_digit_out(enable);
  1516. /* XXX I understand from TRM that we should only wait for the
  1517. * current field to complete. But it seems we have to wait
  1518. * for both fields */
  1519. if (!wait_for_completion_timeout(&frame_done_completion,
  1520. msecs_to_jiffies(100)))
  1521. DSSERR("timeout waiting for EVSYNC\n");
  1522. if (!wait_for_completion_timeout(&frame_done_completion,
  1523. msecs_to_jiffies(100)))
  1524. DSSERR("timeout waiting for EVSYNC\n");
  1525. r = omap_dispc_unregister_isr(dispc_disable_isr,
  1526. &frame_done_completion,
  1527. DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD);
  1528. if (r)
  1529. DSSERR("failed to unregister EVSYNC isr\n");
  1530. if (enable) {
  1531. unsigned long flags;
  1532. spin_lock_irqsave(&dispc.irq_lock, flags);
  1533. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  1534. if (dss_has_feature(FEAT_MGR_LCD2))
  1535. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  1536. dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
  1537. _omap_dispc_set_irqs();
  1538. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  1539. }
  1540. enable_clocks(0);
  1541. }
  1542. bool dispc_is_channel_enabled(enum omap_channel channel)
  1543. {
  1544. if (channel == OMAP_DSS_CHANNEL_LCD)
  1545. return !!REG_GET(DISPC_CONTROL, 0, 0);
  1546. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1547. return !!REG_GET(DISPC_CONTROL, 1, 1);
  1548. else if (channel == OMAP_DSS_CHANNEL_LCD2)
  1549. return !!REG_GET(DISPC_CONTROL2, 0, 0);
  1550. else
  1551. BUG();
  1552. }
  1553. void dispc_enable_channel(enum omap_channel channel, bool enable)
  1554. {
  1555. if (channel == OMAP_DSS_CHANNEL_LCD ||
  1556. channel == OMAP_DSS_CHANNEL_LCD2)
  1557. dispc_enable_lcd_out(channel, enable);
  1558. else if (channel == OMAP_DSS_CHANNEL_DIGIT)
  1559. dispc_enable_digit_out(enable);
  1560. else
  1561. BUG();
  1562. }
  1563. void dispc_lcd_enable_signal_polarity(bool act_high)
  1564. {
  1565. if (!dss_has_feature(FEAT_LCDENABLEPOL))
  1566. return;
  1567. enable_clocks(1);
  1568. REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
  1569. enable_clocks(0);
  1570. }
  1571. void dispc_lcd_enable_signal(bool enable)
  1572. {
  1573. if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
  1574. return;
  1575. enable_clocks(1);
  1576. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
  1577. enable_clocks(0);
  1578. }
  1579. void dispc_pck_free_enable(bool enable)
  1580. {
  1581. if (!dss_has_feature(FEAT_PCKFREEENABLE))
  1582. return;
  1583. enable_clocks(1);
  1584. REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
  1585. enable_clocks(0);
  1586. }
  1587. void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable)
  1588. {
  1589. enable_clocks(1);
  1590. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1591. REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
  1592. else
  1593. REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
  1594. enable_clocks(0);
  1595. }
  1596. void dispc_set_lcd_display_type(enum omap_channel channel,
  1597. enum omap_lcd_display_type type)
  1598. {
  1599. int mode;
  1600. switch (type) {
  1601. case OMAP_DSS_LCD_DISPLAY_STN:
  1602. mode = 0;
  1603. break;
  1604. case OMAP_DSS_LCD_DISPLAY_TFT:
  1605. mode = 1;
  1606. break;
  1607. default:
  1608. BUG();
  1609. return;
  1610. }
  1611. enable_clocks(1);
  1612. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1613. REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
  1614. else
  1615. REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
  1616. enable_clocks(0);
  1617. }
  1618. void dispc_set_loadmode(enum omap_dss_load_mode mode)
  1619. {
  1620. enable_clocks(1);
  1621. REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
  1622. enable_clocks(0);
  1623. }
  1624. void dispc_set_default_color(enum omap_channel channel, u32 color)
  1625. {
  1626. enable_clocks(1);
  1627. dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
  1628. enable_clocks(0);
  1629. }
  1630. u32 dispc_get_default_color(enum omap_channel channel)
  1631. {
  1632. u32 l;
  1633. BUG_ON(channel != OMAP_DSS_CHANNEL_DIGIT &&
  1634. channel != OMAP_DSS_CHANNEL_LCD &&
  1635. channel != OMAP_DSS_CHANNEL_LCD2);
  1636. enable_clocks(1);
  1637. l = dispc_read_reg(DISPC_DEFAULT_COLOR(channel));
  1638. enable_clocks(0);
  1639. return l;
  1640. }
  1641. void dispc_set_trans_key(enum omap_channel ch,
  1642. enum omap_dss_trans_key_type type,
  1643. u32 trans_key)
  1644. {
  1645. enable_clocks(1);
  1646. if (ch == OMAP_DSS_CHANNEL_LCD)
  1647. REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
  1648. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1649. REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
  1650. else /* OMAP_DSS_CHANNEL_LCD2 */
  1651. REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
  1652. dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
  1653. enable_clocks(0);
  1654. }
  1655. void dispc_get_trans_key(enum omap_channel ch,
  1656. enum omap_dss_trans_key_type *type,
  1657. u32 *trans_key)
  1658. {
  1659. enable_clocks(1);
  1660. if (type) {
  1661. if (ch == OMAP_DSS_CHANNEL_LCD)
  1662. *type = REG_GET(DISPC_CONFIG, 11, 11);
  1663. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1664. *type = REG_GET(DISPC_CONFIG, 13, 13);
  1665. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1666. *type = REG_GET(DISPC_CONFIG2, 11, 11);
  1667. else
  1668. BUG();
  1669. }
  1670. if (trans_key)
  1671. *trans_key = dispc_read_reg(DISPC_TRANS_COLOR(ch));
  1672. enable_clocks(0);
  1673. }
  1674. void dispc_enable_trans_key(enum omap_channel ch, bool enable)
  1675. {
  1676. enable_clocks(1);
  1677. if (ch == OMAP_DSS_CHANNEL_LCD)
  1678. REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
  1679. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1680. REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
  1681. else /* OMAP_DSS_CHANNEL_LCD2 */
  1682. REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
  1683. enable_clocks(0);
  1684. }
  1685. void dispc_enable_alpha_blending(enum omap_channel ch, bool enable)
  1686. {
  1687. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1688. return;
  1689. enable_clocks(1);
  1690. if (ch == OMAP_DSS_CHANNEL_LCD)
  1691. REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
  1692. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1693. REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
  1694. else /* OMAP_DSS_CHANNEL_LCD2 */
  1695. REG_FLD_MOD(DISPC_CONFIG2, enable, 18, 18);
  1696. enable_clocks(0);
  1697. }
  1698. bool dispc_alpha_blending_enabled(enum omap_channel ch)
  1699. {
  1700. bool enabled;
  1701. if (!dss_has_feature(FEAT_GLOBAL_ALPHA))
  1702. return false;
  1703. enable_clocks(1);
  1704. if (ch == OMAP_DSS_CHANNEL_LCD)
  1705. enabled = REG_GET(DISPC_CONFIG, 18, 18);
  1706. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1707. enabled = REG_GET(DISPC_CONFIG, 19, 19);
  1708. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1709. enabled = REG_GET(DISPC_CONFIG2, 18, 18);
  1710. else
  1711. BUG();
  1712. enable_clocks(0);
  1713. return enabled;
  1714. }
  1715. bool dispc_trans_key_enabled(enum omap_channel ch)
  1716. {
  1717. bool enabled;
  1718. enable_clocks(1);
  1719. if (ch == OMAP_DSS_CHANNEL_LCD)
  1720. enabled = REG_GET(DISPC_CONFIG, 10, 10);
  1721. else if (ch == OMAP_DSS_CHANNEL_DIGIT)
  1722. enabled = REG_GET(DISPC_CONFIG, 12, 12);
  1723. else if (ch == OMAP_DSS_CHANNEL_LCD2)
  1724. enabled = REG_GET(DISPC_CONFIG2, 10, 10);
  1725. else
  1726. BUG();
  1727. enable_clocks(0);
  1728. return enabled;
  1729. }
  1730. void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
  1731. {
  1732. int code;
  1733. switch (data_lines) {
  1734. case 12:
  1735. code = 0;
  1736. break;
  1737. case 16:
  1738. code = 1;
  1739. break;
  1740. case 18:
  1741. code = 2;
  1742. break;
  1743. case 24:
  1744. code = 3;
  1745. break;
  1746. default:
  1747. BUG();
  1748. return;
  1749. }
  1750. enable_clocks(1);
  1751. if (channel == OMAP_DSS_CHANNEL_LCD2)
  1752. REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
  1753. else
  1754. REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
  1755. enable_clocks(0);
  1756. }
  1757. void dispc_set_parallel_interface_mode(enum omap_channel channel,
  1758. enum omap_parallel_interface_mode mode)
  1759. {
  1760. u32 l;
  1761. int stallmode;
  1762. int gpout0 = 1;
  1763. int gpout1;
  1764. switch (mode) {
  1765. case OMAP_DSS_PARALLELMODE_BYPASS:
  1766. stallmode = 0;
  1767. gpout1 = 1;
  1768. break;
  1769. case OMAP_DSS_PARALLELMODE_RFBI:
  1770. stallmode = 1;
  1771. gpout1 = 0;
  1772. break;
  1773. case OMAP_DSS_PARALLELMODE_DSI:
  1774. stallmode = 1;
  1775. gpout1 = 1;
  1776. break;
  1777. default:
  1778. BUG();
  1779. return;
  1780. }
  1781. enable_clocks(1);
  1782. if (channel == OMAP_DSS_CHANNEL_LCD2) {
  1783. l = dispc_read_reg(DISPC_CONTROL2);
  1784. l = FLD_MOD(l, stallmode, 11, 11);
  1785. dispc_write_reg(DISPC_CONTROL2, l);
  1786. } else {
  1787. l = dispc_read_reg(DISPC_CONTROL);
  1788. l = FLD_MOD(l, stallmode, 11, 11);
  1789. l = FLD_MOD(l, gpout0, 15, 15);
  1790. l = FLD_MOD(l, gpout1, 16, 16);
  1791. dispc_write_reg(DISPC_CONTROL, l);
  1792. }
  1793. enable_clocks(0);
  1794. }
  1795. static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
  1796. int vsw, int vfp, int vbp)
  1797. {
  1798. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1799. if (hsw < 1 || hsw > 64 ||
  1800. hfp < 1 || hfp > 256 ||
  1801. hbp < 1 || hbp > 256 ||
  1802. vsw < 1 || vsw > 64 ||
  1803. vfp < 0 || vfp > 255 ||
  1804. vbp < 0 || vbp > 255)
  1805. return false;
  1806. } else {
  1807. if (hsw < 1 || hsw > 256 ||
  1808. hfp < 1 || hfp > 4096 ||
  1809. hbp < 1 || hbp > 4096 ||
  1810. vsw < 1 || vsw > 256 ||
  1811. vfp < 0 || vfp > 4095 ||
  1812. vbp < 0 || vbp > 4095)
  1813. return false;
  1814. }
  1815. return true;
  1816. }
  1817. bool dispc_lcd_timings_ok(struct omap_video_timings *timings)
  1818. {
  1819. return _dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1820. timings->hbp, timings->vsw,
  1821. timings->vfp, timings->vbp);
  1822. }
  1823. static void _dispc_set_lcd_timings(enum omap_channel channel, int hsw,
  1824. int hfp, int hbp, int vsw, int vfp, int vbp)
  1825. {
  1826. u32 timing_h, timing_v;
  1827. if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
  1828. timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
  1829. FLD_VAL(hbp-1, 27, 20);
  1830. timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
  1831. FLD_VAL(vbp, 27, 20);
  1832. } else {
  1833. timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
  1834. FLD_VAL(hbp-1, 31, 20);
  1835. timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
  1836. FLD_VAL(vbp, 31, 20);
  1837. }
  1838. enable_clocks(1);
  1839. dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
  1840. dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
  1841. enable_clocks(0);
  1842. }
  1843. /* change name to mode? */
  1844. void dispc_set_lcd_timings(enum omap_channel channel,
  1845. struct omap_video_timings *timings)
  1846. {
  1847. unsigned xtot, ytot;
  1848. unsigned long ht, vt;
  1849. if (!_dispc_lcd_timings_ok(timings->hsw, timings->hfp,
  1850. timings->hbp, timings->vsw,
  1851. timings->vfp, timings->vbp))
  1852. BUG();
  1853. _dispc_set_lcd_timings(channel, timings->hsw, timings->hfp,
  1854. timings->hbp, timings->vsw, timings->vfp,
  1855. timings->vbp);
  1856. dispc_set_lcd_size(channel, timings->x_res, timings->y_res);
  1857. xtot = timings->x_res + timings->hfp + timings->hsw + timings->hbp;
  1858. ytot = timings->y_res + timings->vfp + timings->vsw + timings->vbp;
  1859. ht = (timings->pixel_clock * 1000) / xtot;
  1860. vt = (timings->pixel_clock * 1000) / xtot / ytot;
  1861. DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
  1862. timings->y_res);
  1863. DSSDBG("pck %u\n", timings->pixel_clock);
  1864. DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
  1865. timings->hsw, timings->hfp, timings->hbp,
  1866. timings->vsw, timings->vfp, timings->vbp);
  1867. DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
  1868. }
  1869. static void dispc_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
  1870. u16 pck_div)
  1871. {
  1872. BUG_ON(lck_div < 1);
  1873. BUG_ON(pck_div < 2);
  1874. enable_clocks(1);
  1875. dispc_write_reg(DISPC_DIVISORo(channel),
  1876. FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
  1877. enable_clocks(0);
  1878. }
  1879. static void dispc_get_lcd_divisor(enum omap_channel channel, int *lck_div,
  1880. int *pck_div)
  1881. {
  1882. u32 l;
  1883. l = dispc_read_reg(DISPC_DIVISORo(channel));
  1884. *lck_div = FLD_GET(l, 23, 16);
  1885. *pck_div = FLD_GET(l, 7, 0);
  1886. }
  1887. unsigned long dispc_fclk_rate(void)
  1888. {
  1889. unsigned long r = 0;
  1890. switch (dss_get_dispc_clk_source()) {
  1891. case OMAP_DSS_CLK_SRC_FCK:
  1892. r = dss_clk_get_rate(DSS_CLK_FCK);
  1893. break;
  1894. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  1895. r = dsi_get_pll_hsdiv_dispc_rate();
  1896. break;
  1897. default:
  1898. BUG();
  1899. }
  1900. return r;
  1901. }
  1902. unsigned long dispc_lclk_rate(enum omap_channel channel)
  1903. {
  1904. int lcd;
  1905. unsigned long r;
  1906. u32 l;
  1907. l = dispc_read_reg(DISPC_DIVISORo(channel));
  1908. lcd = FLD_GET(l, 23, 16);
  1909. switch (dss_get_lcd_clk_source(channel)) {
  1910. case OMAP_DSS_CLK_SRC_FCK:
  1911. r = dss_clk_get_rate(DSS_CLK_FCK);
  1912. break;
  1913. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  1914. r = dsi_get_pll_hsdiv_dispc_rate();
  1915. break;
  1916. default:
  1917. BUG();
  1918. }
  1919. return r / lcd;
  1920. }
  1921. unsigned long dispc_pclk_rate(enum omap_channel channel)
  1922. {
  1923. int pcd;
  1924. unsigned long r;
  1925. u32 l;
  1926. l = dispc_read_reg(DISPC_DIVISORo(channel));
  1927. pcd = FLD_GET(l, 7, 0);
  1928. r = dispc_lclk_rate(channel);
  1929. return r / pcd;
  1930. }
  1931. void dispc_dump_clocks(struct seq_file *s)
  1932. {
  1933. int lcd, pcd;
  1934. u32 l;
  1935. enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
  1936. enum omap_dss_clk_source lcd_clk_src;
  1937. enable_clocks(1);
  1938. seq_printf(s, "- DISPC -\n");
  1939. seq_printf(s, "dispc fclk source = %s (%s)\n",
  1940. dss_get_generic_clk_source_name(dispc_clk_src),
  1941. dss_feat_get_clk_source_name(dispc_clk_src));
  1942. seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
  1943. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  1944. seq_printf(s, "- DISPC-CORE-CLK -\n");
  1945. l = dispc_read_reg(DISPC_DIVISOR);
  1946. lcd = FLD_GET(l, 23, 16);
  1947. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  1948. (dispc_fclk_rate()/lcd), lcd);
  1949. }
  1950. seq_printf(s, "- LCD1 -\n");
  1951. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);
  1952. seq_printf(s, "lcd1_clk source = %s (%s)\n",
  1953. dss_get_generic_clk_source_name(lcd_clk_src),
  1954. dss_feat_get_clk_source_name(lcd_clk_src));
  1955. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
  1956. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  1957. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
  1958. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  1959. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
  1960. if (dss_has_feature(FEAT_MGR_LCD2)) {
  1961. seq_printf(s, "- LCD2 -\n");
  1962. lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);
  1963. seq_printf(s, "lcd2_clk source = %s (%s)\n",
  1964. dss_get_generic_clk_source_name(lcd_clk_src),
  1965. dss_feat_get_clk_source_name(lcd_clk_src));
  1966. dispc_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
  1967. seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
  1968. dispc_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
  1969. seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
  1970. dispc_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
  1971. }
  1972. enable_clocks(0);
  1973. }
  1974. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  1975. void dispc_dump_irqs(struct seq_file *s)
  1976. {
  1977. unsigned long flags;
  1978. struct dispc_irq_stats stats;
  1979. spin_lock_irqsave(&dispc.irq_stats_lock, flags);
  1980. stats = dispc.irq_stats;
  1981. memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
  1982. dispc.irq_stats.last_reset = jiffies;
  1983. spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);
  1984. seq_printf(s, "period %u ms\n",
  1985. jiffies_to_msecs(jiffies - stats.last_reset));
  1986. seq_printf(s, "irqs %d\n", stats.irq_count);
  1987. #define PIS(x) \
  1988. seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);
  1989. PIS(FRAMEDONE);
  1990. PIS(VSYNC);
  1991. PIS(EVSYNC_EVEN);
  1992. PIS(EVSYNC_ODD);
  1993. PIS(ACBIAS_COUNT_STAT);
  1994. PIS(PROG_LINE_NUM);
  1995. PIS(GFX_FIFO_UNDERFLOW);
  1996. PIS(GFX_END_WIN);
  1997. PIS(PAL_GAMMA_MASK);
  1998. PIS(OCP_ERR);
  1999. PIS(VID1_FIFO_UNDERFLOW);
  2000. PIS(VID1_END_WIN);
  2001. PIS(VID2_FIFO_UNDERFLOW);
  2002. PIS(VID2_END_WIN);
  2003. PIS(SYNC_LOST);
  2004. PIS(SYNC_LOST_DIGIT);
  2005. PIS(WAKEUP);
  2006. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2007. PIS(FRAMEDONE2);
  2008. PIS(VSYNC2);
  2009. PIS(ACBIAS_COUNT_STAT2);
  2010. PIS(SYNC_LOST2);
  2011. }
  2012. #undef PIS
  2013. }
  2014. #endif
  2015. void dispc_dump_regs(struct seq_file *s)
  2016. {
  2017. #define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
  2018. dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK);
  2019. DUMPREG(DISPC_REVISION);
  2020. DUMPREG(DISPC_SYSCONFIG);
  2021. DUMPREG(DISPC_SYSSTATUS);
  2022. DUMPREG(DISPC_IRQSTATUS);
  2023. DUMPREG(DISPC_IRQENABLE);
  2024. DUMPREG(DISPC_CONTROL);
  2025. DUMPREG(DISPC_CONFIG);
  2026. DUMPREG(DISPC_CAPABLE);
  2027. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD));
  2028. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  2029. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD));
  2030. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_DIGIT));
  2031. DUMPREG(DISPC_LINE_STATUS);
  2032. DUMPREG(DISPC_LINE_NUMBER);
  2033. DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD));
  2034. DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD));
  2035. DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD));
  2036. DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD));
  2037. DUMPREG(DISPC_GLOBAL_ALPHA);
  2038. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_DIGIT));
  2039. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD));
  2040. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2041. DUMPREG(DISPC_CONTROL2);
  2042. DUMPREG(DISPC_CONFIG2);
  2043. DUMPREG(DISPC_DEFAULT_COLOR(OMAP_DSS_CHANNEL_LCD2));
  2044. DUMPREG(DISPC_TRANS_COLOR(OMAP_DSS_CHANNEL_LCD2));
  2045. DUMPREG(DISPC_TIMING_H(OMAP_DSS_CHANNEL_LCD2));
  2046. DUMPREG(DISPC_TIMING_V(OMAP_DSS_CHANNEL_LCD2));
  2047. DUMPREG(DISPC_POL_FREQ(OMAP_DSS_CHANNEL_LCD2));
  2048. DUMPREG(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD2));
  2049. DUMPREG(DISPC_SIZE_MGR(OMAP_DSS_CHANNEL_LCD2));
  2050. }
  2051. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_GFX));
  2052. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_GFX));
  2053. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_GFX));
  2054. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_GFX));
  2055. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_GFX));
  2056. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_GFX));
  2057. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_GFX));
  2058. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_GFX));
  2059. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_GFX));
  2060. DUMPREG(DISPC_OVL_WINDOW_SKIP(OMAP_DSS_GFX));
  2061. DUMPREG(DISPC_OVL_TABLE_BA(OMAP_DSS_GFX));
  2062. DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD));
  2063. DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD));
  2064. DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD));
  2065. DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD));
  2066. DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD));
  2067. DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD));
  2068. if (dss_has_feature(FEAT_MGR_LCD2)) {
  2069. DUMPREG(DISPC_DATA_CYCLE1(OMAP_DSS_CHANNEL_LCD2));
  2070. DUMPREG(DISPC_DATA_CYCLE2(OMAP_DSS_CHANNEL_LCD2));
  2071. DUMPREG(DISPC_DATA_CYCLE3(OMAP_DSS_CHANNEL_LCD2));
  2072. DUMPREG(DISPC_CPR_COEF_R(OMAP_DSS_CHANNEL_LCD2));
  2073. DUMPREG(DISPC_CPR_COEF_G(OMAP_DSS_CHANNEL_LCD2));
  2074. DUMPREG(DISPC_CPR_COEF_B(OMAP_DSS_CHANNEL_LCD2));
  2075. }
  2076. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_GFX));
  2077. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO1));
  2078. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO1));
  2079. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO1));
  2080. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO1));
  2081. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO1));
  2082. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO1));
  2083. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO1));
  2084. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO1));
  2085. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO1));
  2086. DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO1));
  2087. DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO1));
  2088. DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO1));
  2089. DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO1));
  2090. DUMPREG(DISPC_OVL_BA0(OMAP_DSS_VIDEO2));
  2091. DUMPREG(DISPC_OVL_BA1(OMAP_DSS_VIDEO2));
  2092. DUMPREG(DISPC_OVL_POSITION(OMAP_DSS_VIDEO2));
  2093. DUMPREG(DISPC_OVL_SIZE(OMAP_DSS_VIDEO2));
  2094. DUMPREG(DISPC_OVL_ATTRIBUTES(OMAP_DSS_VIDEO2));
  2095. DUMPREG(DISPC_OVL_FIFO_THRESHOLD(OMAP_DSS_VIDEO2));
  2096. DUMPREG(DISPC_OVL_FIFO_SIZE_STATUS(OMAP_DSS_VIDEO2));
  2097. DUMPREG(DISPC_OVL_ROW_INC(OMAP_DSS_VIDEO2));
  2098. DUMPREG(DISPC_OVL_PIXEL_INC(OMAP_DSS_VIDEO2));
  2099. DUMPREG(DISPC_OVL_FIR(OMAP_DSS_VIDEO2));
  2100. DUMPREG(DISPC_OVL_PICTURE_SIZE(OMAP_DSS_VIDEO2));
  2101. DUMPREG(DISPC_OVL_ACCU0(OMAP_DSS_VIDEO2));
  2102. DUMPREG(DISPC_OVL_ACCU1(OMAP_DSS_VIDEO2));
  2103. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 0));
  2104. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 1));
  2105. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 2));
  2106. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 3));
  2107. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 4));
  2108. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 5));
  2109. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 6));
  2110. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO1, 7));
  2111. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 0));
  2112. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 1));
  2113. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 2));
  2114. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 3));
  2115. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 4));
  2116. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 5));
  2117. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 6));
  2118. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO1, 7));
  2119. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 0));
  2120. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 1));
  2121. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 2));
  2122. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 3));
  2123. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO1, 4));
  2124. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 0));
  2125. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 1));
  2126. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 2));
  2127. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 3));
  2128. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 4));
  2129. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 5));
  2130. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 6));
  2131. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO1, 7));
  2132. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 0));
  2133. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 1));
  2134. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 2));
  2135. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 3));
  2136. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 4));
  2137. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 5));
  2138. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 6));
  2139. DUMPREG(DISPC_OVL_FIR_COEF_H(OMAP_DSS_VIDEO2, 7));
  2140. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 0));
  2141. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 1));
  2142. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 2));
  2143. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 3));
  2144. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 4));
  2145. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 5));
  2146. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 6));
  2147. DUMPREG(DISPC_OVL_FIR_COEF_HV(OMAP_DSS_VIDEO2, 7));
  2148. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 0));
  2149. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 1));
  2150. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 2));
  2151. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 3));
  2152. DUMPREG(DISPC_OVL_CONV_COEF(OMAP_DSS_VIDEO2, 4));
  2153. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 0));
  2154. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 1));
  2155. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 2));
  2156. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 3));
  2157. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 4));
  2158. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 5));
  2159. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 6));
  2160. DUMPREG(DISPC_OVL_FIR_COEF_V(OMAP_DSS_VIDEO2, 7));
  2161. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO1));
  2162. DUMPREG(DISPC_OVL_PRELOAD(OMAP_DSS_VIDEO2));
  2163. dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK);
  2164. #undef DUMPREG
  2165. }
  2166. static void _dispc_set_pol_freq(enum omap_channel channel, bool onoff, bool rf,
  2167. bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi, u8 acb)
  2168. {
  2169. u32 l = 0;
  2170. DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
  2171. onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);
  2172. l |= FLD_VAL(onoff, 17, 17);
  2173. l |= FLD_VAL(rf, 16, 16);
  2174. l |= FLD_VAL(ieo, 15, 15);
  2175. l |= FLD_VAL(ipc, 14, 14);
  2176. l |= FLD_VAL(ihs, 13, 13);
  2177. l |= FLD_VAL(ivs, 12, 12);
  2178. l |= FLD_VAL(acbi, 11, 8);
  2179. l |= FLD_VAL(acb, 7, 0);
  2180. enable_clocks(1);
  2181. dispc_write_reg(DISPC_POL_FREQ(channel), l);
  2182. enable_clocks(0);
  2183. }
  2184. void dispc_set_pol_freq(enum omap_channel channel,
  2185. enum omap_panel_config config, u8 acbi, u8 acb)
  2186. {
  2187. _dispc_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
  2188. (config & OMAP_DSS_LCD_RF) != 0,
  2189. (config & OMAP_DSS_LCD_IEO) != 0,
  2190. (config & OMAP_DSS_LCD_IPC) != 0,
  2191. (config & OMAP_DSS_LCD_IHS) != 0,
  2192. (config & OMAP_DSS_LCD_IVS) != 0,
  2193. acbi, acb);
  2194. }
  2195. /* with fck as input clock rate, find dispc dividers that produce req_pck */
  2196. void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
  2197. struct dispc_clock_info *cinfo)
  2198. {
  2199. u16 pcd_min = is_tft ? 2 : 3;
  2200. unsigned long best_pck;
  2201. u16 best_ld, cur_ld;
  2202. u16 best_pd, cur_pd;
  2203. best_pck = 0;
  2204. best_ld = 0;
  2205. best_pd = 0;
  2206. for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
  2207. unsigned long lck = fck / cur_ld;
  2208. for (cur_pd = pcd_min; cur_pd <= 255; ++cur_pd) {
  2209. unsigned long pck = lck / cur_pd;
  2210. long old_delta = abs(best_pck - req_pck);
  2211. long new_delta = abs(pck - req_pck);
  2212. if (best_pck == 0 || new_delta < old_delta) {
  2213. best_pck = pck;
  2214. best_ld = cur_ld;
  2215. best_pd = cur_pd;
  2216. if (pck == req_pck)
  2217. goto found;
  2218. }
  2219. if (pck < req_pck)
  2220. break;
  2221. }
  2222. if (lck / pcd_min < req_pck)
  2223. break;
  2224. }
  2225. found:
  2226. cinfo->lck_div = best_ld;
  2227. cinfo->pck_div = best_pd;
  2228. cinfo->lck = fck / cinfo->lck_div;
  2229. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2230. }
  2231. /* calculate clock rates using dividers in cinfo */
  2232. int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
  2233. struct dispc_clock_info *cinfo)
  2234. {
  2235. if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
  2236. return -EINVAL;
  2237. if (cinfo->pck_div < 2 || cinfo->pck_div > 255)
  2238. return -EINVAL;
  2239. cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
  2240. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2241. return 0;
  2242. }
  2243. int dispc_set_clock_div(enum omap_channel channel,
  2244. struct dispc_clock_info *cinfo)
  2245. {
  2246. DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
  2247. DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);
  2248. dispc_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
  2249. return 0;
  2250. }
  2251. int dispc_get_clock_div(enum omap_channel channel,
  2252. struct dispc_clock_info *cinfo)
  2253. {
  2254. unsigned long fck;
  2255. fck = dispc_fclk_rate();
  2256. cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
  2257. cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
  2258. cinfo->lck = fck / cinfo->lck_div;
  2259. cinfo->pck = cinfo->lck / cinfo->pck_div;
  2260. return 0;
  2261. }
  2262. /* dispc.irq_lock has to be locked by the caller */
  2263. static void _omap_dispc_set_irqs(void)
  2264. {
  2265. u32 mask;
  2266. u32 old_mask;
  2267. int i;
  2268. struct omap_dispc_isr_data *isr_data;
  2269. mask = dispc.irq_error_mask;
  2270. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2271. isr_data = &dispc.registered_isr[i];
  2272. if (isr_data->isr == NULL)
  2273. continue;
  2274. mask |= isr_data->mask;
  2275. }
  2276. enable_clocks(1);
  2277. old_mask = dispc_read_reg(DISPC_IRQENABLE);
  2278. /* clear the irqstatus for newly enabled irqs */
  2279. dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);
  2280. dispc_write_reg(DISPC_IRQENABLE, mask);
  2281. enable_clocks(0);
  2282. }
  2283. int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2284. {
  2285. int i;
  2286. int ret;
  2287. unsigned long flags;
  2288. struct omap_dispc_isr_data *isr_data;
  2289. if (isr == NULL)
  2290. return -EINVAL;
  2291. spin_lock_irqsave(&dispc.irq_lock, flags);
  2292. /* check for duplicate entry */
  2293. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2294. isr_data = &dispc.registered_isr[i];
  2295. if (isr_data->isr == isr && isr_data->arg == arg &&
  2296. isr_data->mask == mask) {
  2297. ret = -EINVAL;
  2298. goto err;
  2299. }
  2300. }
  2301. isr_data = NULL;
  2302. ret = -EBUSY;
  2303. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2304. isr_data = &dispc.registered_isr[i];
  2305. if (isr_data->isr != NULL)
  2306. continue;
  2307. isr_data->isr = isr;
  2308. isr_data->arg = arg;
  2309. isr_data->mask = mask;
  2310. ret = 0;
  2311. break;
  2312. }
  2313. if (ret)
  2314. goto err;
  2315. _omap_dispc_set_irqs();
  2316. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2317. return 0;
  2318. err:
  2319. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2320. return ret;
  2321. }
  2322. EXPORT_SYMBOL(omap_dispc_register_isr);
  2323. int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
  2324. {
  2325. int i;
  2326. unsigned long flags;
  2327. int ret = -EINVAL;
  2328. struct omap_dispc_isr_data *isr_data;
  2329. spin_lock_irqsave(&dispc.irq_lock, flags);
  2330. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2331. isr_data = &dispc.registered_isr[i];
  2332. if (isr_data->isr != isr || isr_data->arg != arg ||
  2333. isr_data->mask != mask)
  2334. continue;
  2335. /* found the correct isr */
  2336. isr_data->isr = NULL;
  2337. isr_data->arg = NULL;
  2338. isr_data->mask = 0;
  2339. ret = 0;
  2340. break;
  2341. }
  2342. if (ret == 0)
  2343. _omap_dispc_set_irqs();
  2344. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2345. return ret;
  2346. }
  2347. EXPORT_SYMBOL(omap_dispc_unregister_isr);
  2348. #ifdef DEBUG
  2349. static void print_irq_status(u32 status)
  2350. {
  2351. if ((status & dispc.irq_error_mask) == 0)
  2352. return;
  2353. printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);
  2354. #define PIS(x) \
  2355. if (status & DISPC_IRQ_##x) \
  2356. printk(#x " ");
  2357. PIS(GFX_FIFO_UNDERFLOW);
  2358. PIS(OCP_ERR);
  2359. PIS(VID1_FIFO_UNDERFLOW);
  2360. PIS(VID2_FIFO_UNDERFLOW);
  2361. PIS(SYNC_LOST);
  2362. PIS(SYNC_LOST_DIGIT);
  2363. if (dss_has_feature(FEAT_MGR_LCD2))
  2364. PIS(SYNC_LOST2);
  2365. #undef PIS
  2366. printk("\n");
  2367. }
  2368. #endif
  2369. /* Called from dss.c. Note that we don't touch clocks here,
  2370. * but we presume they are on because we got an IRQ. However,
  2371. * an irq handler may turn the clocks off, so we may not have
  2372. * clock later in the function. */
  2373. static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
  2374. {
  2375. int i;
  2376. u32 irqstatus, irqenable;
  2377. u32 handledirqs = 0;
  2378. u32 unhandled_errors;
  2379. struct omap_dispc_isr_data *isr_data;
  2380. struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
  2381. spin_lock(&dispc.irq_lock);
  2382. irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
  2383. irqenable = dispc_read_reg(DISPC_IRQENABLE);
  2384. /* IRQ is not for us */
  2385. if (!(irqstatus & irqenable)) {
  2386. spin_unlock(&dispc.irq_lock);
  2387. return IRQ_NONE;
  2388. }
  2389. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2390. spin_lock(&dispc.irq_stats_lock);
  2391. dispc.irq_stats.irq_count++;
  2392. dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
  2393. spin_unlock(&dispc.irq_stats_lock);
  2394. #endif
  2395. #ifdef DEBUG
  2396. if (dss_debug)
  2397. print_irq_status(irqstatus);
  2398. #endif
  2399. /* Ack the interrupt. Do it here before clocks are possibly turned
  2400. * off */
  2401. dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
  2402. /* flush posted write */
  2403. dispc_read_reg(DISPC_IRQSTATUS);
  2404. /* make a copy and unlock, so that isrs can unregister
  2405. * themselves */
  2406. memcpy(registered_isr, dispc.registered_isr,
  2407. sizeof(registered_isr));
  2408. spin_unlock(&dispc.irq_lock);
  2409. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2410. isr_data = &registered_isr[i];
  2411. if (!isr_data->isr)
  2412. continue;
  2413. if (isr_data->mask & irqstatus) {
  2414. isr_data->isr(isr_data->arg, irqstatus);
  2415. handledirqs |= isr_data->mask;
  2416. }
  2417. }
  2418. spin_lock(&dispc.irq_lock);
  2419. unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;
  2420. if (unhandled_errors) {
  2421. dispc.error_irqs |= unhandled_errors;
  2422. dispc.irq_error_mask &= ~unhandled_errors;
  2423. _omap_dispc_set_irqs();
  2424. schedule_work(&dispc.error_work);
  2425. }
  2426. spin_unlock(&dispc.irq_lock);
  2427. return IRQ_HANDLED;
  2428. }
  2429. static void dispc_error_worker(struct work_struct *work)
  2430. {
  2431. int i;
  2432. u32 errors;
  2433. unsigned long flags;
  2434. spin_lock_irqsave(&dispc.irq_lock, flags);
  2435. errors = dispc.error_irqs;
  2436. dispc.error_irqs = 0;
  2437. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2438. if (errors & DISPC_IRQ_GFX_FIFO_UNDERFLOW) {
  2439. DSSERR("GFX_FIFO_UNDERFLOW, disabling GFX\n");
  2440. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2441. struct omap_overlay *ovl;
  2442. ovl = omap_dss_get_overlay(i);
  2443. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2444. continue;
  2445. if (ovl->id == 0) {
  2446. dispc_enable_plane(ovl->id, 0);
  2447. dispc_go(ovl->manager->id);
  2448. mdelay(50);
  2449. break;
  2450. }
  2451. }
  2452. }
  2453. if (errors & DISPC_IRQ_VID1_FIFO_UNDERFLOW) {
  2454. DSSERR("VID1_FIFO_UNDERFLOW, disabling VID1\n");
  2455. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2456. struct omap_overlay *ovl;
  2457. ovl = omap_dss_get_overlay(i);
  2458. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2459. continue;
  2460. if (ovl->id == 1) {
  2461. dispc_enable_plane(ovl->id, 0);
  2462. dispc_go(ovl->manager->id);
  2463. mdelay(50);
  2464. break;
  2465. }
  2466. }
  2467. }
  2468. if (errors & DISPC_IRQ_VID2_FIFO_UNDERFLOW) {
  2469. DSSERR("VID2_FIFO_UNDERFLOW, disabling VID2\n");
  2470. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2471. struct omap_overlay *ovl;
  2472. ovl = omap_dss_get_overlay(i);
  2473. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2474. continue;
  2475. if (ovl->id == 2) {
  2476. dispc_enable_plane(ovl->id, 0);
  2477. dispc_go(ovl->manager->id);
  2478. mdelay(50);
  2479. break;
  2480. }
  2481. }
  2482. }
  2483. if (errors & DISPC_IRQ_SYNC_LOST) {
  2484. struct omap_overlay_manager *manager = NULL;
  2485. bool enable = false;
  2486. DSSERR("SYNC_LOST, disabling LCD\n");
  2487. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2488. struct omap_overlay_manager *mgr;
  2489. mgr = omap_dss_get_overlay_manager(i);
  2490. if (mgr->id == OMAP_DSS_CHANNEL_LCD) {
  2491. manager = mgr;
  2492. enable = mgr->device->state ==
  2493. OMAP_DSS_DISPLAY_ACTIVE;
  2494. mgr->device->driver->disable(mgr->device);
  2495. break;
  2496. }
  2497. }
  2498. if (manager) {
  2499. struct omap_dss_device *dssdev = manager->device;
  2500. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2501. struct omap_overlay *ovl;
  2502. ovl = omap_dss_get_overlay(i);
  2503. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2504. continue;
  2505. if (ovl->id != 0 && ovl->manager == manager)
  2506. dispc_enable_plane(ovl->id, 0);
  2507. }
  2508. dispc_go(manager->id);
  2509. mdelay(50);
  2510. if (enable)
  2511. dssdev->driver->enable(dssdev);
  2512. }
  2513. }
  2514. if (errors & DISPC_IRQ_SYNC_LOST_DIGIT) {
  2515. struct omap_overlay_manager *manager = NULL;
  2516. bool enable = false;
  2517. DSSERR("SYNC_LOST_DIGIT, disabling TV\n");
  2518. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2519. struct omap_overlay_manager *mgr;
  2520. mgr = omap_dss_get_overlay_manager(i);
  2521. if (mgr->id == OMAP_DSS_CHANNEL_DIGIT) {
  2522. manager = mgr;
  2523. enable = mgr->device->state ==
  2524. OMAP_DSS_DISPLAY_ACTIVE;
  2525. mgr->device->driver->disable(mgr->device);
  2526. break;
  2527. }
  2528. }
  2529. if (manager) {
  2530. struct omap_dss_device *dssdev = manager->device;
  2531. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2532. struct omap_overlay *ovl;
  2533. ovl = omap_dss_get_overlay(i);
  2534. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2535. continue;
  2536. if (ovl->id != 0 && ovl->manager == manager)
  2537. dispc_enable_plane(ovl->id, 0);
  2538. }
  2539. dispc_go(manager->id);
  2540. mdelay(50);
  2541. if (enable)
  2542. dssdev->driver->enable(dssdev);
  2543. }
  2544. }
  2545. if (errors & DISPC_IRQ_SYNC_LOST2) {
  2546. struct omap_overlay_manager *manager = NULL;
  2547. bool enable = false;
  2548. DSSERR("SYNC_LOST for LCD2, disabling LCD2\n");
  2549. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2550. struct omap_overlay_manager *mgr;
  2551. mgr = omap_dss_get_overlay_manager(i);
  2552. if (mgr->id == OMAP_DSS_CHANNEL_LCD2) {
  2553. manager = mgr;
  2554. enable = mgr->device->state ==
  2555. OMAP_DSS_DISPLAY_ACTIVE;
  2556. mgr->device->driver->disable(mgr->device);
  2557. break;
  2558. }
  2559. }
  2560. if (manager) {
  2561. struct omap_dss_device *dssdev = manager->device;
  2562. for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
  2563. struct omap_overlay *ovl;
  2564. ovl = omap_dss_get_overlay(i);
  2565. if (!(ovl->caps & OMAP_DSS_OVL_CAP_DISPC))
  2566. continue;
  2567. if (ovl->id != 0 && ovl->manager == manager)
  2568. dispc_enable_plane(ovl->id, 0);
  2569. }
  2570. dispc_go(manager->id);
  2571. mdelay(50);
  2572. if (enable)
  2573. dssdev->driver->enable(dssdev);
  2574. }
  2575. }
  2576. if (errors & DISPC_IRQ_OCP_ERR) {
  2577. DSSERR("OCP_ERR\n");
  2578. for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
  2579. struct omap_overlay_manager *mgr;
  2580. mgr = omap_dss_get_overlay_manager(i);
  2581. if (mgr->caps & OMAP_DSS_OVL_CAP_DISPC)
  2582. mgr->device->driver->disable(mgr->device);
  2583. }
  2584. }
  2585. spin_lock_irqsave(&dispc.irq_lock, flags);
  2586. dispc.irq_error_mask |= errors;
  2587. _omap_dispc_set_irqs();
  2588. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2589. }
  2590. int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
  2591. {
  2592. void dispc_irq_wait_handler(void *data, u32 mask)
  2593. {
  2594. complete((struct completion *)data);
  2595. }
  2596. int r;
  2597. DECLARE_COMPLETION_ONSTACK(completion);
  2598. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2599. irqmask);
  2600. if (r)
  2601. return r;
  2602. timeout = wait_for_completion_timeout(&completion, timeout);
  2603. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2604. if (timeout == 0)
  2605. return -ETIMEDOUT;
  2606. if (timeout == -ERESTARTSYS)
  2607. return -ERESTARTSYS;
  2608. return 0;
  2609. }
  2610. int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
  2611. unsigned long timeout)
  2612. {
  2613. void dispc_irq_wait_handler(void *data, u32 mask)
  2614. {
  2615. complete((struct completion *)data);
  2616. }
  2617. int r;
  2618. DECLARE_COMPLETION_ONSTACK(completion);
  2619. r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
  2620. irqmask);
  2621. if (r)
  2622. return r;
  2623. timeout = wait_for_completion_interruptible_timeout(&completion,
  2624. timeout);
  2625. omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);
  2626. if (timeout == 0)
  2627. return -ETIMEDOUT;
  2628. if (timeout == -ERESTARTSYS)
  2629. return -ERESTARTSYS;
  2630. return 0;
  2631. }
  2632. #ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
  2633. void dispc_fake_vsync_irq(void)
  2634. {
  2635. u32 irqstatus = DISPC_IRQ_VSYNC;
  2636. int i;
  2637. WARN_ON(!in_interrupt());
  2638. for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
  2639. struct omap_dispc_isr_data *isr_data;
  2640. isr_data = &dispc.registered_isr[i];
  2641. if (!isr_data->isr)
  2642. continue;
  2643. if (isr_data->mask & irqstatus)
  2644. isr_data->isr(isr_data->arg, irqstatus);
  2645. }
  2646. }
  2647. #endif
  2648. static void _omap_dispc_initialize_irq(void)
  2649. {
  2650. unsigned long flags;
  2651. spin_lock_irqsave(&dispc.irq_lock, flags);
  2652. memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));
  2653. dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
  2654. if (dss_has_feature(FEAT_MGR_LCD2))
  2655. dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
  2656. /* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
  2657. * so clear it */
  2658. dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));
  2659. _omap_dispc_set_irqs();
  2660. spin_unlock_irqrestore(&dispc.irq_lock, flags);
  2661. }
  2662. void dispc_enable_sidle(void)
  2663. {
  2664. REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3); /* SIDLEMODE: smart idle */
  2665. }
  2666. void dispc_disable_sidle(void)
  2667. {
  2668. REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3); /* SIDLEMODE: no idle */
  2669. }
  2670. static void _omap_dispc_initial_config(void)
  2671. {
  2672. u32 l;
  2673. l = dispc_read_reg(DISPC_SYSCONFIG);
  2674. l = FLD_MOD(l, 2, 13, 12); /* MIDLEMODE: smart standby */
  2675. l = FLD_MOD(l, 2, 4, 3); /* SIDLEMODE: smart idle */
  2676. l = FLD_MOD(l, 1, 2, 2); /* ENWAKEUP */
  2677. l = FLD_MOD(l, 1, 0, 0); /* AUTOIDLE */
  2678. dispc_write_reg(DISPC_SYSCONFIG, l);
  2679. /* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
  2680. if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
  2681. l = dispc_read_reg(DISPC_DIVISOR);
  2682. /* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
  2683. l = FLD_MOD(l, 1, 0, 0);
  2684. l = FLD_MOD(l, 1, 23, 16);
  2685. dispc_write_reg(DISPC_DIVISOR, l);
  2686. }
  2687. /* FUNCGATED */
  2688. if (dss_has_feature(FEAT_FUNCGATED))
  2689. REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
  2690. /* L3 firewall setting: enable access to OCM RAM */
  2691. /* XXX this should be somewhere in plat-omap */
  2692. if (cpu_is_omap24xx())
  2693. __raw_writel(0x402000b0, OMAP2_L3_IO_ADDRESS(0x680050a0));
  2694. _dispc_setup_color_conv_coef();
  2695. dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);
  2696. dispc_read_plane_fifo_sizes();
  2697. }
  2698. int dispc_enable_plane(enum omap_plane plane, bool enable)
  2699. {
  2700. DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);
  2701. enable_clocks(1);
  2702. _dispc_enable_plane(plane, enable);
  2703. enable_clocks(0);
  2704. return 0;
  2705. }
  2706. int dispc_setup_plane(enum omap_plane plane,
  2707. u32 paddr, u16 screen_width,
  2708. u16 pos_x, u16 pos_y,
  2709. u16 width, u16 height,
  2710. u16 out_width, u16 out_height,
  2711. enum omap_color_mode color_mode,
  2712. bool ilace,
  2713. enum omap_dss_rotation_type rotation_type,
  2714. u8 rotation, bool mirror, u8 global_alpha,
  2715. u8 pre_mult_alpha, enum omap_channel channel)
  2716. {
  2717. int r = 0;
  2718. DSSDBG("dispc_setup_plane %d, pa %x, sw %d, %d,%d, %dx%d -> "
  2719. "%dx%d, ilace %d, cmode %x, rot %d, mir %d chan %d\n",
  2720. plane, paddr, screen_width, pos_x, pos_y,
  2721. width, height,
  2722. out_width, out_height,
  2723. ilace, color_mode,
  2724. rotation, mirror, channel);
  2725. enable_clocks(1);
  2726. r = _dispc_setup_plane(plane,
  2727. paddr, screen_width,
  2728. pos_x, pos_y,
  2729. width, height,
  2730. out_width, out_height,
  2731. color_mode, ilace,
  2732. rotation_type,
  2733. rotation, mirror,
  2734. global_alpha,
  2735. pre_mult_alpha, channel);
  2736. enable_clocks(0);
  2737. return r;
  2738. }
  2739. /* DISPC HW IP initialisation */
  2740. static int omap_dispchw_probe(struct platform_device *pdev)
  2741. {
  2742. u32 rev;
  2743. int r = 0;
  2744. struct resource *dispc_mem;
  2745. dispc.pdev = pdev;
  2746. spin_lock_init(&dispc.irq_lock);
  2747. #ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
  2748. spin_lock_init(&dispc.irq_stats_lock);
  2749. dispc.irq_stats.last_reset = jiffies;
  2750. #endif
  2751. INIT_WORK(&dispc.error_work, dispc_error_worker);
  2752. dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
  2753. if (!dispc_mem) {
  2754. DSSERR("can't get IORESOURCE_MEM DISPC\n");
  2755. r = -EINVAL;
  2756. goto fail0;
  2757. }
  2758. dispc.base = ioremap(dispc_mem->start, resource_size(dispc_mem));
  2759. if (!dispc.base) {
  2760. DSSERR("can't ioremap DISPC\n");
  2761. r = -ENOMEM;
  2762. goto fail0;
  2763. }
  2764. dispc.irq = platform_get_irq(dispc.pdev, 0);
  2765. if (dispc.irq < 0) {
  2766. DSSERR("platform_get_irq failed\n");
  2767. r = -ENODEV;
  2768. goto fail1;
  2769. }
  2770. r = request_irq(dispc.irq, omap_dispc_irq_handler, IRQF_SHARED,
  2771. "OMAP DISPC", dispc.pdev);
  2772. if (r < 0) {
  2773. DSSERR("request_irq failed\n");
  2774. goto fail1;
  2775. }
  2776. enable_clocks(1);
  2777. _omap_dispc_initial_config();
  2778. _omap_dispc_initialize_irq();
  2779. dispc_save_context();
  2780. rev = dispc_read_reg(DISPC_REVISION);
  2781. dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
  2782. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  2783. enable_clocks(0);
  2784. return 0;
  2785. fail1:
  2786. iounmap(dispc.base);
  2787. fail0:
  2788. return r;
  2789. }
  2790. static int omap_dispchw_remove(struct platform_device *pdev)
  2791. {
  2792. free_irq(dispc.irq, dispc.pdev);
  2793. iounmap(dispc.base);
  2794. return 0;
  2795. }
  2796. static struct platform_driver omap_dispchw_driver = {
  2797. .probe = omap_dispchw_probe,
  2798. .remove = omap_dispchw_remove,
  2799. .driver = {
  2800. .name = "omapdss_dispc",
  2801. .owner = THIS_MODULE,
  2802. },
  2803. };
  2804. int dispc_init_platform_driver(void)
  2805. {
  2806. return platform_driver_register(&omap_dispchw_driver);
  2807. }
  2808. void dispc_uninit_platform_driver(void)
  2809. {
  2810. return platform_driver_unregister(&omap_dispchw_driver);
  2811. }