wm8505.dtsi 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * wm8505.dtsi - Device tree file for Wondermedia WM8505 SoC
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Licensed under GPLv2 or later
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "wm,wm8505";
  11. cpus {
  12. #address-cells = <0>;
  13. #size-cells = <0>;
  14. cpu {
  15. device_type = "cpu";
  16. compatible = "arm,arm926ej-s";
  17. };
  18. };
  19. aliases {
  20. serial0 = &uart0;
  21. serial1 = &uart1;
  22. serial2 = &uart2;
  23. serial3 = &uart3;
  24. serial4 = &uart4;
  25. serial5 = &uart5;
  26. };
  27. soc {
  28. #address-cells = <1>;
  29. #size-cells = <1>;
  30. compatible = "simple-bus";
  31. ranges;
  32. interrupt-parent = <&intc0>;
  33. intc0: interrupt-controller@d8140000 {
  34. compatible = "via,vt8500-intc";
  35. interrupt-controller;
  36. reg = <0xd8140000 0x10000>;
  37. #interrupt-cells = <1>;
  38. };
  39. /* Secondary IC cascaded to intc0 */
  40. intc1: interrupt-controller@d8150000 {
  41. compatible = "via,vt8500-intc";
  42. interrupt-controller;
  43. #interrupt-cells = <1>;
  44. reg = <0xD8150000 0x10000>;
  45. interrupts = <56 57 58 59 60 61 62 63>;
  46. };
  47. pinctrl: pinctrl@d8110000 {
  48. compatible = "wm,wm8505-pinctrl";
  49. reg = <0xd8110000 0x10000>;
  50. interrupt-controller;
  51. #interrupt-cells = <2>;
  52. gpio-controller;
  53. #gpio-cells = <2>;
  54. };
  55. pmc@d8130000 {
  56. compatible = "via,vt8500-pmc";
  57. reg = <0xd8130000 0x1000>;
  58. clocks {
  59. #address-cells = <1>;
  60. #size-cells = <0>;
  61. ref24: ref24M {
  62. #clock-cells = <0>;
  63. compatible = "fixed-clock";
  64. clock-frequency = <24000000>;
  65. };
  66. ref25: ref25M {
  67. #clock-cells = <0>;
  68. compatible = "fixed-clock";
  69. clock-frequency = <25000000>;
  70. };
  71. pllb: pllb {
  72. #clock-cells = <0>;
  73. compatible = "via,vt8500-pll-clock";
  74. clocks = <&ref25>;
  75. reg = <0x204>;
  76. };
  77. clkuart0: uart0 {
  78. #clock-cells = <0>;
  79. compatible = "via,vt8500-device-clock";
  80. clocks = <&ref24>;
  81. enable-reg = <0x250>;
  82. enable-bit = <1>;
  83. };
  84. clkuart1: uart1 {
  85. #clock-cells = <0>;
  86. compatible = "via,vt8500-device-clock";
  87. clocks = <&ref24>;
  88. enable-reg = <0x250>;
  89. enable-bit = <2>;
  90. };
  91. clkuart2: uart2 {
  92. #clock-cells = <0>;
  93. compatible = "via,vt8500-device-clock";
  94. clocks = <&ref24>;
  95. enable-reg = <0x250>;
  96. enable-bit = <3>;
  97. };
  98. clkuart3: uart3 {
  99. #clock-cells = <0>;
  100. compatible = "via,vt8500-device-clock";
  101. clocks = <&ref24>;
  102. enable-reg = <0x250>;
  103. enable-bit = <4>;
  104. };
  105. clkuart4: uart4 {
  106. #clock-cells = <0>;
  107. compatible = "via,vt8500-device-clock";
  108. clocks = <&ref24>;
  109. enable-reg = <0x250>;
  110. enable-bit = <22>;
  111. };
  112. clkuart5: uart5 {
  113. #clock-cells = <0>;
  114. compatible = "via,vt8500-device-clock";
  115. clocks = <&ref24>;
  116. enable-reg = <0x250>;
  117. enable-bit = <23>;
  118. };
  119. clksdhc: sdhc {
  120. #clock-cells = <0>;
  121. compatible = "via,vt8500-device-clock";
  122. clocks = <&pllb>;
  123. divisor-reg = <0x328>;
  124. divisor-mask = <0x3f>;
  125. enable-reg = <0x254>;
  126. enable-bit = <18>;
  127. };
  128. };
  129. };
  130. timer@d8130100 {
  131. compatible = "via,vt8500-timer";
  132. reg = <0xd8130100 0x28>;
  133. interrupts = <36>;
  134. };
  135. ehci@d8007100 {
  136. compatible = "via,vt8500-ehci";
  137. reg = <0xd8007100 0x200>;
  138. interrupts = <1>;
  139. };
  140. uhci@d8007300 {
  141. compatible = "platform-uhci";
  142. reg = <0xd8007300 0x200>;
  143. interrupts = <0>;
  144. };
  145. fb: fb@d8050800 {
  146. compatible = "wm,wm8505-fb";
  147. reg = <0xd8050800 0x200>;
  148. };
  149. ge_rops@d8050400 {
  150. compatible = "wm,prizm-ge-rops";
  151. reg = <0xd8050400 0x100>;
  152. };
  153. uart0: serial@d8200000 {
  154. compatible = "via,vt8500-uart";
  155. reg = <0xd8200000 0x1040>;
  156. interrupts = <32>;
  157. clocks = <&clkuart0>;
  158. status = "disabled";
  159. };
  160. uart1: serial@d82b0000 {
  161. compatible = "via,vt8500-uart";
  162. reg = <0xd82b0000 0x1040>;
  163. interrupts = <33>;
  164. clocks = <&clkuart1>;
  165. status = "disabled";
  166. };
  167. uart2: serial@d8210000 {
  168. compatible = "via,vt8500-uart";
  169. reg = <0xd8210000 0x1040>;
  170. interrupts = <47>;
  171. clocks = <&clkuart2>;
  172. status = "disabled";
  173. };
  174. uart3: serial@d82c0000 {
  175. compatible = "via,vt8500-uart";
  176. reg = <0xd82c0000 0x1040>;
  177. interrupts = <50>;
  178. clocks = <&clkuart3>;
  179. status = "disabled";
  180. };
  181. uart4: serial@d8370000 {
  182. compatible = "via,vt8500-uart";
  183. reg = <0xd8370000 0x1040>;
  184. interrupts = <31>;
  185. clocks = <&clkuart4>;
  186. status = "disabled";
  187. };
  188. uart5: serial@d8380000 {
  189. compatible = "via,vt8500-uart";
  190. reg = <0xd8380000 0x1040>;
  191. interrupts = <30>;
  192. clocks = <&clkuart5>;
  193. status = "disabled";
  194. };
  195. rtc@d8100000 {
  196. compatible = "via,vt8500-rtc";
  197. reg = <0xd8100000 0x10000>;
  198. interrupts = <48>;
  199. };
  200. sdhc@d800a000 {
  201. compatible = "wm,wm8505-sdhc";
  202. reg = <0xd800a000 0x1000>;
  203. interrupts = <20 21>;
  204. clocks = <&clksdhc>;
  205. bus-width = <4>;
  206. };
  207. };
  208. };