cx23885-cards.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405
  1. /*
  2. * Driver for the Conexant CX23885 PCIe bridge
  3. *
  4. * Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. *
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  20. */
  21. #include <linux/init.h>
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/delay.h>
  25. #include <media/cx25840.h>
  26. #include <linux/firmware.h>
  27. #include <staging/altera.h>
  28. #include "cx23885.h"
  29. #include "tuner-xc2028.h"
  30. #include "netup-init.h"
  31. #include "altera-ci.h"
  32. #include "xc5000.h"
  33. #include "cx23888-ir.h"
  34. static unsigned int enable_885_ir;
  35. module_param(enable_885_ir, int, 0644);
  36. MODULE_PARM_DESC(enable_885_ir,
  37. "Enable integrated IR controller for supported\n"
  38. "\t\t CX2388[57] boards that are wired for it:\n"
  39. "\t\t\tHVR-1250 (reported safe)\n"
  40. "\t\t\tTeVii S470 (reported unsafe)\n"
  41. "\t\t This can cause an interrupt storm with some cards.\n"
  42. "\t\t Default: 0 [Disabled]");
  43. /* ------------------------------------------------------------------ */
  44. /* board config info */
  45. struct cx23885_board cx23885_boards[] = {
  46. [CX23885_BOARD_UNKNOWN] = {
  47. .name = "UNKNOWN/GENERIC",
  48. /* Ensure safe default for unknown boards */
  49. .clk_freq = 0,
  50. .input = {{
  51. .type = CX23885_VMUX_COMPOSITE1,
  52. .vmux = 0,
  53. }, {
  54. .type = CX23885_VMUX_COMPOSITE2,
  55. .vmux = 1,
  56. }, {
  57. .type = CX23885_VMUX_COMPOSITE3,
  58. .vmux = 2,
  59. }, {
  60. .type = CX23885_VMUX_COMPOSITE4,
  61. .vmux = 3,
  62. } },
  63. },
  64. [CX23885_BOARD_HAUPPAUGE_HVR1800lp] = {
  65. .name = "Hauppauge WinTV-HVR1800lp",
  66. .portc = CX23885_MPEG_DVB,
  67. .input = {{
  68. .type = CX23885_VMUX_TELEVISION,
  69. .vmux = 0,
  70. .gpio0 = 0xff00,
  71. }, {
  72. .type = CX23885_VMUX_DEBUG,
  73. .vmux = 0,
  74. .gpio0 = 0xff01,
  75. }, {
  76. .type = CX23885_VMUX_COMPOSITE1,
  77. .vmux = 1,
  78. .gpio0 = 0xff02,
  79. }, {
  80. .type = CX23885_VMUX_SVIDEO,
  81. .vmux = 2,
  82. .gpio0 = 0xff02,
  83. } },
  84. },
  85. [CX23885_BOARD_HAUPPAUGE_HVR1800] = {
  86. .name = "Hauppauge WinTV-HVR1800",
  87. .porta = CX23885_ANALOG_VIDEO,
  88. .portb = CX23885_MPEG_ENCODER,
  89. .portc = CX23885_MPEG_DVB,
  90. .tuner_type = TUNER_PHILIPS_TDA8290,
  91. .tuner_addr = 0x42, /* 0x84 >> 1 */
  92. .tuner_bus = 1,
  93. .input = {{
  94. .type = CX23885_VMUX_TELEVISION,
  95. .vmux = CX25840_VIN7_CH3 |
  96. CX25840_VIN5_CH2 |
  97. CX25840_VIN2_CH1,
  98. .gpio0 = 0,
  99. }, {
  100. .type = CX23885_VMUX_COMPOSITE1,
  101. .vmux = CX25840_VIN7_CH3 |
  102. CX25840_VIN4_CH2 |
  103. CX25840_VIN6_CH1,
  104. .gpio0 = 0,
  105. }, {
  106. .type = CX23885_VMUX_SVIDEO,
  107. .vmux = CX25840_VIN7_CH3 |
  108. CX25840_VIN4_CH2 |
  109. CX25840_VIN8_CH1 |
  110. CX25840_SVIDEO_ON,
  111. .gpio0 = 0,
  112. } },
  113. },
  114. [CX23885_BOARD_HAUPPAUGE_HVR1250] = {
  115. .name = "Hauppauge WinTV-HVR1250",
  116. .portc = CX23885_MPEG_DVB,
  117. .input = {{
  118. .type = CX23885_VMUX_TELEVISION,
  119. .vmux = 0,
  120. .gpio0 = 0xff00,
  121. }, {
  122. .type = CX23885_VMUX_DEBUG,
  123. .vmux = 0,
  124. .gpio0 = 0xff01,
  125. }, {
  126. .type = CX23885_VMUX_COMPOSITE1,
  127. .vmux = 1,
  128. .gpio0 = 0xff02,
  129. }, {
  130. .type = CX23885_VMUX_SVIDEO,
  131. .vmux = 2,
  132. .gpio0 = 0xff02,
  133. } },
  134. },
  135. [CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP] = {
  136. .name = "DViCO FusionHDTV5 Express",
  137. .portb = CX23885_MPEG_DVB,
  138. },
  139. [CX23885_BOARD_HAUPPAUGE_HVR1500Q] = {
  140. .name = "Hauppauge WinTV-HVR1500Q",
  141. .portc = CX23885_MPEG_DVB,
  142. },
  143. [CX23885_BOARD_HAUPPAUGE_HVR1500] = {
  144. .name = "Hauppauge WinTV-HVR1500",
  145. .portc = CX23885_MPEG_DVB,
  146. },
  147. [CX23885_BOARD_HAUPPAUGE_HVR1200] = {
  148. .name = "Hauppauge WinTV-HVR1200",
  149. .portc = CX23885_MPEG_DVB,
  150. },
  151. [CX23885_BOARD_HAUPPAUGE_HVR1700] = {
  152. .name = "Hauppauge WinTV-HVR1700",
  153. .portc = CX23885_MPEG_DVB,
  154. },
  155. [CX23885_BOARD_HAUPPAUGE_HVR1400] = {
  156. .name = "Hauppauge WinTV-HVR1400",
  157. .portc = CX23885_MPEG_DVB,
  158. },
  159. [CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP] = {
  160. .name = "DViCO FusionHDTV7 Dual Express",
  161. .portb = CX23885_MPEG_DVB,
  162. .portc = CX23885_MPEG_DVB,
  163. },
  164. [CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP] = {
  165. .name = "DViCO FusionHDTV DVB-T Dual Express",
  166. .portb = CX23885_MPEG_DVB,
  167. .portc = CX23885_MPEG_DVB,
  168. },
  169. [CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H] = {
  170. .name = "Leadtek Winfast PxDVR3200 H",
  171. .portc = CX23885_MPEG_DVB,
  172. },
  173. [CX23885_BOARD_COMPRO_VIDEOMATE_E650F] = {
  174. .name = "Compro VideoMate E650F",
  175. .portc = CX23885_MPEG_DVB,
  176. },
  177. [CX23885_BOARD_TBS_6920] = {
  178. .name = "TurboSight TBS 6920",
  179. .portb = CX23885_MPEG_DVB,
  180. },
  181. [CX23885_BOARD_TEVII_S470] = {
  182. .name = "TeVii S470",
  183. .portb = CX23885_MPEG_DVB,
  184. },
  185. [CX23885_BOARD_DVBWORLD_2005] = {
  186. .name = "DVBWorld DVB-S2 2005",
  187. .portb = CX23885_MPEG_DVB,
  188. },
  189. [CX23885_BOARD_NETUP_DUAL_DVBS2_CI] = {
  190. .ci_type = 1,
  191. .name = "NetUP Dual DVB-S2 CI",
  192. .portb = CX23885_MPEG_DVB,
  193. .portc = CX23885_MPEG_DVB,
  194. },
  195. [CX23885_BOARD_HAUPPAUGE_HVR1270] = {
  196. .name = "Hauppauge WinTV-HVR1270",
  197. .portc = CX23885_MPEG_DVB,
  198. },
  199. [CX23885_BOARD_HAUPPAUGE_HVR1275] = {
  200. .name = "Hauppauge WinTV-HVR1275",
  201. .portc = CX23885_MPEG_DVB,
  202. },
  203. [CX23885_BOARD_HAUPPAUGE_HVR1255] = {
  204. .name = "Hauppauge WinTV-HVR1255",
  205. .portc = CX23885_MPEG_DVB,
  206. },
  207. [CX23885_BOARD_HAUPPAUGE_HVR1210] = {
  208. .name = "Hauppauge WinTV-HVR1210",
  209. .portc = CX23885_MPEG_DVB,
  210. },
  211. [CX23885_BOARD_MYGICA_X8506] = {
  212. .name = "Mygica X8506 DMB-TH",
  213. .tuner_type = TUNER_XC5000,
  214. .tuner_addr = 0x61,
  215. .tuner_bus = 1,
  216. .porta = CX23885_ANALOG_VIDEO,
  217. .portb = CX23885_MPEG_DVB,
  218. .input = {
  219. {
  220. .type = CX23885_VMUX_TELEVISION,
  221. .vmux = CX25840_COMPOSITE2,
  222. },
  223. {
  224. .type = CX23885_VMUX_COMPOSITE1,
  225. .vmux = CX25840_COMPOSITE8,
  226. },
  227. {
  228. .type = CX23885_VMUX_SVIDEO,
  229. .vmux = CX25840_SVIDEO_LUMA3 |
  230. CX25840_SVIDEO_CHROMA4,
  231. },
  232. {
  233. .type = CX23885_VMUX_COMPONENT,
  234. .vmux = CX25840_COMPONENT_ON |
  235. CX25840_VIN1_CH1 |
  236. CX25840_VIN6_CH2 |
  237. CX25840_VIN7_CH3,
  238. },
  239. },
  240. },
  241. [CX23885_BOARD_MAGICPRO_PROHDTVE2] = {
  242. .name = "Magic-Pro ProHDTV Extreme 2",
  243. .tuner_type = TUNER_XC5000,
  244. .tuner_addr = 0x61,
  245. .tuner_bus = 1,
  246. .porta = CX23885_ANALOG_VIDEO,
  247. .portb = CX23885_MPEG_DVB,
  248. .input = {
  249. {
  250. .type = CX23885_VMUX_TELEVISION,
  251. .vmux = CX25840_COMPOSITE2,
  252. },
  253. {
  254. .type = CX23885_VMUX_COMPOSITE1,
  255. .vmux = CX25840_COMPOSITE8,
  256. },
  257. {
  258. .type = CX23885_VMUX_SVIDEO,
  259. .vmux = CX25840_SVIDEO_LUMA3 |
  260. CX25840_SVIDEO_CHROMA4,
  261. },
  262. {
  263. .type = CX23885_VMUX_COMPONENT,
  264. .vmux = CX25840_COMPONENT_ON |
  265. CX25840_VIN1_CH1 |
  266. CX25840_VIN6_CH2 |
  267. CX25840_VIN7_CH3,
  268. },
  269. },
  270. },
  271. [CX23885_BOARD_HAUPPAUGE_HVR1850] = {
  272. .name = "Hauppauge WinTV-HVR1850",
  273. .portb = CX23885_MPEG_ENCODER,
  274. .portc = CX23885_MPEG_DVB,
  275. },
  276. [CX23885_BOARD_COMPRO_VIDEOMATE_E800] = {
  277. .name = "Compro VideoMate E800",
  278. .portc = CX23885_MPEG_DVB,
  279. },
  280. [CX23885_BOARD_HAUPPAUGE_HVR1290] = {
  281. .name = "Hauppauge WinTV-HVR1290",
  282. .portc = CX23885_MPEG_DVB,
  283. },
  284. [CX23885_BOARD_MYGICA_X8558PRO] = {
  285. .name = "Mygica X8558 PRO DMB-TH",
  286. .portb = CX23885_MPEG_DVB,
  287. .portc = CX23885_MPEG_DVB,
  288. },
  289. [CX23885_BOARD_LEADTEK_WINFAST_PXTV1200] = {
  290. .name = "LEADTEK WinFast PxTV1200",
  291. .porta = CX23885_ANALOG_VIDEO,
  292. .tuner_type = TUNER_XC2028,
  293. .tuner_addr = 0x61,
  294. .tuner_bus = 1,
  295. .input = {{
  296. .type = CX23885_VMUX_TELEVISION,
  297. .vmux = CX25840_VIN2_CH1 |
  298. CX25840_VIN5_CH2 |
  299. CX25840_NONE0_CH3,
  300. }, {
  301. .type = CX23885_VMUX_COMPOSITE1,
  302. .vmux = CX25840_COMPOSITE1,
  303. }, {
  304. .type = CX23885_VMUX_SVIDEO,
  305. .vmux = CX25840_SVIDEO_LUMA3 |
  306. CX25840_SVIDEO_CHROMA4,
  307. }, {
  308. .type = CX23885_VMUX_COMPONENT,
  309. .vmux = CX25840_VIN7_CH1 |
  310. CX25840_VIN6_CH2 |
  311. CX25840_VIN8_CH3 |
  312. CX25840_COMPONENT_ON,
  313. } },
  314. },
  315. [CX23885_BOARD_GOTVIEW_X5_3D_HYBRID] = {
  316. .name = "GoTView X5 3D Hybrid",
  317. .tuner_type = TUNER_XC5000,
  318. .tuner_addr = 0x64,
  319. .tuner_bus = 1,
  320. .porta = CX23885_ANALOG_VIDEO,
  321. .portb = CX23885_MPEG_DVB,
  322. .input = {{
  323. .type = CX23885_VMUX_TELEVISION,
  324. .vmux = CX25840_VIN2_CH1 |
  325. CX25840_VIN5_CH2,
  326. .gpio0 = 0x02,
  327. }, {
  328. .type = CX23885_VMUX_COMPOSITE1,
  329. .vmux = CX23885_VMUX_COMPOSITE1,
  330. }, {
  331. .type = CX23885_VMUX_SVIDEO,
  332. .vmux = CX25840_SVIDEO_LUMA3 |
  333. CX25840_SVIDEO_CHROMA4,
  334. } },
  335. },
  336. [CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF] = {
  337. .ci_type = 2,
  338. .name = "NetUP Dual DVB-T/C-CI RF",
  339. .porta = CX23885_ANALOG_VIDEO,
  340. .portb = CX23885_MPEG_DVB,
  341. .portc = CX23885_MPEG_DVB,
  342. .tuner_type = TUNER_XC5000,
  343. .tuner_addr = 0x64,
  344. .input = { {
  345. .type = CX23885_VMUX_TELEVISION,
  346. .vmux = CX25840_COMPOSITE1,
  347. } },
  348. },
  349. };
  350. const unsigned int cx23885_bcount = ARRAY_SIZE(cx23885_boards);
  351. /* ------------------------------------------------------------------ */
  352. /* PCI subsystem IDs */
  353. struct cx23885_subid cx23885_subids[] = {
  354. {
  355. .subvendor = 0x0070,
  356. .subdevice = 0x3400,
  357. .card = CX23885_BOARD_UNKNOWN,
  358. }, {
  359. .subvendor = 0x0070,
  360. .subdevice = 0x7600,
  361. .card = CX23885_BOARD_HAUPPAUGE_HVR1800lp,
  362. }, {
  363. .subvendor = 0x0070,
  364. .subdevice = 0x7800,
  365. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  366. }, {
  367. .subvendor = 0x0070,
  368. .subdevice = 0x7801,
  369. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  370. }, {
  371. .subvendor = 0x0070,
  372. .subdevice = 0x7809,
  373. .card = CX23885_BOARD_HAUPPAUGE_HVR1800,
  374. }, {
  375. .subvendor = 0x0070,
  376. .subdevice = 0x7911,
  377. .card = CX23885_BOARD_HAUPPAUGE_HVR1250,
  378. }, {
  379. .subvendor = 0x18ac,
  380. .subdevice = 0xd500,
  381. .card = CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP,
  382. }, {
  383. .subvendor = 0x0070,
  384. .subdevice = 0x7790,
  385. .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q,
  386. }, {
  387. .subvendor = 0x0070,
  388. .subdevice = 0x7797,
  389. .card = CX23885_BOARD_HAUPPAUGE_HVR1500Q,
  390. }, {
  391. .subvendor = 0x0070,
  392. .subdevice = 0x7710,
  393. .card = CX23885_BOARD_HAUPPAUGE_HVR1500,
  394. }, {
  395. .subvendor = 0x0070,
  396. .subdevice = 0x7717,
  397. .card = CX23885_BOARD_HAUPPAUGE_HVR1500,
  398. }, {
  399. .subvendor = 0x0070,
  400. .subdevice = 0x71d1,
  401. .card = CX23885_BOARD_HAUPPAUGE_HVR1200,
  402. }, {
  403. .subvendor = 0x0070,
  404. .subdevice = 0x71d3,
  405. .card = CX23885_BOARD_HAUPPAUGE_HVR1200,
  406. }, {
  407. .subvendor = 0x0070,
  408. .subdevice = 0x8101,
  409. .card = CX23885_BOARD_HAUPPAUGE_HVR1700,
  410. }, {
  411. .subvendor = 0x0070,
  412. .subdevice = 0x8010,
  413. .card = CX23885_BOARD_HAUPPAUGE_HVR1400,
  414. }, {
  415. .subvendor = 0x18ac,
  416. .subdevice = 0xd618,
  417. .card = CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP,
  418. }, {
  419. .subvendor = 0x18ac,
  420. .subdevice = 0xdb78,
  421. .card = CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP,
  422. }, {
  423. .subvendor = 0x107d,
  424. .subdevice = 0x6681,
  425. .card = CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H,
  426. }, {
  427. .subvendor = 0x185b,
  428. .subdevice = 0xe800,
  429. .card = CX23885_BOARD_COMPRO_VIDEOMATE_E650F,
  430. }, {
  431. .subvendor = 0x6920,
  432. .subdevice = 0x8888,
  433. .card = CX23885_BOARD_TBS_6920,
  434. }, {
  435. .subvendor = 0xd470,
  436. .subdevice = 0x9022,
  437. .card = CX23885_BOARD_TEVII_S470,
  438. }, {
  439. .subvendor = 0x0001,
  440. .subdevice = 0x2005,
  441. .card = CX23885_BOARD_DVBWORLD_2005,
  442. }, {
  443. .subvendor = 0x1b55,
  444. .subdevice = 0x2a2c,
  445. .card = CX23885_BOARD_NETUP_DUAL_DVBS2_CI,
  446. }, {
  447. .subvendor = 0x0070,
  448. .subdevice = 0x2211,
  449. .card = CX23885_BOARD_HAUPPAUGE_HVR1270,
  450. }, {
  451. .subvendor = 0x0070,
  452. .subdevice = 0x2215,
  453. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  454. }, {
  455. .subvendor = 0x0070,
  456. .subdevice = 0x221d,
  457. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  458. }, {
  459. .subvendor = 0x0070,
  460. .subdevice = 0x2251,
  461. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  462. }, {
  463. .subvendor = 0x0070,
  464. .subdevice = 0x2259,
  465. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  466. }, {
  467. .subvendor = 0x0070,
  468. .subdevice = 0x2291,
  469. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  470. }, {
  471. .subvendor = 0x0070,
  472. .subdevice = 0x2295,
  473. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  474. }, {
  475. .subvendor = 0x0070,
  476. .subdevice = 0x2299,
  477. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  478. }, {
  479. .subvendor = 0x0070,
  480. .subdevice = 0x229d,
  481. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  482. }, {
  483. .subvendor = 0x0070,
  484. .subdevice = 0x22f0,
  485. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  486. }, {
  487. .subvendor = 0x0070,
  488. .subdevice = 0x22f1,
  489. .card = CX23885_BOARD_HAUPPAUGE_HVR1255,
  490. }, {
  491. .subvendor = 0x0070,
  492. .subdevice = 0x22f2,
  493. .card = CX23885_BOARD_HAUPPAUGE_HVR1275,
  494. }, {
  495. .subvendor = 0x0070,
  496. .subdevice = 0x22f3,
  497. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  498. }, {
  499. .subvendor = 0x0070,
  500. .subdevice = 0x22f4,
  501. .card = CX23885_BOARD_HAUPPAUGE_HVR1210,
  502. }, {
  503. .subvendor = 0x0070,
  504. .subdevice = 0x22f5,
  505. .card = CX23885_BOARD_HAUPPAUGE_HVR1210, /* HVR1215 */
  506. }, {
  507. .subvendor = 0x14f1,
  508. .subdevice = 0x8651,
  509. .card = CX23885_BOARD_MYGICA_X8506,
  510. }, {
  511. .subvendor = 0x14f1,
  512. .subdevice = 0x8657,
  513. .card = CX23885_BOARD_MAGICPRO_PROHDTVE2,
  514. }, {
  515. .subvendor = 0x0070,
  516. .subdevice = 0x8541,
  517. .card = CX23885_BOARD_HAUPPAUGE_HVR1850,
  518. }, {
  519. .subvendor = 0x1858,
  520. .subdevice = 0xe800,
  521. .card = CX23885_BOARD_COMPRO_VIDEOMATE_E800,
  522. }, {
  523. .subvendor = 0x0070,
  524. .subdevice = 0x8551,
  525. .card = CX23885_BOARD_HAUPPAUGE_HVR1290,
  526. }, {
  527. .subvendor = 0x14f1,
  528. .subdevice = 0x8578,
  529. .card = CX23885_BOARD_MYGICA_X8558PRO,
  530. }, {
  531. .subvendor = 0x107d,
  532. .subdevice = 0x6f22,
  533. .card = CX23885_BOARD_LEADTEK_WINFAST_PXTV1200,
  534. }, {
  535. .subvendor = 0x5654,
  536. .subdevice = 0x2390,
  537. .card = CX23885_BOARD_GOTVIEW_X5_3D_HYBRID,
  538. }, {
  539. .subvendor = 0x1b55,
  540. .subdevice = 0xe2e4,
  541. .card = CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF,
  542. },
  543. };
  544. const unsigned int cx23885_idcount = ARRAY_SIZE(cx23885_subids);
  545. void cx23885_card_list(struct cx23885_dev *dev)
  546. {
  547. int i;
  548. if (0 == dev->pci->subsystem_vendor &&
  549. 0 == dev->pci->subsystem_device) {
  550. printk(KERN_INFO
  551. "%s: Board has no valid PCIe Subsystem ID and can't\n"
  552. "%s: be autodetected. Pass card=<n> insmod option\n"
  553. "%s: to workaround that. Redirect complaints to the\n"
  554. "%s: vendor of the TV card. Best regards,\n"
  555. "%s: -- tux\n",
  556. dev->name, dev->name, dev->name, dev->name, dev->name);
  557. } else {
  558. printk(KERN_INFO
  559. "%s: Your board isn't known (yet) to the driver.\n"
  560. "%s: Try to pick one of the existing card configs via\n"
  561. "%s: card=<n> insmod option. Updating to the latest\n"
  562. "%s: version might help as well.\n",
  563. dev->name, dev->name, dev->name, dev->name);
  564. }
  565. printk(KERN_INFO "%s: Here is a list of valid choices for the card=<n> insmod option:\n",
  566. dev->name);
  567. for (i = 0; i < cx23885_bcount; i++)
  568. printk(KERN_INFO "%s: card=%d -> %s\n",
  569. dev->name, i, cx23885_boards[i].name);
  570. }
  571. static void hauppauge_eeprom(struct cx23885_dev *dev, u8 *eeprom_data)
  572. {
  573. struct tveeprom tv;
  574. tveeprom_hauppauge_analog(&dev->i2c_bus[0].i2c_client, &tv,
  575. eeprom_data);
  576. /* Make sure we support the board model */
  577. switch (tv.model) {
  578. case 22001:
  579. /* WinTV-HVR1270 (PCIe, Retail, half height)
  580. * ATSC/QAM and basic analog, IR Blast */
  581. case 22009:
  582. /* WinTV-HVR1210 (PCIe, Retail, half height)
  583. * DVB-T and basic analog, IR Blast */
  584. case 22011:
  585. /* WinTV-HVR1270 (PCIe, Retail, half height)
  586. * ATSC/QAM and basic analog, IR Recv */
  587. case 22019:
  588. /* WinTV-HVR1210 (PCIe, Retail, half height)
  589. * DVB-T and basic analog, IR Recv */
  590. case 22021:
  591. /* WinTV-HVR1275 (PCIe, Retail, half height)
  592. * ATSC/QAM and basic analog, IR Recv */
  593. case 22029:
  594. /* WinTV-HVR1210 (PCIe, Retail, half height)
  595. * DVB-T and basic analog, IR Recv */
  596. case 22101:
  597. /* WinTV-HVR1270 (PCIe, Retail, full height)
  598. * ATSC/QAM and basic analog, IR Blast */
  599. case 22109:
  600. /* WinTV-HVR1210 (PCIe, Retail, full height)
  601. * DVB-T and basic analog, IR Blast */
  602. case 22111:
  603. /* WinTV-HVR1270 (PCIe, Retail, full height)
  604. * ATSC/QAM and basic analog, IR Recv */
  605. case 22119:
  606. /* WinTV-HVR1210 (PCIe, Retail, full height)
  607. * DVB-T and basic analog, IR Recv */
  608. case 22121:
  609. /* WinTV-HVR1275 (PCIe, Retail, full height)
  610. * ATSC/QAM and basic analog, IR Recv */
  611. case 22129:
  612. /* WinTV-HVR1210 (PCIe, Retail, full height)
  613. * DVB-T and basic analog, IR Recv */
  614. case 71009:
  615. /* WinTV-HVR1200 (PCIe, Retail, full height)
  616. * DVB-T and basic analog */
  617. case 71359:
  618. /* WinTV-HVR1200 (PCIe, OEM, half height)
  619. * DVB-T and basic analog */
  620. case 71439:
  621. /* WinTV-HVR1200 (PCIe, OEM, half height)
  622. * DVB-T and basic analog */
  623. case 71449:
  624. /* WinTV-HVR1200 (PCIe, OEM, full height)
  625. * DVB-T and basic analog */
  626. case 71939:
  627. /* WinTV-HVR1200 (PCIe, OEM, half height)
  628. * DVB-T and basic analog */
  629. case 71949:
  630. /* WinTV-HVR1200 (PCIe, OEM, full height)
  631. * DVB-T and basic analog */
  632. case 71959:
  633. /* WinTV-HVR1200 (PCIe, OEM, full height)
  634. * DVB-T and basic analog */
  635. case 71979:
  636. /* WinTV-HVR1200 (PCIe, OEM, half height)
  637. * DVB-T and basic analog */
  638. case 71999:
  639. /* WinTV-HVR1200 (PCIe, OEM, full height)
  640. * DVB-T and basic analog */
  641. case 76601:
  642. /* WinTV-HVR1800lp (PCIe, Retail, No IR, Dual
  643. channel ATSC and MPEG2 HW Encoder */
  644. case 77001:
  645. /* WinTV-HVR1500 (Express Card, OEM, No IR, ATSC
  646. and Basic analog */
  647. case 77011:
  648. /* WinTV-HVR1500 (Express Card, Retail, No IR, ATSC
  649. and Basic analog */
  650. case 77041:
  651. /* WinTV-HVR1500Q (Express Card, OEM, No IR, ATSC/QAM
  652. and Basic analog */
  653. case 77051:
  654. /* WinTV-HVR1500Q (Express Card, Retail, No IR, ATSC/QAM
  655. and Basic analog */
  656. case 78011:
  657. /* WinTV-HVR1800 (PCIe, Retail, 3.5mm in, IR, No FM,
  658. Dual channel ATSC and MPEG2 HW Encoder */
  659. case 78501:
  660. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM,
  661. Dual channel ATSC and MPEG2 HW Encoder */
  662. case 78521:
  663. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, FM,
  664. Dual channel ATSC and MPEG2 HW Encoder */
  665. case 78531:
  666. /* WinTV-HVR1800 (PCIe, OEM, RCA in, No IR, No FM,
  667. Dual channel ATSC and MPEG2 HW Encoder */
  668. case 78631:
  669. /* WinTV-HVR1800 (PCIe, OEM, No IR, No FM,
  670. Dual channel ATSC and MPEG2 HW Encoder */
  671. case 79001:
  672. /* WinTV-HVR1250 (PCIe, Retail, IR, full height,
  673. ATSC and Basic analog */
  674. case 79101:
  675. /* WinTV-HVR1250 (PCIe, Retail, IR, half height,
  676. ATSC and Basic analog */
  677. case 79501:
  678. /* WinTV-HVR1250 (PCIe, No IR, half height,
  679. ATSC [at least] and Basic analog) */
  680. case 79561:
  681. /* WinTV-HVR1250 (PCIe, OEM, No IR, half height,
  682. ATSC and Basic analog */
  683. case 79571:
  684. /* WinTV-HVR1250 (PCIe, OEM, No IR, full height,
  685. ATSC and Basic analog */
  686. case 79671:
  687. /* WinTV-HVR1250 (PCIe, OEM, No IR, half height,
  688. ATSC and Basic analog */
  689. case 80019:
  690. /* WinTV-HVR1400 (Express Card, Retail, IR,
  691. * DVB-T and Basic analog */
  692. case 81509:
  693. /* WinTV-HVR1700 (PCIe, OEM, No IR, half height)
  694. * DVB-T and MPEG2 HW Encoder */
  695. case 81519:
  696. /* WinTV-HVR1700 (PCIe, OEM, No IR, full height)
  697. * DVB-T and MPEG2 HW Encoder */
  698. break;
  699. case 85021:
  700. /* WinTV-HVR1850 (PCIe, Retail, 3.5mm in, IR, FM,
  701. Dual channel ATSC and MPEG2 HW Encoder */
  702. break;
  703. case 85721:
  704. /* WinTV-HVR1290 (PCIe, OEM, RCA in, IR,
  705. Dual channel ATSC and Basic analog */
  706. break;
  707. default:
  708. printk(KERN_WARNING "%s: warning: "
  709. "unknown hauppauge model #%d\n",
  710. dev->name, tv.model);
  711. break;
  712. }
  713. printk(KERN_INFO "%s: hauppauge eeprom: model=%d\n",
  714. dev->name, tv.model);
  715. }
  716. int cx23885_tuner_callback(void *priv, int component, int command, int arg)
  717. {
  718. struct cx23885_tsport *port = priv;
  719. struct cx23885_dev *dev = port->dev;
  720. u32 bitmask = 0;
  721. if (command == XC2028_RESET_CLK)
  722. return 0;
  723. if (command != 0) {
  724. printk(KERN_ERR "%s(): Unknown command 0x%x.\n",
  725. __func__, command);
  726. return -EINVAL;
  727. }
  728. switch (dev->board) {
  729. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  730. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  731. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  732. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  733. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  734. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  735. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  736. /* Tuner Reset Command */
  737. bitmask = 0x04;
  738. break;
  739. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  740. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  741. /* Two identical tuners on two different i2c buses,
  742. * we need to reset the correct gpio. */
  743. if (port->nr == 1)
  744. bitmask = 0x01;
  745. else if (port->nr == 2)
  746. bitmask = 0x04;
  747. break;
  748. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  749. /* Tuner Reset Command */
  750. bitmask = 0x02;
  751. break;
  752. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  753. altera_ci_tuner_reset(dev, port->nr);
  754. break;
  755. }
  756. if (bitmask) {
  757. /* Drive the tuner into reset and back out */
  758. cx_clear(GP0_IO, bitmask);
  759. mdelay(200);
  760. cx_set(GP0_IO, bitmask);
  761. }
  762. return 0;
  763. }
  764. void cx23885_gpio_setup(struct cx23885_dev *dev)
  765. {
  766. switch (dev->board) {
  767. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  768. /* GPIO-0 cx24227 demodulator reset */
  769. cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */
  770. break;
  771. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  772. /* GPIO-0 cx24227 demodulator */
  773. /* GPIO-2 xc3028 tuner */
  774. /* Put the parts into reset */
  775. cx_set(GP0_IO, 0x00050000);
  776. cx_clear(GP0_IO, 0x00000005);
  777. msleep(5);
  778. /* Bring the parts out of reset */
  779. cx_set(GP0_IO, 0x00050005);
  780. break;
  781. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  782. /* GPIO-0 cx24227 demodulator reset */
  783. /* GPIO-2 xc5000 tuner reset */
  784. cx_set(GP0_IO, 0x00050005); /* Bring the part out of reset */
  785. break;
  786. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  787. /* GPIO-0 656_CLK */
  788. /* GPIO-1 656_D0 */
  789. /* GPIO-2 8295A Reset */
  790. /* GPIO-3-10 cx23417 data0-7 */
  791. /* GPIO-11-14 cx23417 addr0-3 */
  792. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  793. /* GPIO-19 IR_RX */
  794. /* CX23417 GPIO's */
  795. /* EIO15 Zilog Reset */
  796. /* EIO14 S5H1409/CX24227 Reset */
  797. mc417_gpio_enable(dev, GPIO_15 | GPIO_14, 1);
  798. /* Put the demod into reset and protect the eeprom */
  799. mc417_gpio_clear(dev, GPIO_15 | GPIO_14);
  800. mdelay(100);
  801. /* Bring the demod and blaster out of reset */
  802. mc417_gpio_set(dev, GPIO_15 | GPIO_14);
  803. mdelay(100);
  804. /* Force the TDA8295A into reset and back */
  805. cx23885_gpio_enable(dev, GPIO_2, 1);
  806. cx23885_gpio_set(dev, GPIO_2);
  807. mdelay(20);
  808. cx23885_gpio_clear(dev, GPIO_2);
  809. mdelay(20);
  810. cx23885_gpio_set(dev, GPIO_2);
  811. mdelay(20);
  812. break;
  813. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  814. /* GPIO-0 tda10048 demodulator reset */
  815. /* GPIO-2 tda18271 tuner reset */
  816. /* Put the parts into reset and back */
  817. cx_set(GP0_IO, 0x00050000);
  818. mdelay(20);
  819. cx_clear(GP0_IO, 0x00000005);
  820. mdelay(20);
  821. cx_set(GP0_IO, 0x00050005);
  822. break;
  823. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  824. /* GPIO-0 TDA10048 demodulator reset */
  825. /* GPIO-2 TDA8295A Reset */
  826. /* GPIO-3-10 cx23417 data0-7 */
  827. /* GPIO-11-14 cx23417 addr0-3 */
  828. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  829. /* The following GPIO's are on the interna AVCore (cx25840) */
  830. /* GPIO-19 IR_RX */
  831. /* GPIO-20 IR_TX 416/DVBT Select */
  832. /* GPIO-21 IIS DAT */
  833. /* GPIO-22 IIS WCLK */
  834. /* GPIO-23 IIS BCLK */
  835. /* Put the parts into reset and back */
  836. cx_set(GP0_IO, 0x00050000);
  837. mdelay(20);
  838. cx_clear(GP0_IO, 0x00000005);
  839. mdelay(20);
  840. cx_set(GP0_IO, 0x00050005);
  841. break;
  842. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  843. /* GPIO-0 Dibcom7000p demodulator reset */
  844. /* GPIO-2 xc3028L tuner reset */
  845. /* GPIO-13 LED */
  846. /* Put the parts into reset and back */
  847. cx_set(GP0_IO, 0x00050000);
  848. mdelay(20);
  849. cx_clear(GP0_IO, 0x00000005);
  850. mdelay(20);
  851. cx_set(GP0_IO, 0x00050005);
  852. break;
  853. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  854. /* GPIO-0 xc5000 tuner reset i2c bus 0 */
  855. /* GPIO-1 s5h1409 demod reset i2c bus 0 */
  856. /* GPIO-2 xc5000 tuner reset i2c bus 1 */
  857. /* GPIO-3 s5h1409 demod reset i2c bus 0 */
  858. /* Put the parts into reset and back */
  859. cx_set(GP0_IO, 0x000f0000);
  860. mdelay(20);
  861. cx_clear(GP0_IO, 0x0000000f);
  862. mdelay(20);
  863. cx_set(GP0_IO, 0x000f000f);
  864. break;
  865. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  866. /* GPIO-0 portb xc3028 reset */
  867. /* GPIO-1 portb zl10353 reset */
  868. /* GPIO-2 portc xc3028 reset */
  869. /* GPIO-3 portc zl10353 reset */
  870. /* Put the parts into reset and back */
  871. cx_set(GP0_IO, 0x000f0000);
  872. mdelay(20);
  873. cx_clear(GP0_IO, 0x0000000f);
  874. mdelay(20);
  875. cx_set(GP0_IO, 0x000f000f);
  876. break;
  877. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  878. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  879. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  880. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  881. /* GPIO-2 xc3028 tuner reset */
  882. /* The following GPIO's are on the internal AVCore (cx25840) */
  883. /* GPIO-? zl10353 demod reset */
  884. /* Put the parts into reset and back */
  885. cx_set(GP0_IO, 0x00040000);
  886. mdelay(20);
  887. cx_clear(GP0_IO, 0x00000004);
  888. mdelay(20);
  889. cx_set(GP0_IO, 0x00040004);
  890. break;
  891. case CX23885_BOARD_TBS_6920:
  892. cx_write(MC417_CTL, 0x00000036);
  893. cx_write(MC417_OEN, 0x00001000);
  894. cx_set(MC417_RWD, 0x00000002);
  895. mdelay(200);
  896. cx_clear(MC417_RWD, 0x00000800);
  897. mdelay(200);
  898. cx_set(MC417_RWD, 0x00000800);
  899. mdelay(200);
  900. break;
  901. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  902. /* GPIO-0 INTA from CiMax1
  903. GPIO-1 INTB from CiMax2
  904. GPIO-2 reset chips
  905. GPIO-3 to GPIO-10 data/addr for CA
  906. GPIO-11 ~CS0 to CiMax1
  907. GPIO-12 ~CS1 to CiMax2
  908. GPIO-13 ADL0 load LSB addr
  909. GPIO-14 ADL1 load MSB addr
  910. GPIO-15 ~RDY from CiMax
  911. GPIO-17 ~RD to CiMax
  912. GPIO-18 ~WR to CiMax
  913. */
  914. cx_set(GP0_IO, 0x00040000); /* GPIO as out */
  915. /* GPIO1 and GPIO2 as INTA and INTB from CiMaxes, reset low */
  916. cx_clear(GP0_IO, 0x00030004);
  917. mdelay(100);/* reset delay */
  918. cx_set(GP0_IO, 0x00040004); /* GPIO as out, reset high */
  919. cx_write(MC417_CTL, 0x00000037);/* enable GPIO3-18 pins */
  920. /* GPIO-15 IN as ~ACK, rest as OUT */
  921. cx_write(MC417_OEN, 0x00001000);
  922. /* ~RD, ~WR high; ADL0, ADL1 low; ~CS0, ~CS1 high */
  923. cx_write(MC417_RWD, 0x0000c300);
  924. /* enable irq */
  925. cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/
  926. break;
  927. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  928. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  929. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  930. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  931. /* GPIO-5 RF Control: 0 = RF1 Terrestrial, 1 = RF2 Cable */
  932. /* GPIO-6 I2C Gate which can isolate the demod from the bus */
  933. /* GPIO-9 Demod reset */
  934. /* Put the parts into reset and back */
  935. cx23885_gpio_enable(dev, GPIO_9 | GPIO_6 | GPIO_5, 1);
  936. cx23885_gpio_set(dev, GPIO_9 | GPIO_6 | GPIO_5);
  937. cx23885_gpio_clear(dev, GPIO_9);
  938. mdelay(20);
  939. cx23885_gpio_set(dev, GPIO_9);
  940. break;
  941. case CX23885_BOARD_MYGICA_X8506:
  942. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  943. /* GPIO-0 (0)Analog / (1)Digital TV */
  944. /* GPIO-1 reset XC5000 */
  945. /* GPIO-2 reset LGS8GL5 / LGS8G75 */
  946. cx23885_gpio_enable(dev, GPIO_0 | GPIO_1 | GPIO_2, 1);
  947. cx23885_gpio_clear(dev, GPIO_1 | GPIO_2);
  948. mdelay(100);
  949. cx23885_gpio_set(dev, GPIO_0 | GPIO_1 | GPIO_2);
  950. mdelay(100);
  951. break;
  952. case CX23885_BOARD_MYGICA_X8558PRO:
  953. /* GPIO-0 reset first ATBM8830 */
  954. /* GPIO-1 reset second ATBM8830 */
  955. cx23885_gpio_enable(dev, GPIO_0 | GPIO_1, 1);
  956. cx23885_gpio_clear(dev, GPIO_0 | GPIO_1);
  957. mdelay(100);
  958. cx23885_gpio_set(dev, GPIO_0 | GPIO_1);
  959. mdelay(100);
  960. break;
  961. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  962. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  963. /* GPIO-0 656_CLK */
  964. /* GPIO-1 656_D0 */
  965. /* GPIO-2 Wake# */
  966. /* GPIO-3-10 cx23417 data0-7 */
  967. /* GPIO-11-14 cx23417 addr0-3 */
  968. /* GPIO-15-18 cx23417 READY, CS, RD, WR */
  969. /* GPIO-19 IR_RX */
  970. /* GPIO-20 C_IR_TX */
  971. /* GPIO-21 I2S DAT */
  972. /* GPIO-22 I2S WCLK */
  973. /* GPIO-23 I2S BCLK */
  974. /* ALT GPIO: EXP GPIO LATCH */
  975. /* CX23417 GPIO's */
  976. /* GPIO-14 S5H1411/CX24228 Reset */
  977. /* GPIO-13 EEPROM write protect */
  978. mc417_gpio_enable(dev, GPIO_14 | GPIO_13, 1);
  979. /* Put the demod into reset and protect the eeprom */
  980. mc417_gpio_clear(dev, GPIO_14 | GPIO_13);
  981. mdelay(100);
  982. /* Bring the demod out of reset */
  983. mc417_gpio_set(dev, GPIO_14);
  984. mdelay(100);
  985. /* CX24228 GPIO */
  986. /* Connected to IF / Mux */
  987. break;
  988. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  989. cx_set(GP0_IO, 0x00010001); /* Bring the part out of reset */
  990. break;
  991. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  992. /* GPIO-0 ~INT in
  993. GPIO-1 TMS out
  994. GPIO-2 ~reset chips out
  995. GPIO-3 to GPIO-10 data/addr for CA in/out
  996. GPIO-11 ~CS out
  997. GPIO-12 ADDR out
  998. GPIO-13 ~WR out
  999. GPIO-14 ~RD out
  1000. GPIO-15 ~RDY in
  1001. GPIO-16 TCK out
  1002. GPIO-17 TDO in
  1003. GPIO-18 TDI out
  1004. */
  1005. cx_set(GP0_IO, 0x00060000); /* GPIO-1,2 as out */
  1006. /* GPIO-0 as INT, reset & TMS low */
  1007. cx_clear(GP0_IO, 0x00010006);
  1008. mdelay(100);/* reset delay */
  1009. cx_set(GP0_IO, 0x00000004); /* reset high */
  1010. cx_write(MC417_CTL, 0x00000037);/* enable GPIO-3..18 pins */
  1011. /* GPIO-17 is TDO in, GPIO-15 is ~RDY in, rest is out */
  1012. cx_write(MC417_OEN, 0x00005000);
  1013. /* ~RD, ~WR high; ADDR low; ~CS high */
  1014. cx_write(MC417_RWD, 0x00000d00);
  1015. /* enable irq */
  1016. cx_write(GPIO_ISM, 0x00000000);/* INTERRUPTS active low*/
  1017. break;
  1018. }
  1019. }
  1020. int cx23885_ir_init(struct cx23885_dev *dev)
  1021. {
  1022. static struct v4l2_subdev_io_pin_config ir_rxtx_pin_cfg[] = {
  1023. {
  1024. .flags = V4L2_SUBDEV_IO_PIN_INPUT,
  1025. .pin = CX23885_PIN_IR_RX_GPIO19,
  1026. .function = CX23885_PAD_IR_RX,
  1027. .value = 0,
  1028. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1029. }, {
  1030. .flags = V4L2_SUBDEV_IO_PIN_OUTPUT,
  1031. .pin = CX23885_PIN_IR_TX_GPIO20,
  1032. .function = CX23885_PAD_IR_TX,
  1033. .value = 0,
  1034. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1035. }
  1036. };
  1037. const size_t ir_rxtx_pin_cfg_count = ARRAY_SIZE(ir_rxtx_pin_cfg);
  1038. static struct v4l2_subdev_io_pin_config ir_rx_pin_cfg[] = {
  1039. {
  1040. .flags = V4L2_SUBDEV_IO_PIN_INPUT,
  1041. .pin = CX23885_PIN_IR_RX_GPIO19,
  1042. .function = CX23885_PAD_IR_RX,
  1043. .value = 0,
  1044. .strength = CX25840_PIN_DRIVE_MEDIUM,
  1045. }
  1046. };
  1047. const size_t ir_rx_pin_cfg_count = ARRAY_SIZE(ir_rx_pin_cfg);
  1048. struct v4l2_subdev_ir_parameters params;
  1049. int ret = 0;
  1050. switch (dev->board) {
  1051. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1052. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1053. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1054. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1055. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1056. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1057. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1058. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1059. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1060. /* FIXME: Implement me */
  1061. break;
  1062. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1063. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1064. ret = cx23888_ir_probe(dev);
  1065. if (ret)
  1066. break;
  1067. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_888_IR);
  1068. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1069. ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg);
  1070. /*
  1071. * For these boards we need to invert the Tx output via the
  1072. * IR controller to have the LED off while idle
  1073. */
  1074. v4l2_subdev_call(dev->sd_ir, ir, tx_g_parameters, &params);
  1075. params.enable = false;
  1076. params.shutdown = false;
  1077. params.invert_level = true;
  1078. v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, &params);
  1079. params.shutdown = true;
  1080. v4l2_subdev_call(dev->sd_ir, ir, tx_s_parameters, &params);
  1081. break;
  1082. case CX23885_BOARD_TEVII_S470:
  1083. if (!enable_885_ir)
  1084. break;
  1085. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE);
  1086. if (dev->sd_ir == NULL) {
  1087. ret = -ENODEV;
  1088. break;
  1089. }
  1090. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1091. ir_rx_pin_cfg_count, ir_rx_pin_cfg);
  1092. break;
  1093. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1094. if (!enable_885_ir)
  1095. break;
  1096. dev->sd_ir = cx23885_find_hw(dev, CX23885_HW_AV_CORE);
  1097. if (dev->sd_ir == NULL) {
  1098. ret = -ENODEV;
  1099. break;
  1100. }
  1101. v4l2_subdev_call(dev->sd_cx25840, core, s_io_pin_config,
  1102. ir_rxtx_pin_cfg_count, ir_rxtx_pin_cfg);
  1103. break;
  1104. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  1105. request_module("ir-kbd-i2c");
  1106. break;
  1107. }
  1108. return ret;
  1109. }
  1110. void cx23885_ir_fini(struct cx23885_dev *dev)
  1111. {
  1112. switch (dev->board) {
  1113. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1114. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1115. cx23885_irq_remove(dev, PCI_MSK_IR);
  1116. cx23888_ir_remove(dev);
  1117. dev->sd_ir = NULL;
  1118. break;
  1119. case CX23885_BOARD_TEVII_S470:
  1120. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1121. cx23885_irq_remove(dev, PCI_MSK_AV_CORE);
  1122. /* sd_ir is a duplicate pointer to the AV Core, just clear it */
  1123. dev->sd_ir = NULL;
  1124. break;
  1125. }
  1126. }
  1127. int netup_jtag_io(void *device, int tms, int tdi, int read_tdo)
  1128. {
  1129. int data;
  1130. int tdo = 0;
  1131. struct cx23885_dev *dev = (struct cx23885_dev *)device;
  1132. /*TMS*/
  1133. data = ((cx_read(GP0_IO)) & (~0x00000002));
  1134. data |= (tms ? 0x00020002 : 0x00020000);
  1135. cx_write(GP0_IO, data);
  1136. /*TDI*/
  1137. data = ((cx_read(MC417_RWD)) & (~0x0000a000));
  1138. data |= (tdi ? 0x00008000 : 0);
  1139. cx_write(MC417_RWD, data);
  1140. if (read_tdo)
  1141. tdo = (data & 0x00004000) ? 1 : 0; /*TDO*/
  1142. cx_write(MC417_RWD, data | 0x00002000);
  1143. udelay(1);
  1144. /*TCK*/
  1145. cx_write(MC417_RWD, data);
  1146. return tdo;
  1147. }
  1148. void cx23885_ir_pci_int_enable(struct cx23885_dev *dev)
  1149. {
  1150. switch (dev->board) {
  1151. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1152. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1153. if (dev->sd_ir)
  1154. cx23885_irq_add_enable(dev, PCI_MSK_IR);
  1155. break;
  1156. case CX23885_BOARD_TEVII_S470:
  1157. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1158. if (dev->sd_ir)
  1159. cx23885_irq_add_enable(dev, PCI_MSK_AV_CORE);
  1160. break;
  1161. }
  1162. }
  1163. void cx23885_card_setup(struct cx23885_dev *dev)
  1164. {
  1165. struct cx23885_tsport *ts1 = &dev->ts1;
  1166. struct cx23885_tsport *ts2 = &dev->ts2;
  1167. static u8 eeprom[256];
  1168. if (dev->i2c_bus[0].i2c_rc == 0) {
  1169. dev->i2c_bus[0].i2c_client.addr = 0xa0 >> 1;
  1170. tveeprom_read(&dev->i2c_bus[0].i2c_client,
  1171. eeprom, sizeof(eeprom));
  1172. }
  1173. switch (dev->board) {
  1174. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1175. if (dev->i2c_bus[0].i2c_rc == 0) {
  1176. if (eeprom[0x80] != 0x84)
  1177. hauppauge_eeprom(dev, eeprom+0xc0);
  1178. else
  1179. hauppauge_eeprom(dev, eeprom+0x80);
  1180. }
  1181. break;
  1182. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1183. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1184. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1185. if (dev->i2c_bus[0].i2c_rc == 0)
  1186. hauppauge_eeprom(dev, eeprom+0x80);
  1187. break;
  1188. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1189. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1190. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1191. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1192. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1193. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1194. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1195. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1196. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1197. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1198. if (dev->i2c_bus[0].i2c_rc == 0)
  1199. hauppauge_eeprom(dev, eeprom+0xc0);
  1200. break;
  1201. }
  1202. switch (dev->board) {
  1203. case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
  1204. case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP:
  1205. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1206. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1207. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1208. /* break omitted intentionally */
  1209. case CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP:
  1210. ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1211. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1212. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1213. break;
  1214. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1215. /* Defaults for VID B - Analog encoder */
  1216. /* DREQ_POL, SMODE, PUNC_CLK, MCLK_POL Serial bus + punc clk */
  1217. ts1->gen_ctrl_val = 0x10e;
  1218. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1219. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1220. /* APB_TSVALERR_POL (active low)*/
  1221. ts1->vld_misc_val = 0x2000;
  1222. ts1->hw_sop_ctrl_val = (0x47 << 16 | 188 << 4 | 0xc);
  1223. /* Defaults for VID C */
  1224. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1225. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1226. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1227. break;
  1228. case CX23885_BOARD_TBS_6920:
  1229. ts1->gen_ctrl_val = 0x4; /* Parallel */
  1230. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1231. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1232. break;
  1233. case CX23885_BOARD_TEVII_S470:
  1234. case CX23885_BOARD_DVBWORLD_2005:
  1235. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1236. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1237. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1238. break;
  1239. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1240. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  1241. ts1->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1242. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1243. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1244. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1245. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1246. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1247. break;
  1248. case CX23885_BOARD_MYGICA_X8506:
  1249. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  1250. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1251. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1252. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1253. break;
  1254. case CX23885_BOARD_MYGICA_X8558PRO:
  1255. ts1->gen_ctrl_val = 0x5; /* Parallel */
  1256. ts1->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1257. ts1->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1258. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1259. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1260. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1261. break;
  1262. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1263. case CX23885_BOARD_HAUPPAUGE_HVR1500:
  1264. case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
  1265. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1266. case CX23885_BOARD_HAUPPAUGE_HVR1200:
  1267. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1268. case CX23885_BOARD_HAUPPAUGE_HVR1400:
  1269. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  1270. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  1271. case CX23885_BOARD_HAUPPAUGE_HVR1270:
  1272. case CX23885_BOARD_HAUPPAUGE_HVR1275:
  1273. case CX23885_BOARD_HAUPPAUGE_HVR1255:
  1274. case CX23885_BOARD_HAUPPAUGE_HVR1210:
  1275. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1276. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  1277. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1278. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  1279. default:
  1280. ts2->gen_ctrl_val = 0xc; /* Serial bus + punctured clock */
  1281. ts2->ts_clk_en_val = 0x1; /* Enable TS_CLK */
  1282. ts2->src_sel_val = CX23885_SRC_SEL_PARALLEL_MPEG_VIDEO;
  1283. }
  1284. /* Certain boards support analog, or require the avcore to be
  1285. * loaded, ensure this happens.
  1286. */
  1287. switch (dev->board) {
  1288. case CX23885_BOARD_TEVII_S470:
  1289. case CX23885_BOARD_HAUPPAUGE_HVR1250:
  1290. /* Currently only enabled for the integrated IR controller */
  1291. if (!enable_885_ir)
  1292. break;
  1293. case CX23885_BOARD_HAUPPAUGE_HVR1800:
  1294. case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
  1295. case CX23885_BOARD_HAUPPAUGE_HVR1700:
  1296. case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
  1297. case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
  1298. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1299. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
  1300. case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
  1301. case CX23885_BOARD_HAUPPAUGE_HVR1850:
  1302. case CX23885_BOARD_MYGICA_X8506:
  1303. case CX23885_BOARD_MAGICPRO_PROHDTVE2:
  1304. case CX23885_BOARD_HAUPPAUGE_HVR1290:
  1305. case CX23885_BOARD_LEADTEK_WINFAST_PXTV1200:
  1306. case CX23885_BOARD_GOTVIEW_X5_3D_HYBRID:
  1307. dev->sd_cx25840 = v4l2_i2c_new_subdev(&dev->v4l2_dev,
  1308. &dev->i2c_bus[2].i2c_adap,
  1309. "cx25840", 0x88 >> 1, NULL);
  1310. if (dev->sd_cx25840) {
  1311. dev->sd_cx25840->grp_id = CX23885_HW_AV_CORE;
  1312. v4l2_subdev_call(dev->sd_cx25840, core, load_fw);
  1313. }
  1314. break;
  1315. }
  1316. /* AUX-PLL 27MHz CLK */
  1317. switch (dev->board) {
  1318. case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
  1319. netup_initialize(dev);
  1320. break;
  1321. case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: {
  1322. int ret;
  1323. const struct firmware *fw;
  1324. const char *filename = "dvb-netup-altera-01.fw";
  1325. char *action = "configure";
  1326. struct altera_config netup_config = {
  1327. .dev = dev,
  1328. .action = action,
  1329. .jtag_io = netup_jtag_io,
  1330. };
  1331. netup_initialize(dev);
  1332. ret = request_firmware(&fw, filename, &dev->pci->dev);
  1333. if (ret != 0)
  1334. printk(KERN_ERR "did not find the firmware file. (%s) "
  1335. "Please see linux/Documentation/dvb/ for more details "
  1336. "on firmware-problems.", filename);
  1337. else
  1338. altera_init(&netup_config, fw);
  1339. break;
  1340. }
  1341. }
  1342. }
  1343. /* ------------------------------------------------------------------ */