qla_dbg.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2011 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. /*
  8. * Table for showing the current message id in use for particular level
  9. * Change this table for addition of log/debug messages.
  10. * ----------------------------------------------------------------------
  11. * | Level | Last Value Used | Holes |
  12. * ----------------------------------------------------------------------
  13. * | Module Init and Probe | 0x0120 | 0x4b,0xba,0xfa |
  14. * | Mailbox commands | 0x113e | 0x112c-0x112e |
  15. * | | | 0x113a |
  16. * | Device Discovery | 0x2086 | 0x2020-0x2022 |
  17. * | Queue Command and IO tracing | 0x302f | 0x3006,0x3008 |
  18. * | | | 0x302d-0x302e |
  19. * | DPC Thread | 0x401c | |
  20. * | Async Events | 0x505d | 0x502b-0x502f |
  21. * | | | 0x5047,0x5052 |
  22. * | Timer Routines | 0x6011 | 0x600e-0x600f |
  23. * | User Space Interactions | 0x709e | 0x7018,0x702e |
  24. * | | | 0x7039,0x7045 |
  25. * | Task Management | 0x803c | 0x8025-0x8026 |
  26. * | | | 0x800b,0x8039 |
  27. * | AER/EEH | 0x900f | |
  28. * | Virtual Port | 0xa007 | |
  29. * | ISP82XX Specific | 0xb054 | 0xb053 |
  30. * | MultiQ | 0xc00c | |
  31. * | Misc | 0xd010 | |
  32. * ----------------------------------------------------------------------
  33. */
  34. #include "qla_def.h"
  35. #include <linux/delay.h>
  36. static uint32_t ql_dbg_offset = 0x800;
  37. static inline void
  38. qla2xxx_prep_dump(struct qla_hw_data *ha, struct qla2xxx_fw_dump *fw_dump)
  39. {
  40. fw_dump->fw_major_version = htonl(ha->fw_major_version);
  41. fw_dump->fw_minor_version = htonl(ha->fw_minor_version);
  42. fw_dump->fw_subminor_version = htonl(ha->fw_subminor_version);
  43. fw_dump->fw_attributes = htonl(ha->fw_attributes);
  44. fw_dump->vendor = htonl(ha->pdev->vendor);
  45. fw_dump->device = htonl(ha->pdev->device);
  46. fw_dump->subsystem_vendor = htonl(ha->pdev->subsystem_vendor);
  47. fw_dump->subsystem_device = htonl(ha->pdev->subsystem_device);
  48. }
  49. static inline void *
  50. qla2xxx_copy_queues(struct qla_hw_data *ha, void *ptr)
  51. {
  52. struct req_que *req = ha->req_q_map[0];
  53. struct rsp_que *rsp = ha->rsp_q_map[0];
  54. /* Request queue. */
  55. memcpy(ptr, req->ring, req->length *
  56. sizeof(request_t));
  57. /* Response queue. */
  58. ptr += req->length * sizeof(request_t);
  59. memcpy(ptr, rsp->ring, rsp->length *
  60. sizeof(response_t));
  61. return ptr + (rsp->length * sizeof(response_t));
  62. }
  63. static int
  64. qla24xx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint32_t *ram,
  65. uint32_t ram_dwords, void **nxt)
  66. {
  67. int rval;
  68. uint32_t cnt, stat, timer, dwords, idx;
  69. uint16_t mb0;
  70. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  71. dma_addr_t dump_dma = ha->gid_list_dma;
  72. uint32_t *dump = (uint32_t *)ha->gid_list;
  73. rval = QLA_SUCCESS;
  74. mb0 = 0;
  75. WRT_REG_WORD(&reg->mailbox0, MBC_DUMP_RISC_RAM_EXTENDED);
  76. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  77. dwords = GID_LIST_SIZE / 4;
  78. for (cnt = 0; cnt < ram_dwords && rval == QLA_SUCCESS;
  79. cnt += dwords, addr += dwords) {
  80. if (cnt + dwords > ram_dwords)
  81. dwords = ram_dwords - cnt;
  82. WRT_REG_WORD(&reg->mailbox1, LSW(addr));
  83. WRT_REG_WORD(&reg->mailbox8, MSW(addr));
  84. WRT_REG_WORD(&reg->mailbox2, MSW(dump_dma));
  85. WRT_REG_WORD(&reg->mailbox3, LSW(dump_dma));
  86. WRT_REG_WORD(&reg->mailbox6, MSW(MSD(dump_dma)));
  87. WRT_REG_WORD(&reg->mailbox7, LSW(MSD(dump_dma)));
  88. WRT_REG_WORD(&reg->mailbox4, MSW(dwords));
  89. WRT_REG_WORD(&reg->mailbox5, LSW(dwords));
  90. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
  91. for (timer = 6000000; timer; timer--) {
  92. /* Check for pending interrupts. */
  93. stat = RD_REG_DWORD(&reg->host_status);
  94. if (stat & HSRX_RISC_INT) {
  95. stat &= 0xff;
  96. if (stat == 0x1 || stat == 0x2 ||
  97. stat == 0x10 || stat == 0x11) {
  98. set_bit(MBX_INTERRUPT,
  99. &ha->mbx_cmd_flags);
  100. mb0 = RD_REG_WORD(&reg->mailbox0);
  101. WRT_REG_DWORD(&reg->hccr,
  102. HCCRX_CLR_RISC_INT);
  103. RD_REG_DWORD(&reg->hccr);
  104. break;
  105. }
  106. /* Clear this intr; it wasn't a mailbox intr */
  107. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_INT);
  108. RD_REG_DWORD(&reg->hccr);
  109. }
  110. udelay(5);
  111. }
  112. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  113. rval = mb0 & MBS_MASK;
  114. for (idx = 0; idx < dwords; idx++)
  115. ram[cnt + idx] = swab32(dump[idx]);
  116. } else {
  117. rval = QLA_FUNCTION_FAILED;
  118. }
  119. }
  120. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  121. return rval;
  122. }
  123. static int
  124. qla24xx_dump_memory(struct qla_hw_data *ha, uint32_t *code_ram,
  125. uint32_t cram_size, void **nxt)
  126. {
  127. int rval;
  128. /* Code RAM. */
  129. rval = qla24xx_dump_ram(ha, 0x20000, code_ram, cram_size / 4, nxt);
  130. if (rval != QLA_SUCCESS)
  131. return rval;
  132. /* External Memory. */
  133. return qla24xx_dump_ram(ha, 0x100000, *nxt,
  134. ha->fw_memory_size - 0x100000 + 1, nxt);
  135. }
  136. static uint32_t *
  137. qla24xx_read_window(struct device_reg_24xx __iomem *reg, uint32_t iobase,
  138. uint32_t count, uint32_t *buf)
  139. {
  140. uint32_t __iomem *dmp_reg;
  141. WRT_REG_DWORD(&reg->iobase_addr, iobase);
  142. dmp_reg = &reg->iobase_window;
  143. while (count--)
  144. *buf++ = htonl(RD_REG_DWORD(dmp_reg++));
  145. return buf;
  146. }
  147. static inline int
  148. qla24xx_pause_risc(struct device_reg_24xx __iomem *reg)
  149. {
  150. int rval = QLA_SUCCESS;
  151. uint32_t cnt;
  152. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_PAUSE);
  153. for (cnt = 30000;
  154. ((RD_REG_DWORD(&reg->host_status) & HSRX_RISC_PAUSED) == 0) &&
  155. rval == QLA_SUCCESS; cnt--) {
  156. if (cnt)
  157. udelay(100);
  158. else
  159. rval = QLA_FUNCTION_TIMEOUT;
  160. }
  161. return rval;
  162. }
  163. static int
  164. qla24xx_soft_reset(struct qla_hw_data *ha)
  165. {
  166. int rval = QLA_SUCCESS;
  167. uint32_t cnt;
  168. uint16_t mb0, wd;
  169. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  170. /* Reset RISC. */
  171. WRT_REG_DWORD(&reg->ctrl_status, CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  172. for (cnt = 0; cnt < 30000; cnt++) {
  173. if ((RD_REG_DWORD(&reg->ctrl_status) & CSRX_DMA_ACTIVE) == 0)
  174. break;
  175. udelay(10);
  176. }
  177. WRT_REG_DWORD(&reg->ctrl_status,
  178. CSRX_ISP_SOFT_RESET|CSRX_DMA_SHUTDOWN|MWB_4096_BYTES);
  179. pci_read_config_word(ha->pdev, PCI_COMMAND, &wd);
  180. udelay(100);
  181. /* Wait for firmware to complete NVRAM accesses. */
  182. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  183. for (cnt = 10000 ; cnt && mb0; cnt--) {
  184. udelay(5);
  185. mb0 = (uint32_t) RD_REG_WORD(&reg->mailbox0);
  186. barrier();
  187. }
  188. /* Wait for soft-reset to complete. */
  189. for (cnt = 0; cnt < 30000; cnt++) {
  190. if ((RD_REG_DWORD(&reg->ctrl_status) &
  191. CSRX_ISP_SOFT_RESET) == 0)
  192. break;
  193. udelay(10);
  194. }
  195. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  196. RD_REG_DWORD(&reg->hccr); /* PCI Posting. */
  197. for (cnt = 30000; RD_REG_WORD(&reg->mailbox0) != 0 &&
  198. rval == QLA_SUCCESS; cnt--) {
  199. if (cnt)
  200. udelay(100);
  201. else
  202. rval = QLA_FUNCTION_TIMEOUT;
  203. }
  204. return rval;
  205. }
  206. static int
  207. qla2xxx_dump_ram(struct qla_hw_data *ha, uint32_t addr, uint16_t *ram,
  208. uint32_t ram_words, void **nxt)
  209. {
  210. int rval;
  211. uint32_t cnt, stat, timer, words, idx;
  212. uint16_t mb0;
  213. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  214. dma_addr_t dump_dma = ha->gid_list_dma;
  215. uint16_t *dump = (uint16_t *)ha->gid_list;
  216. rval = QLA_SUCCESS;
  217. mb0 = 0;
  218. WRT_MAILBOX_REG(ha, reg, 0, MBC_DUMP_RISC_RAM_EXTENDED);
  219. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  220. words = GID_LIST_SIZE / 2;
  221. for (cnt = 0; cnt < ram_words && rval == QLA_SUCCESS;
  222. cnt += words, addr += words) {
  223. if (cnt + words > ram_words)
  224. words = ram_words - cnt;
  225. WRT_MAILBOX_REG(ha, reg, 1, LSW(addr));
  226. WRT_MAILBOX_REG(ha, reg, 8, MSW(addr));
  227. WRT_MAILBOX_REG(ha, reg, 2, MSW(dump_dma));
  228. WRT_MAILBOX_REG(ha, reg, 3, LSW(dump_dma));
  229. WRT_MAILBOX_REG(ha, reg, 6, MSW(MSD(dump_dma)));
  230. WRT_MAILBOX_REG(ha, reg, 7, LSW(MSD(dump_dma)));
  231. WRT_MAILBOX_REG(ha, reg, 4, words);
  232. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  233. for (timer = 6000000; timer; timer--) {
  234. /* Check for pending interrupts. */
  235. stat = RD_REG_DWORD(&reg->u.isp2300.host_status);
  236. if (stat & HSR_RISC_INT) {
  237. stat &= 0xff;
  238. if (stat == 0x1 || stat == 0x2) {
  239. set_bit(MBX_INTERRUPT,
  240. &ha->mbx_cmd_flags);
  241. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  242. /* Release mailbox registers. */
  243. WRT_REG_WORD(&reg->semaphore, 0);
  244. WRT_REG_WORD(&reg->hccr,
  245. HCCR_CLR_RISC_INT);
  246. RD_REG_WORD(&reg->hccr);
  247. break;
  248. } else if (stat == 0x10 || stat == 0x11) {
  249. set_bit(MBX_INTERRUPT,
  250. &ha->mbx_cmd_flags);
  251. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  252. WRT_REG_WORD(&reg->hccr,
  253. HCCR_CLR_RISC_INT);
  254. RD_REG_WORD(&reg->hccr);
  255. break;
  256. }
  257. /* clear this intr; it wasn't a mailbox intr */
  258. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  259. RD_REG_WORD(&reg->hccr);
  260. }
  261. udelay(5);
  262. }
  263. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  264. rval = mb0 & MBS_MASK;
  265. for (idx = 0; idx < words; idx++)
  266. ram[cnt + idx] = swab16(dump[idx]);
  267. } else {
  268. rval = QLA_FUNCTION_FAILED;
  269. }
  270. }
  271. *nxt = rval == QLA_SUCCESS ? &ram[cnt]: NULL;
  272. return rval;
  273. }
  274. static inline void
  275. qla2xxx_read_window(struct device_reg_2xxx __iomem *reg, uint32_t count,
  276. uint16_t *buf)
  277. {
  278. uint16_t __iomem *dmp_reg = &reg->u.isp2300.fb_cmd;
  279. while (count--)
  280. *buf++ = htons(RD_REG_WORD(dmp_reg++));
  281. }
  282. static inline void *
  283. qla24xx_copy_eft(struct qla_hw_data *ha, void *ptr)
  284. {
  285. if (!ha->eft)
  286. return ptr;
  287. memcpy(ptr, ha->eft, ntohl(ha->fw_dump->eft_size));
  288. return ptr + ntohl(ha->fw_dump->eft_size);
  289. }
  290. static inline void *
  291. qla25xx_copy_fce(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  292. {
  293. uint32_t cnt;
  294. uint32_t *iter_reg;
  295. struct qla2xxx_fce_chain *fcec = ptr;
  296. if (!ha->fce)
  297. return ptr;
  298. *last_chain = &fcec->type;
  299. fcec->type = __constant_htonl(DUMP_CHAIN_FCE);
  300. fcec->chain_size = htonl(sizeof(struct qla2xxx_fce_chain) +
  301. fce_calc_size(ha->fce_bufs));
  302. fcec->size = htonl(fce_calc_size(ha->fce_bufs));
  303. fcec->addr_l = htonl(LSD(ha->fce_dma));
  304. fcec->addr_h = htonl(MSD(ha->fce_dma));
  305. iter_reg = fcec->eregs;
  306. for (cnt = 0; cnt < 8; cnt++)
  307. *iter_reg++ = htonl(ha->fce_mb[cnt]);
  308. memcpy(iter_reg, ha->fce, ntohl(fcec->size));
  309. return (char *)iter_reg + ntohl(fcec->size);
  310. }
  311. static inline void *
  312. qla25xx_copy_mqueues(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  313. {
  314. struct qla2xxx_mqueue_chain *q;
  315. struct qla2xxx_mqueue_header *qh;
  316. struct req_que *req;
  317. struct rsp_que *rsp;
  318. int que;
  319. if (!ha->mqenable)
  320. return ptr;
  321. /* Request queues */
  322. for (que = 1; que < ha->max_req_queues; que++) {
  323. req = ha->req_q_map[que];
  324. if (!req)
  325. break;
  326. /* Add chain. */
  327. q = ptr;
  328. *last_chain = &q->type;
  329. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  330. q->chain_size = htonl(
  331. sizeof(struct qla2xxx_mqueue_chain) +
  332. sizeof(struct qla2xxx_mqueue_header) +
  333. (req->length * sizeof(request_t)));
  334. ptr += sizeof(struct qla2xxx_mqueue_chain);
  335. /* Add header. */
  336. qh = ptr;
  337. qh->queue = __constant_htonl(TYPE_REQUEST_QUEUE);
  338. qh->number = htonl(que);
  339. qh->size = htonl(req->length * sizeof(request_t));
  340. ptr += sizeof(struct qla2xxx_mqueue_header);
  341. /* Add data. */
  342. memcpy(ptr, req->ring, req->length * sizeof(request_t));
  343. ptr += req->length * sizeof(request_t);
  344. }
  345. /* Response queues */
  346. for (que = 1; que < ha->max_rsp_queues; que++) {
  347. rsp = ha->rsp_q_map[que];
  348. if (!rsp)
  349. break;
  350. /* Add chain. */
  351. q = ptr;
  352. *last_chain = &q->type;
  353. q->type = __constant_htonl(DUMP_CHAIN_QUEUE);
  354. q->chain_size = htonl(
  355. sizeof(struct qla2xxx_mqueue_chain) +
  356. sizeof(struct qla2xxx_mqueue_header) +
  357. (rsp->length * sizeof(response_t)));
  358. ptr += sizeof(struct qla2xxx_mqueue_chain);
  359. /* Add header. */
  360. qh = ptr;
  361. qh->queue = __constant_htonl(TYPE_RESPONSE_QUEUE);
  362. qh->number = htonl(que);
  363. qh->size = htonl(rsp->length * sizeof(response_t));
  364. ptr += sizeof(struct qla2xxx_mqueue_header);
  365. /* Add data. */
  366. memcpy(ptr, rsp->ring, rsp->length * sizeof(response_t));
  367. ptr += rsp->length * sizeof(response_t);
  368. }
  369. return ptr;
  370. }
  371. static inline void *
  372. qla25xx_copy_mq(struct qla_hw_data *ha, void *ptr, uint32_t **last_chain)
  373. {
  374. uint32_t cnt, que_idx;
  375. uint8_t que_cnt;
  376. struct qla2xxx_mq_chain *mq = ptr;
  377. struct device_reg_25xxmq __iomem *reg;
  378. if (!ha->mqenable || IS_QLA83XX(ha))
  379. return ptr;
  380. mq = ptr;
  381. *last_chain = &mq->type;
  382. mq->type = __constant_htonl(DUMP_CHAIN_MQ);
  383. mq->chain_size = __constant_htonl(sizeof(struct qla2xxx_mq_chain));
  384. que_cnt = ha->max_req_queues > ha->max_rsp_queues ?
  385. ha->max_req_queues : ha->max_rsp_queues;
  386. mq->count = htonl(que_cnt);
  387. for (cnt = 0; cnt < que_cnt; cnt++) {
  388. reg = (struct device_reg_25xxmq *) ((void *)
  389. ha->mqiobase + cnt * QLA_QUE_PAGE);
  390. que_idx = cnt * 4;
  391. mq->qregs[que_idx] = htonl(RD_REG_DWORD(&reg->req_q_in));
  392. mq->qregs[que_idx+1] = htonl(RD_REG_DWORD(&reg->req_q_out));
  393. mq->qregs[que_idx+2] = htonl(RD_REG_DWORD(&reg->rsp_q_in));
  394. mq->qregs[que_idx+3] = htonl(RD_REG_DWORD(&reg->rsp_q_out));
  395. }
  396. return ptr + sizeof(struct qla2xxx_mq_chain);
  397. }
  398. void
  399. qla2xxx_dump_post_process(scsi_qla_host_t *vha, int rval)
  400. {
  401. struct qla_hw_data *ha = vha->hw;
  402. if (rval != QLA_SUCCESS) {
  403. ql_log(ql_log_warn, vha, 0xd000,
  404. "Failed to dump firmware (%x).\n", rval);
  405. ha->fw_dumped = 0;
  406. } else {
  407. ql_log(ql_log_info, vha, 0xd001,
  408. "Firmware dump saved to temp buffer (%ld/%p).\n",
  409. vha->host_no, ha->fw_dump);
  410. ha->fw_dumped = 1;
  411. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  412. }
  413. }
  414. /**
  415. * qla2300_fw_dump() - Dumps binary data from the 2300 firmware.
  416. * @ha: HA context
  417. * @hardware_locked: Called with the hardware_lock
  418. */
  419. void
  420. qla2300_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  421. {
  422. int rval;
  423. uint32_t cnt;
  424. struct qla_hw_data *ha = vha->hw;
  425. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  426. uint16_t __iomem *dmp_reg;
  427. unsigned long flags;
  428. struct qla2300_fw_dump *fw;
  429. void *nxt;
  430. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  431. flags = 0;
  432. if (!hardware_locked)
  433. spin_lock_irqsave(&ha->hardware_lock, flags);
  434. if (!ha->fw_dump) {
  435. ql_log(ql_log_warn, vha, 0xd002,
  436. "No buffer available for dump.\n");
  437. goto qla2300_fw_dump_failed;
  438. }
  439. if (ha->fw_dumped) {
  440. ql_log(ql_log_warn, vha, 0xd003,
  441. "Firmware has been previously dumped (%p) "
  442. "-- ignoring request.\n",
  443. ha->fw_dump);
  444. goto qla2300_fw_dump_failed;
  445. }
  446. fw = &ha->fw_dump->isp.isp23;
  447. qla2xxx_prep_dump(ha, ha->fw_dump);
  448. rval = QLA_SUCCESS;
  449. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  450. /* Pause RISC. */
  451. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  452. if (IS_QLA2300(ha)) {
  453. for (cnt = 30000;
  454. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  455. rval == QLA_SUCCESS; cnt--) {
  456. if (cnt)
  457. udelay(100);
  458. else
  459. rval = QLA_FUNCTION_TIMEOUT;
  460. }
  461. } else {
  462. RD_REG_WORD(&reg->hccr); /* PCI Posting. */
  463. udelay(10);
  464. }
  465. if (rval == QLA_SUCCESS) {
  466. dmp_reg = &reg->flash_address;
  467. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  468. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  469. dmp_reg = &reg->u.isp2300.req_q_in;
  470. for (cnt = 0; cnt < sizeof(fw->risc_host_reg) / 2; cnt++)
  471. fw->risc_host_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  472. dmp_reg = &reg->u.isp2300.mailbox0;
  473. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  474. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  475. WRT_REG_WORD(&reg->ctrl_status, 0x40);
  476. qla2xxx_read_window(reg, 32, fw->resp_dma_reg);
  477. WRT_REG_WORD(&reg->ctrl_status, 0x50);
  478. qla2xxx_read_window(reg, 48, fw->dma_reg);
  479. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  480. dmp_reg = &reg->risc_hw;
  481. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  482. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  483. WRT_REG_WORD(&reg->pcr, 0x2000);
  484. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  485. WRT_REG_WORD(&reg->pcr, 0x2200);
  486. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  487. WRT_REG_WORD(&reg->pcr, 0x2400);
  488. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  489. WRT_REG_WORD(&reg->pcr, 0x2600);
  490. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  491. WRT_REG_WORD(&reg->pcr, 0x2800);
  492. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  493. WRT_REG_WORD(&reg->pcr, 0x2A00);
  494. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  495. WRT_REG_WORD(&reg->pcr, 0x2C00);
  496. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  497. WRT_REG_WORD(&reg->pcr, 0x2E00);
  498. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  499. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  500. qla2xxx_read_window(reg, 64, fw->frame_buf_hdw_reg);
  501. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  502. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  503. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  504. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  505. /* Reset RISC. */
  506. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  507. for (cnt = 0; cnt < 30000; cnt++) {
  508. if ((RD_REG_WORD(&reg->ctrl_status) &
  509. CSR_ISP_SOFT_RESET) == 0)
  510. break;
  511. udelay(10);
  512. }
  513. }
  514. if (!IS_QLA2300(ha)) {
  515. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  516. rval == QLA_SUCCESS; cnt--) {
  517. if (cnt)
  518. udelay(100);
  519. else
  520. rval = QLA_FUNCTION_TIMEOUT;
  521. }
  522. }
  523. /* Get RISC SRAM. */
  524. if (rval == QLA_SUCCESS)
  525. rval = qla2xxx_dump_ram(ha, 0x800, fw->risc_ram,
  526. sizeof(fw->risc_ram) / 2, &nxt);
  527. /* Get stack SRAM. */
  528. if (rval == QLA_SUCCESS)
  529. rval = qla2xxx_dump_ram(ha, 0x10000, fw->stack_ram,
  530. sizeof(fw->stack_ram) / 2, &nxt);
  531. /* Get data SRAM. */
  532. if (rval == QLA_SUCCESS)
  533. rval = qla2xxx_dump_ram(ha, 0x11000, fw->data_ram,
  534. ha->fw_memory_size - 0x11000 + 1, &nxt);
  535. if (rval == QLA_SUCCESS)
  536. qla2xxx_copy_queues(ha, nxt);
  537. qla2xxx_dump_post_process(base_vha, rval);
  538. qla2300_fw_dump_failed:
  539. if (!hardware_locked)
  540. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  541. }
  542. /**
  543. * qla2100_fw_dump() - Dumps binary data from the 2100/2200 firmware.
  544. * @ha: HA context
  545. * @hardware_locked: Called with the hardware_lock
  546. */
  547. void
  548. qla2100_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  549. {
  550. int rval;
  551. uint32_t cnt, timer;
  552. uint16_t risc_address;
  553. uint16_t mb0, mb2;
  554. struct qla_hw_data *ha = vha->hw;
  555. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  556. uint16_t __iomem *dmp_reg;
  557. unsigned long flags;
  558. struct qla2100_fw_dump *fw;
  559. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  560. risc_address = 0;
  561. mb0 = mb2 = 0;
  562. flags = 0;
  563. if (!hardware_locked)
  564. spin_lock_irqsave(&ha->hardware_lock, flags);
  565. if (!ha->fw_dump) {
  566. ql_log(ql_log_warn, vha, 0xd004,
  567. "No buffer available for dump.\n");
  568. goto qla2100_fw_dump_failed;
  569. }
  570. if (ha->fw_dumped) {
  571. ql_log(ql_log_warn, vha, 0xd005,
  572. "Firmware has been previously dumped (%p) "
  573. "-- ignoring request.\n",
  574. ha->fw_dump);
  575. goto qla2100_fw_dump_failed;
  576. }
  577. fw = &ha->fw_dump->isp.isp21;
  578. qla2xxx_prep_dump(ha, ha->fw_dump);
  579. rval = QLA_SUCCESS;
  580. fw->hccr = htons(RD_REG_WORD(&reg->hccr));
  581. /* Pause RISC. */
  582. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  583. for (cnt = 30000; (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  584. rval == QLA_SUCCESS; cnt--) {
  585. if (cnt)
  586. udelay(100);
  587. else
  588. rval = QLA_FUNCTION_TIMEOUT;
  589. }
  590. if (rval == QLA_SUCCESS) {
  591. dmp_reg = &reg->flash_address;
  592. for (cnt = 0; cnt < sizeof(fw->pbiu_reg) / 2; cnt++)
  593. fw->pbiu_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  594. dmp_reg = &reg->u.isp2100.mailbox0;
  595. for (cnt = 0; cnt < ha->mbx_count; cnt++) {
  596. if (cnt == 8)
  597. dmp_reg = &reg->u_end.isp2200.mailbox8;
  598. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  599. }
  600. dmp_reg = &reg->u.isp2100.unused_2[0];
  601. for (cnt = 0; cnt < sizeof(fw->dma_reg) / 2; cnt++)
  602. fw->dma_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  603. WRT_REG_WORD(&reg->ctrl_status, 0x00);
  604. dmp_reg = &reg->risc_hw;
  605. for (cnt = 0; cnt < sizeof(fw->risc_hdw_reg) / 2; cnt++)
  606. fw->risc_hdw_reg[cnt] = htons(RD_REG_WORD(dmp_reg++));
  607. WRT_REG_WORD(&reg->pcr, 0x2000);
  608. qla2xxx_read_window(reg, 16, fw->risc_gp0_reg);
  609. WRT_REG_WORD(&reg->pcr, 0x2100);
  610. qla2xxx_read_window(reg, 16, fw->risc_gp1_reg);
  611. WRT_REG_WORD(&reg->pcr, 0x2200);
  612. qla2xxx_read_window(reg, 16, fw->risc_gp2_reg);
  613. WRT_REG_WORD(&reg->pcr, 0x2300);
  614. qla2xxx_read_window(reg, 16, fw->risc_gp3_reg);
  615. WRT_REG_WORD(&reg->pcr, 0x2400);
  616. qla2xxx_read_window(reg, 16, fw->risc_gp4_reg);
  617. WRT_REG_WORD(&reg->pcr, 0x2500);
  618. qla2xxx_read_window(reg, 16, fw->risc_gp5_reg);
  619. WRT_REG_WORD(&reg->pcr, 0x2600);
  620. qla2xxx_read_window(reg, 16, fw->risc_gp6_reg);
  621. WRT_REG_WORD(&reg->pcr, 0x2700);
  622. qla2xxx_read_window(reg, 16, fw->risc_gp7_reg);
  623. WRT_REG_WORD(&reg->ctrl_status, 0x10);
  624. qla2xxx_read_window(reg, 16, fw->frame_buf_hdw_reg);
  625. WRT_REG_WORD(&reg->ctrl_status, 0x20);
  626. qla2xxx_read_window(reg, 64, fw->fpm_b0_reg);
  627. WRT_REG_WORD(&reg->ctrl_status, 0x30);
  628. qla2xxx_read_window(reg, 64, fw->fpm_b1_reg);
  629. /* Reset the ISP. */
  630. WRT_REG_WORD(&reg->ctrl_status, CSR_ISP_SOFT_RESET);
  631. }
  632. for (cnt = 30000; RD_MAILBOX_REG(ha, reg, 0) != 0 &&
  633. rval == QLA_SUCCESS; cnt--) {
  634. if (cnt)
  635. udelay(100);
  636. else
  637. rval = QLA_FUNCTION_TIMEOUT;
  638. }
  639. /* Pause RISC. */
  640. if (rval == QLA_SUCCESS && (IS_QLA2200(ha) || (IS_QLA2100(ha) &&
  641. (RD_REG_WORD(&reg->mctr) & (BIT_1 | BIT_0)) != 0))) {
  642. WRT_REG_WORD(&reg->hccr, HCCR_PAUSE_RISC);
  643. for (cnt = 30000;
  644. (RD_REG_WORD(&reg->hccr) & HCCR_RISC_PAUSE) == 0 &&
  645. rval == QLA_SUCCESS; cnt--) {
  646. if (cnt)
  647. udelay(100);
  648. else
  649. rval = QLA_FUNCTION_TIMEOUT;
  650. }
  651. if (rval == QLA_SUCCESS) {
  652. /* Set memory configuration and timing. */
  653. if (IS_QLA2100(ha))
  654. WRT_REG_WORD(&reg->mctr, 0xf1);
  655. else
  656. WRT_REG_WORD(&reg->mctr, 0xf2);
  657. RD_REG_WORD(&reg->mctr); /* PCI Posting. */
  658. /* Release RISC. */
  659. WRT_REG_WORD(&reg->hccr, HCCR_RELEASE_RISC);
  660. }
  661. }
  662. if (rval == QLA_SUCCESS) {
  663. /* Get RISC SRAM. */
  664. risc_address = 0x1000;
  665. WRT_MAILBOX_REG(ha, reg, 0, MBC_READ_RAM_WORD);
  666. clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  667. }
  668. for (cnt = 0; cnt < sizeof(fw->risc_ram) / 2 && rval == QLA_SUCCESS;
  669. cnt++, risc_address++) {
  670. WRT_MAILBOX_REG(ha, reg, 1, risc_address);
  671. WRT_REG_WORD(&reg->hccr, HCCR_SET_HOST_INT);
  672. for (timer = 6000000; timer != 0; timer--) {
  673. /* Check for pending interrupts. */
  674. if (RD_REG_WORD(&reg->istatus) & ISR_RISC_INT) {
  675. if (RD_REG_WORD(&reg->semaphore) & BIT_0) {
  676. set_bit(MBX_INTERRUPT,
  677. &ha->mbx_cmd_flags);
  678. mb0 = RD_MAILBOX_REG(ha, reg, 0);
  679. mb2 = RD_MAILBOX_REG(ha, reg, 2);
  680. WRT_REG_WORD(&reg->semaphore, 0);
  681. WRT_REG_WORD(&reg->hccr,
  682. HCCR_CLR_RISC_INT);
  683. RD_REG_WORD(&reg->hccr);
  684. break;
  685. }
  686. WRT_REG_WORD(&reg->hccr, HCCR_CLR_RISC_INT);
  687. RD_REG_WORD(&reg->hccr);
  688. }
  689. udelay(5);
  690. }
  691. if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags)) {
  692. rval = mb0 & MBS_MASK;
  693. fw->risc_ram[cnt] = htons(mb2);
  694. } else {
  695. rval = QLA_FUNCTION_FAILED;
  696. }
  697. }
  698. if (rval == QLA_SUCCESS)
  699. qla2xxx_copy_queues(ha, &fw->risc_ram[cnt]);
  700. qla2xxx_dump_post_process(base_vha, rval);
  701. qla2100_fw_dump_failed:
  702. if (!hardware_locked)
  703. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  704. }
  705. void
  706. qla24xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  707. {
  708. int rval;
  709. uint32_t cnt;
  710. uint32_t risc_address;
  711. struct qla_hw_data *ha = vha->hw;
  712. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  713. uint32_t __iomem *dmp_reg;
  714. uint32_t *iter_reg;
  715. uint16_t __iomem *mbx_reg;
  716. unsigned long flags;
  717. struct qla24xx_fw_dump *fw;
  718. uint32_t ext_mem_cnt;
  719. void *nxt;
  720. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  721. if (IS_QLA82XX(ha))
  722. return;
  723. risc_address = ext_mem_cnt = 0;
  724. flags = 0;
  725. if (!hardware_locked)
  726. spin_lock_irqsave(&ha->hardware_lock, flags);
  727. if (!ha->fw_dump) {
  728. ql_log(ql_log_warn, vha, 0xd006,
  729. "No buffer available for dump.\n");
  730. goto qla24xx_fw_dump_failed;
  731. }
  732. if (ha->fw_dumped) {
  733. ql_log(ql_log_warn, vha, 0xd007,
  734. "Firmware has been previously dumped (%p) "
  735. "-- ignoring request.\n",
  736. ha->fw_dump);
  737. goto qla24xx_fw_dump_failed;
  738. }
  739. fw = &ha->fw_dump->isp.isp24;
  740. qla2xxx_prep_dump(ha, ha->fw_dump);
  741. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  742. /* Pause RISC. */
  743. rval = qla24xx_pause_risc(reg);
  744. if (rval != QLA_SUCCESS)
  745. goto qla24xx_fw_dump_failed_0;
  746. /* Host interface registers. */
  747. dmp_reg = &reg->flash_addr;
  748. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  749. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  750. /* Disable interrupts. */
  751. WRT_REG_DWORD(&reg->ictrl, 0);
  752. RD_REG_DWORD(&reg->ictrl);
  753. /* Shadow registers. */
  754. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  755. RD_REG_DWORD(&reg->iobase_addr);
  756. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  757. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  758. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  759. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  760. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  761. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  762. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  763. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  764. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  765. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  766. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  767. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  768. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  769. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  770. /* Mailbox registers. */
  771. mbx_reg = &reg->mailbox0;
  772. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  773. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  774. /* Transfer sequence registers. */
  775. iter_reg = fw->xseq_gp_reg;
  776. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  777. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  778. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  779. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  780. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  781. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  782. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  783. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  784. qla24xx_read_window(reg, 0xBFE0, 16, fw->xseq_0_reg);
  785. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  786. /* Receive sequence registers. */
  787. iter_reg = fw->rseq_gp_reg;
  788. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  789. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  790. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  791. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  792. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  793. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  794. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  795. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  796. qla24xx_read_window(reg, 0xFFD0, 16, fw->rseq_0_reg);
  797. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  798. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  799. /* Command DMA registers. */
  800. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  801. /* Queues. */
  802. iter_reg = fw->req0_dma_reg;
  803. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  804. dmp_reg = &reg->iobase_q;
  805. for (cnt = 0; cnt < 7; cnt++)
  806. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  807. iter_reg = fw->resp0_dma_reg;
  808. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  809. dmp_reg = &reg->iobase_q;
  810. for (cnt = 0; cnt < 7; cnt++)
  811. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  812. iter_reg = fw->req1_dma_reg;
  813. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  814. dmp_reg = &reg->iobase_q;
  815. for (cnt = 0; cnt < 7; cnt++)
  816. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  817. /* Transmit DMA registers. */
  818. iter_reg = fw->xmt0_dma_reg;
  819. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  820. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  821. iter_reg = fw->xmt1_dma_reg;
  822. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  823. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  824. iter_reg = fw->xmt2_dma_reg;
  825. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  826. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  827. iter_reg = fw->xmt3_dma_reg;
  828. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  829. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  830. iter_reg = fw->xmt4_dma_reg;
  831. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  832. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  833. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  834. /* Receive DMA registers. */
  835. iter_reg = fw->rcvt0_data_dma_reg;
  836. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  837. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  838. iter_reg = fw->rcvt1_data_dma_reg;
  839. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  840. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  841. /* RISC registers. */
  842. iter_reg = fw->risc_gp_reg;
  843. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  844. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  845. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  846. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  847. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  848. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  849. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  850. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  851. /* Local memory controller registers. */
  852. iter_reg = fw->lmc_reg;
  853. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  854. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  855. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  856. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  857. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  858. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  859. qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  860. /* Fibre Protocol Module registers. */
  861. iter_reg = fw->fpm_hdw_reg;
  862. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  863. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  864. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  865. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  866. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  867. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  868. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  869. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  870. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  871. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  872. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  873. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  874. /* Frame Buffer registers. */
  875. iter_reg = fw->fb_hdw_reg;
  876. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  877. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  878. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  879. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  880. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  881. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  882. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  883. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  884. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  885. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  886. qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  887. rval = qla24xx_soft_reset(ha);
  888. if (rval != QLA_SUCCESS)
  889. goto qla24xx_fw_dump_failed_0;
  890. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  891. &nxt);
  892. if (rval != QLA_SUCCESS)
  893. goto qla24xx_fw_dump_failed_0;
  894. nxt = qla2xxx_copy_queues(ha, nxt);
  895. qla24xx_copy_eft(ha, nxt);
  896. qla24xx_fw_dump_failed_0:
  897. qla2xxx_dump_post_process(base_vha, rval);
  898. qla24xx_fw_dump_failed:
  899. if (!hardware_locked)
  900. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  901. }
  902. void
  903. qla25xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  904. {
  905. int rval;
  906. uint32_t cnt;
  907. uint32_t risc_address;
  908. struct qla_hw_data *ha = vha->hw;
  909. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  910. uint32_t __iomem *dmp_reg;
  911. uint32_t *iter_reg;
  912. uint16_t __iomem *mbx_reg;
  913. unsigned long flags;
  914. struct qla25xx_fw_dump *fw;
  915. uint32_t ext_mem_cnt;
  916. void *nxt, *nxt_chain;
  917. uint32_t *last_chain = NULL;
  918. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  919. risc_address = ext_mem_cnt = 0;
  920. flags = 0;
  921. if (!hardware_locked)
  922. spin_lock_irqsave(&ha->hardware_lock, flags);
  923. if (!ha->fw_dump) {
  924. ql_log(ql_log_warn, vha, 0xd008,
  925. "No buffer available for dump.\n");
  926. goto qla25xx_fw_dump_failed;
  927. }
  928. if (ha->fw_dumped) {
  929. ql_log(ql_log_warn, vha, 0xd009,
  930. "Firmware has been previously dumped (%p) "
  931. "-- ignoring request.\n",
  932. ha->fw_dump);
  933. goto qla25xx_fw_dump_failed;
  934. }
  935. fw = &ha->fw_dump->isp.isp25;
  936. qla2xxx_prep_dump(ha, ha->fw_dump);
  937. ha->fw_dump->version = __constant_htonl(2);
  938. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  939. /* Pause RISC. */
  940. rval = qla24xx_pause_risc(reg);
  941. if (rval != QLA_SUCCESS)
  942. goto qla25xx_fw_dump_failed_0;
  943. /* Host/Risc registers. */
  944. iter_reg = fw->host_risc_reg;
  945. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  946. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  947. /* PCIe registers. */
  948. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  949. RD_REG_DWORD(&reg->iobase_addr);
  950. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  951. dmp_reg = &reg->iobase_c4;
  952. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  953. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  954. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  955. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  956. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  957. RD_REG_DWORD(&reg->iobase_window);
  958. /* Host interface registers. */
  959. dmp_reg = &reg->flash_addr;
  960. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  961. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  962. /* Disable interrupts. */
  963. WRT_REG_DWORD(&reg->ictrl, 0);
  964. RD_REG_DWORD(&reg->ictrl);
  965. /* Shadow registers. */
  966. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  967. RD_REG_DWORD(&reg->iobase_addr);
  968. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  969. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  970. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  971. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  972. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  973. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  974. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  975. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  976. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  977. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  978. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  979. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  980. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  981. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  982. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  983. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  984. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  985. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  986. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  987. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  988. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  989. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  990. /* RISC I/O register. */
  991. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  992. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  993. /* Mailbox registers. */
  994. mbx_reg = &reg->mailbox0;
  995. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  996. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  997. /* Transfer sequence registers. */
  998. iter_reg = fw->xseq_gp_reg;
  999. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1000. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1001. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1002. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1003. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1004. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1005. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1006. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1007. iter_reg = fw->xseq_0_reg;
  1008. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1009. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1010. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1011. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1012. /* Receive sequence registers. */
  1013. iter_reg = fw->rseq_gp_reg;
  1014. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1015. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1016. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1017. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1018. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1019. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1020. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1021. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1022. iter_reg = fw->rseq_0_reg;
  1023. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1024. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1025. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1026. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1027. /* Auxiliary sequence registers. */
  1028. iter_reg = fw->aseq_gp_reg;
  1029. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1030. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1031. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1032. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1033. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1034. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1035. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1036. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1037. iter_reg = fw->aseq_0_reg;
  1038. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1039. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1040. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1041. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1042. /* Command DMA registers. */
  1043. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1044. /* Queues. */
  1045. iter_reg = fw->req0_dma_reg;
  1046. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1047. dmp_reg = &reg->iobase_q;
  1048. for (cnt = 0; cnt < 7; cnt++)
  1049. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1050. iter_reg = fw->resp0_dma_reg;
  1051. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1052. dmp_reg = &reg->iobase_q;
  1053. for (cnt = 0; cnt < 7; cnt++)
  1054. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1055. iter_reg = fw->req1_dma_reg;
  1056. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1057. dmp_reg = &reg->iobase_q;
  1058. for (cnt = 0; cnt < 7; cnt++)
  1059. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1060. /* Transmit DMA registers. */
  1061. iter_reg = fw->xmt0_dma_reg;
  1062. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1063. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1064. iter_reg = fw->xmt1_dma_reg;
  1065. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1066. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1067. iter_reg = fw->xmt2_dma_reg;
  1068. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1069. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1070. iter_reg = fw->xmt3_dma_reg;
  1071. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1072. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1073. iter_reg = fw->xmt4_dma_reg;
  1074. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1075. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1076. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1077. /* Receive DMA registers. */
  1078. iter_reg = fw->rcvt0_data_dma_reg;
  1079. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1080. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1081. iter_reg = fw->rcvt1_data_dma_reg;
  1082. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1083. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1084. /* RISC registers. */
  1085. iter_reg = fw->risc_gp_reg;
  1086. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1087. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1088. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1089. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1090. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1091. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1092. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1093. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1094. /* Local memory controller registers. */
  1095. iter_reg = fw->lmc_reg;
  1096. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1097. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1098. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1099. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1100. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1101. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1102. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1103. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1104. /* Fibre Protocol Module registers. */
  1105. iter_reg = fw->fpm_hdw_reg;
  1106. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1107. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1108. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1109. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1110. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1111. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1112. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1113. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1114. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1115. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1116. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1117. qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1118. /* Frame Buffer registers. */
  1119. iter_reg = fw->fb_hdw_reg;
  1120. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1121. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1122. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1123. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1124. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1125. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1126. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1127. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1128. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1129. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1130. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1131. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1132. /* Multi queue registers */
  1133. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1134. &last_chain);
  1135. rval = qla24xx_soft_reset(ha);
  1136. if (rval != QLA_SUCCESS)
  1137. goto qla25xx_fw_dump_failed_0;
  1138. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1139. &nxt);
  1140. if (rval != QLA_SUCCESS)
  1141. goto qla25xx_fw_dump_failed_0;
  1142. nxt = qla2xxx_copy_queues(ha, nxt);
  1143. nxt = qla24xx_copy_eft(ha, nxt);
  1144. /* Chain entries -- started with MQ. */
  1145. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1146. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1147. if (last_chain) {
  1148. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1149. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1150. }
  1151. /* Adjust valid length. */
  1152. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1153. qla25xx_fw_dump_failed_0:
  1154. qla2xxx_dump_post_process(base_vha, rval);
  1155. qla25xx_fw_dump_failed:
  1156. if (!hardware_locked)
  1157. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1158. }
  1159. void
  1160. qla81xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1161. {
  1162. int rval;
  1163. uint32_t cnt;
  1164. uint32_t risc_address;
  1165. struct qla_hw_data *ha = vha->hw;
  1166. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1167. uint32_t __iomem *dmp_reg;
  1168. uint32_t *iter_reg;
  1169. uint16_t __iomem *mbx_reg;
  1170. unsigned long flags;
  1171. struct qla81xx_fw_dump *fw;
  1172. uint32_t ext_mem_cnt;
  1173. void *nxt, *nxt_chain;
  1174. uint32_t *last_chain = NULL;
  1175. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1176. risc_address = ext_mem_cnt = 0;
  1177. flags = 0;
  1178. if (!hardware_locked)
  1179. spin_lock_irqsave(&ha->hardware_lock, flags);
  1180. if (!ha->fw_dump) {
  1181. ql_log(ql_log_warn, vha, 0xd00a,
  1182. "No buffer available for dump.\n");
  1183. goto qla81xx_fw_dump_failed;
  1184. }
  1185. if (ha->fw_dumped) {
  1186. ql_log(ql_log_warn, vha, 0xd00b,
  1187. "Firmware has been previously dumped (%p) "
  1188. "-- ignoring request.\n",
  1189. ha->fw_dump);
  1190. goto qla81xx_fw_dump_failed;
  1191. }
  1192. fw = &ha->fw_dump->isp.isp81;
  1193. qla2xxx_prep_dump(ha, ha->fw_dump);
  1194. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1195. /* Pause RISC. */
  1196. rval = qla24xx_pause_risc(reg);
  1197. if (rval != QLA_SUCCESS)
  1198. goto qla81xx_fw_dump_failed_0;
  1199. /* Host/Risc registers. */
  1200. iter_reg = fw->host_risc_reg;
  1201. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1202. qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1203. /* PCIe registers. */
  1204. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1205. RD_REG_DWORD(&reg->iobase_addr);
  1206. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1207. dmp_reg = &reg->iobase_c4;
  1208. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1209. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1210. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1211. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1212. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1213. RD_REG_DWORD(&reg->iobase_window);
  1214. /* Host interface registers. */
  1215. dmp_reg = &reg->flash_addr;
  1216. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1217. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1218. /* Disable interrupts. */
  1219. WRT_REG_DWORD(&reg->ictrl, 0);
  1220. RD_REG_DWORD(&reg->ictrl);
  1221. /* Shadow registers. */
  1222. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1223. RD_REG_DWORD(&reg->iobase_addr);
  1224. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1225. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1226. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1227. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1228. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1229. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1230. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1231. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1232. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1233. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1234. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1235. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1236. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1237. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1238. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1239. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1240. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1241. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1242. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1243. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1244. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1245. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1246. /* RISC I/O register. */
  1247. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1248. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1249. /* Mailbox registers. */
  1250. mbx_reg = &reg->mailbox0;
  1251. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1252. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1253. /* Transfer sequence registers. */
  1254. iter_reg = fw->xseq_gp_reg;
  1255. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1256. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1257. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1258. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1259. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1260. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1261. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1262. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1263. iter_reg = fw->xseq_0_reg;
  1264. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1265. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1266. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1267. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1268. /* Receive sequence registers. */
  1269. iter_reg = fw->rseq_gp_reg;
  1270. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1271. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1272. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1273. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1274. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1275. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1276. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1277. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1278. iter_reg = fw->rseq_0_reg;
  1279. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1280. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1281. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1282. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1283. /* Auxiliary sequence registers. */
  1284. iter_reg = fw->aseq_gp_reg;
  1285. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1286. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1287. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1288. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1289. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1290. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1291. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1292. qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1293. iter_reg = fw->aseq_0_reg;
  1294. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1295. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1296. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1297. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1298. /* Command DMA registers. */
  1299. qla24xx_read_window(reg, 0x7100, 16, fw->cmd_dma_reg);
  1300. /* Queues. */
  1301. iter_reg = fw->req0_dma_reg;
  1302. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1303. dmp_reg = &reg->iobase_q;
  1304. for (cnt = 0; cnt < 7; cnt++)
  1305. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1306. iter_reg = fw->resp0_dma_reg;
  1307. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1308. dmp_reg = &reg->iobase_q;
  1309. for (cnt = 0; cnt < 7; cnt++)
  1310. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1311. iter_reg = fw->req1_dma_reg;
  1312. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1313. dmp_reg = &reg->iobase_q;
  1314. for (cnt = 0; cnt < 7; cnt++)
  1315. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1316. /* Transmit DMA registers. */
  1317. iter_reg = fw->xmt0_dma_reg;
  1318. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1319. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1320. iter_reg = fw->xmt1_dma_reg;
  1321. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1322. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1323. iter_reg = fw->xmt2_dma_reg;
  1324. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1325. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1326. iter_reg = fw->xmt3_dma_reg;
  1327. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1328. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1329. iter_reg = fw->xmt4_dma_reg;
  1330. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1331. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1332. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1333. /* Receive DMA registers. */
  1334. iter_reg = fw->rcvt0_data_dma_reg;
  1335. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1336. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1337. iter_reg = fw->rcvt1_data_dma_reg;
  1338. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1339. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1340. /* RISC registers. */
  1341. iter_reg = fw->risc_gp_reg;
  1342. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1343. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1344. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1345. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1346. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1347. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1348. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1349. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1350. /* Local memory controller registers. */
  1351. iter_reg = fw->lmc_reg;
  1352. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1353. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1354. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1355. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1356. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1357. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1358. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1359. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1360. /* Fibre Protocol Module registers. */
  1361. iter_reg = fw->fpm_hdw_reg;
  1362. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1363. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1364. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1365. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1366. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1367. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1368. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1369. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1370. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1371. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1372. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1373. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1374. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1375. qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1376. /* Frame Buffer registers. */
  1377. iter_reg = fw->fb_hdw_reg;
  1378. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1379. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1380. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1381. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1382. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1383. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1384. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1385. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1386. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1387. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1388. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1389. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1390. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1391. /* Multi queue registers */
  1392. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1393. &last_chain);
  1394. rval = qla24xx_soft_reset(ha);
  1395. if (rval != QLA_SUCCESS)
  1396. goto qla81xx_fw_dump_failed_0;
  1397. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1398. &nxt);
  1399. if (rval != QLA_SUCCESS)
  1400. goto qla81xx_fw_dump_failed_0;
  1401. nxt = qla2xxx_copy_queues(ha, nxt);
  1402. nxt = qla24xx_copy_eft(ha, nxt);
  1403. /* Chain entries -- started with MQ. */
  1404. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1405. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1406. if (last_chain) {
  1407. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1408. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1409. }
  1410. /* Adjust valid length. */
  1411. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1412. qla81xx_fw_dump_failed_0:
  1413. qla2xxx_dump_post_process(base_vha, rval);
  1414. qla81xx_fw_dump_failed:
  1415. if (!hardware_locked)
  1416. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1417. }
  1418. void
  1419. qla83xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  1420. {
  1421. int rval;
  1422. uint32_t cnt, reg_data;
  1423. uint32_t risc_address;
  1424. struct qla_hw_data *ha = vha->hw;
  1425. struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
  1426. uint32_t __iomem *dmp_reg;
  1427. uint32_t *iter_reg;
  1428. uint16_t __iomem *mbx_reg;
  1429. unsigned long flags;
  1430. struct qla83xx_fw_dump *fw;
  1431. uint32_t ext_mem_cnt;
  1432. void *nxt, *nxt_chain;
  1433. uint32_t *last_chain = NULL;
  1434. struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
  1435. risc_address = ext_mem_cnt = 0;
  1436. flags = 0;
  1437. if (!hardware_locked)
  1438. spin_lock_irqsave(&ha->hardware_lock, flags);
  1439. if (!ha->fw_dump) {
  1440. ql_log(ql_log_warn, vha, 0xd00c,
  1441. "No buffer available for dump!!!\n");
  1442. goto qla83xx_fw_dump_failed;
  1443. }
  1444. if (ha->fw_dumped) {
  1445. ql_log(ql_log_warn, vha, 0xd00d,
  1446. "Firmware has been previously dumped (%p) -- ignoring "
  1447. "request...\n", ha->fw_dump);
  1448. goto qla83xx_fw_dump_failed;
  1449. }
  1450. fw = &ha->fw_dump->isp.isp83;
  1451. qla2xxx_prep_dump(ha, ha->fw_dump);
  1452. fw->host_status = htonl(RD_REG_DWORD(&reg->host_status));
  1453. /* Pause RISC. */
  1454. rval = qla24xx_pause_risc(reg);
  1455. if (rval != QLA_SUCCESS)
  1456. goto qla83xx_fw_dump_failed_0;
  1457. WRT_REG_DWORD(&reg->iobase_addr, 0x6000);
  1458. dmp_reg = &reg->iobase_window;
  1459. reg_data = RD_REG_DWORD(dmp_reg);
  1460. WRT_REG_DWORD(dmp_reg, 0);
  1461. dmp_reg = &reg->unused_4_1[0];
  1462. reg_data = RD_REG_DWORD(dmp_reg);
  1463. WRT_REG_DWORD(dmp_reg, 0);
  1464. WRT_REG_DWORD(&reg->iobase_addr, 0x6010);
  1465. dmp_reg = &reg->unused_4_1[2];
  1466. reg_data = RD_REG_DWORD(dmp_reg);
  1467. WRT_REG_DWORD(dmp_reg, 0);
  1468. /* select PCR and disable ecc checking and correction */
  1469. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1470. RD_REG_DWORD(&reg->iobase_addr);
  1471. WRT_REG_DWORD(&reg->iobase_select, 0x60000000); /* write to F0h = PCR */
  1472. /* Host/Risc registers. */
  1473. iter_reg = fw->host_risc_reg;
  1474. iter_reg = qla24xx_read_window(reg, 0x7000, 16, iter_reg);
  1475. iter_reg = qla24xx_read_window(reg, 0x7010, 16, iter_reg);
  1476. qla24xx_read_window(reg, 0x7040, 16, iter_reg);
  1477. /* PCIe registers. */
  1478. WRT_REG_DWORD(&reg->iobase_addr, 0x7C00);
  1479. RD_REG_DWORD(&reg->iobase_addr);
  1480. WRT_REG_DWORD(&reg->iobase_window, 0x01);
  1481. dmp_reg = &reg->iobase_c4;
  1482. fw->pcie_regs[0] = htonl(RD_REG_DWORD(dmp_reg++));
  1483. fw->pcie_regs[1] = htonl(RD_REG_DWORD(dmp_reg++));
  1484. fw->pcie_regs[2] = htonl(RD_REG_DWORD(dmp_reg));
  1485. fw->pcie_regs[3] = htonl(RD_REG_DWORD(&reg->iobase_window));
  1486. WRT_REG_DWORD(&reg->iobase_window, 0x00);
  1487. RD_REG_DWORD(&reg->iobase_window);
  1488. /* Host interface registers. */
  1489. dmp_reg = &reg->flash_addr;
  1490. for (cnt = 0; cnt < sizeof(fw->host_reg) / 4; cnt++)
  1491. fw->host_reg[cnt] = htonl(RD_REG_DWORD(dmp_reg++));
  1492. /* Disable interrupts. */
  1493. WRT_REG_DWORD(&reg->ictrl, 0);
  1494. RD_REG_DWORD(&reg->ictrl);
  1495. /* Shadow registers. */
  1496. WRT_REG_DWORD(&reg->iobase_addr, 0x0F70);
  1497. RD_REG_DWORD(&reg->iobase_addr);
  1498. WRT_REG_DWORD(&reg->iobase_select, 0xB0000000);
  1499. fw->shadow_reg[0] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1500. WRT_REG_DWORD(&reg->iobase_select, 0xB0100000);
  1501. fw->shadow_reg[1] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1502. WRT_REG_DWORD(&reg->iobase_select, 0xB0200000);
  1503. fw->shadow_reg[2] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1504. WRT_REG_DWORD(&reg->iobase_select, 0xB0300000);
  1505. fw->shadow_reg[3] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1506. WRT_REG_DWORD(&reg->iobase_select, 0xB0400000);
  1507. fw->shadow_reg[4] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1508. WRT_REG_DWORD(&reg->iobase_select, 0xB0500000);
  1509. fw->shadow_reg[5] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1510. WRT_REG_DWORD(&reg->iobase_select, 0xB0600000);
  1511. fw->shadow_reg[6] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1512. WRT_REG_DWORD(&reg->iobase_select, 0xB0700000);
  1513. fw->shadow_reg[7] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1514. WRT_REG_DWORD(&reg->iobase_select, 0xB0800000);
  1515. fw->shadow_reg[8] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1516. WRT_REG_DWORD(&reg->iobase_select, 0xB0900000);
  1517. fw->shadow_reg[9] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1518. WRT_REG_DWORD(&reg->iobase_select, 0xB0A00000);
  1519. fw->shadow_reg[10] = htonl(RD_REG_DWORD(&reg->iobase_sdata));
  1520. /* RISC I/O register. */
  1521. WRT_REG_DWORD(&reg->iobase_addr, 0x0010);
  1522. fw->risc_io_reg = htonl(RD_REG_DWORD(&reg->iobase_window));
  1523. /* Mailbox registers. */
  1524. mbx_reg = &reg->mailbox0;
  1525. for (cnt = 0; cnt < sizeof(fw->mailbox_reg) / 2; cnt++)
  1526. fw->mailbox_reg[cnt] = htons(RD_REG_WORD(mbx_reg++));
  1527. /* Transfer sequence registers. */
  1528. iter_reg = fw->xseq_gp_reg;
  1529. iter_reg = qla24xx_read_window(reg, 0xBE00, 16, iter_reg);
  1530. iter_reg = qla24xx_read_window(reg, 0xBE10, 16, iter_reg);
  1531. iter_reg = qla24xx_read_window(reg, 0xBE20, 16, iter_reg);
  1532. iter_reg = qla24xx_read_window(reg, 0xBE30, 16, iter_reg);
  1533. iter_reg = qla24xx_read_window(reg, 0xBE40, 16, iter_reg);
  1534. iter_reg = qla24xx_read_window(reg, 0xBE50, 16, iter_reg);
  1535. iter_reg = qla24xx_read_window(reg, 0xBE60, 16, iter_reg);
  1536. iter_reg = qla24xx_read_window(reg, 0xBE70, 16, iter_reg);
  1537. iter_reg = qla24xx_read_window(reg, 0xBF00, 16, iter_reg);
  1538. iter_reg = qla24xx_read_window(reg, 0xBF10, 16, iter_reg);
  1539. iter_reg = qla24xx_read_window(reg, 0xBF20, 16, iter_reg);
  1540. iter_reg = qla24xx_read_window(reg, 0xBF30, 16, iter_reg);
  1541. iter_reg = qla24xx_read_window(reg, 0xBF40, 16, iter_reg);
  1542. iter_reg = qla24xx_read_window(reg, 0xBF50, 16, iter_reg);
  1543. iter_reg = qla24xx_read_window(reg, 0xBF60, 16, iter_reg);
  1544. qla24xx_read_window(reg, 0xBF70, 16, iter_reg);
  1545. iter_reg = fw->xseq_0_reg;
  1546. iter_reg = qla24xx_read_window(reg, 0xBFC0, 16, iter_reg);
  1547. iter_reg = qla24xx_read_window(reg, 0xBFD0, 16, iter_reg);
  1548. qla24xx_read_window(reg, 0xBFE0, 16, iter_reg);
  1549. qla24xx_read_window(reg, 0xBFF0, 16, fw->xseq_1_reg);
  1550. qla24xx_read_window(reg, 0xBEF0, 16, fw->xseq_2_reg);
  1551. /* Receive sequence registers. */
  1552. iter_reg = fw->rseq_gp_reg;
  1553. iter_reg = qla24xx_read_window(reg, 0xFE00, 16, iter_reg);
  1554. iter_reg = qla24xx_read_window(reg, 0xFE10, 16, iter_reg);
  1555. iter_reg = qla24xx_read_window(reg, 0xFE20, 16, iter_reg);
  1556. iter_reg = qla24xx_read_window(reg, 0xFE30, 16, iter_reg);
  1557. iter_reg = qla24xx_read_window(reg, 0xFE40, 16, iter_reg);
  1558. iter_reg = qla24xx_read_window(reg, 0xFE50, 16, iter_reg);
  1559. iter_reg = qla24xx_read_window(reg, 0xFE60, 16, iter_reg);
  1560. iter_reg = qla24xx_read_window(reg, 0xFE70, 16, iter_reg);
  1561. iter_reg = qla24xx_read_window(reg, 0xFF00, 16, iter_reg);
  1562. iter_reg = qla24xx_read_window(reg, 0xFF10, 16, iter_reg);
  1563. iter_reg = qla24xx_read_window(reg, 0xFF20, 16, iter_reg);
  1564. iter_reg = qla24xx_read_window(reg, 0xFF30, 16, iter_reg);
  1565. iter_reg = qla24xx_read_window(reg, 0xFF40, 16, iter_reg);
  1566. iter_reg = qla24xx_read_window(reg, 0xFF50, 16, iter_reg);
  1567. iter_reg = qla24xx_read_window(reg, 0xFF60, 16, iter_reg);
  1568. qla24xx_read_window(reg, 0xFF70, 16, iter_reg);
  1569. iter_reg = fw->rseq_0_reg;
  1570. iter_reg = qla24xx_read_window(reg, 0xFFC0, 16, iter_reg);
  1571. qla24xx_read_window(reg, 0xFFD0, 16, iter_reg);
  1572. qla24xx_read_window(reg, 0xFFE0, 16, fw->rseq_1_reg);
  1573. qla24xx_read_window(reg, 0xFFF0, 16, fw->rseq_2_reg);
  1574. qla24xx_read_window(reg, 0xFEF0, 16, fw->rseq_3_reg);
  1575. /* Auxiliary sequence registers. */
  1576. iter_reg = fw->aseq_gp_reg;
  1577. iter_reg = qla24xx_read_window(reg, 0xB000, 16, iter_reg);
  1578. iter_reg = qla24xx_read_window(reg, 0xB010, 16, iter_reg);
  1579. iter_reg = qla24xx_read_window(reg, 0xB020, 16, iter_reg);
  1580. iter_reg = qla24xx_read_window(reg, 0xB030, 16, iter_reg);
  1581. iter_reg = qla24xx_read_window(reg, 0xB040, 16, iter_reg);
  1582. iter_reg = qla24xx_read_window(reg, 0xB050, 16, iter_reg);
  1583. iter_reg = qla24xx_read_window(reg, 0xB060, 16, iter_reg);
  1584. iter_reg = qla24xx_read_window(reg, 0xB070, 16, iter_reg);
  1585. iter_reg = qla24xx_read_window(reg, 0xB100, 16, iter_reg);
  1586. iter_reg = qla24xx_read_window(reg, 0xB110, 16, iter_reg);
  1587. iter_reg = qla24xx_read_window(reg, 0xB120, 16, iter_reg);
  1588. iter_reg = qla24xx_read_window(reg, 0xB130, 16, iter_reg);
  1589. iter_reg = qla24xx_read_window(reg, 0xB140, 16, iter_reg);
  1590. iter_reg = qla24xx_read_window(reg, 0xB150, 16, iter_reg);
  1591. iter_reg = qla24xx_read_window(reg, 0xB160, 16, iter_reg);
  1592. qla24xx_read_window(reg, 0xB170, 16, iter_reg);
  1593. iter_reg = fw->aseq_0_reg;
  1594. iter_reg = qla24xx_read_window(reg, 0xB0C0, 16, iter_reg);
  1595. qla24xx_read_window(reg, 0xB0D0, 16, iter_reg);
  1596. qla24xx_read_window(reg, 0xB0E0, 16, fw->aseq_1_reg);
  1597. qla24xx_read_window(reg, 0xB0F0, 16, fw->aseq_2_reg);
  1598. qla24xx_read_window(reg, 0xB1F0, 16, fw->aseq_3_reg);
  1599. /* Command DMA registers. */
  1600. iter_reg = fw->cmd_dma_reg;
  1601. iter_reg = qla24xx_read_window(reg, 0x7100, 16, iter_reg);
  1602. iter_reg = qla24xx_read_window(reg, 0x7120, 16, iter_reg);
  1603. iter_reg = qla24xx_read_window(reg, 0x7130, 16, iter_reg);
  1604. qla24xx_read_window(reg, 0x71F0, 16, iter_reg);
  1605. /* Queues. */
  1606. iter_reg = fw->req0_dma_reg;
  1607. iter_reg = qla24xx_read_window(reg, 0x7200, 8, iter_reg);
  1608. dmp_reg = &reg->iobase_q;
  1609. for (cnt = 0; cnt < 7; cnt++)
  1610. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1611. iter_reg = fw->resp0_dma_reg;
  1612. iter_reg = qla24xx_read_window(reg, 0x7300, 8, iter_reg);
  1613. dmp_reg = &reg->iobase_q;
  1614. for (cnt = 0; cnt < 7; cnt++)
  1615. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1616. iter_reg = fw->req1_dma_reg;
  1617. iter_reg = qla24xx_read_window(reg, 0x7400, 8, iter_reg);
  1618. dmp_reg = &reg->iobase_q;
  1619. for (cnt = 0; cnt < 7; cnt++)
  1620. *iter_reg++ = htonl(RD_REG_DWORD(dmp_reg++));
  1621. /* Transmit DMA registers. */
  1622. iter_reg = fw->xmt0_dma_reg;
  1623. iter_reg = qla24xx_read_window(reg, 0x7600, 16, iter_reg);
  1624. qla24xx_read_window(reg, 0x7610, 16, iter_reg);
  1625. iter_reg = fw->xmt1_dma_reg;
  1626. iter_reg = qla24xx_read_window(reg, 0x7620, 16, iter_reg);
  1627. qla24xx_read_window(reg, 0x7630, 16, iter_reg);
  1628. iter_reg = fw->xmt2_dma_reg;
  1629. iter_reg = qla24xx_read_window(reg, 0x7640, 16, iter_reg);
  1630. qla24xx_read_window(reg, 0x7650, 16, iter_reg);
  1631. iter_reg = fw->xmt3_dma_reg;
  1632. iter_reg = qla24xx_read_window(reg, 0x7660, 16, iter_reg);
  1633. qla24xx_read_window(reg, 0x7670, 16, iter_reg);
  1634. iter_reg = fw->xmt4_dma_reg;
  1635. iter_reg = qla24xx_read_window(reg, 0x7680, 16, iter_reg);
  1636. qla24xx_read_window(reg, 0x7690, 16, iter_reg);
  1637. qla24xx_read_window(reg, 0x76A0, 16, fw->xmt_data_dma_reg);
  1638. /* Receive DMA registers. */
  1639. iter_reg = fw->rcvt0_data_dma_reg;
  1640. iter_reg = qla24xx_read_window(reg, 0x7700, 16, iter_reg);
  1641. qla24xx_read_window(reg, 0x7710, 16, iter_reg);
  1642. iter_reg = fw->rcvt1_data_dma_reg;
  1643. iter_reg = qla24xx_read_window(reg, 0x7720, 16, iter_reg);
  1644. qla24xx_read_window(reg, 0x7730, 16, iter_reg);
  1645. /* RISC registers. */
  1646. iter_reg = fw->risc_gp_reg;
  1647. iter_reg = qla24xx_read_window(reg, 0x0F00, 16, iter_reg);
  1648. iter_reg = qla24xx_read_window(reg, 0x0F10, 16, iter_reg);
  1649. iter_reg = qla24xx_read_window(reg, 0x0F20, 16, iter_reg);
  1650. iter_reg = qla24xx_read_window(reg, 0x0F30, 16, iter_reg);
  1651. iter_reg = qla24xx_read_window(reg, 0x0F40, 16, iter_reg);
  1652. iter_reg = qla24xx_read_window(reg, 0x0F50, 16, iter_reg);
  1653. iter_reg = qla24xx_read_window(reg, 0x0F60, 16, iter_reg);
  1654. qla24xx_read_window(reg, 0x0F70, 16, iter_reg);
  1655. /* Local memory controller registers. */
  1656. iter_reg = fw->lmc_reg;
  1657. iter_reg = qla24xx_read_window(reg, 0x3000, 16, iter_reg);
  1658. iter_reg = qla24xx_read_window(reg, 0x3010, 16, iter_reg);
  1659. iter_reg = qla24xx_read_window(reg, 0x3020, 16, iter_reg);
  1660. iter_reg = qla24xx_read_window(reg, 0x3030, 16, iter_reg);
  1661. iter_reg = qla24xx_read_window(reg, 0x3040, 16, iter_reg);
  1662. iter_reg = qla24xx_read_window(reg, 0x3050, 16, iter_reg);
  1663. iter_reg = qla24xx_read_window(reg, 0x3060, 16, iter_reg);
  1664. qla24xx_read_window(reg, 0x3070, 16, iter_reg);
  1665. /* Fibre Protocol Module registers. */
  1666. iter_reg = fw->fpm_hdw_reg;
  1667. iter_reg = qla24xx_read_window(reg, 0x4000, 16, iter_reg);
  1668. iter_reg = qla24xx_read_window(reg, 0x4010, 16, iter_reg);
  1669. iter_reg = qla24xx_read_window(reg, 0x4020, 16, iter_reg);
  1670. iter_reg = qla24xx_read_window(reg, 0x4030, 16, iter_reg);
  1671. iter_reg = qla24xx_read_window(reg, 0x4040, 16, iter_reg);
  1672. iter_reg = qla24xx_read_window(reg, 0x4050, 16, iter_reg);
  1673. iter_reg = qla24xx_read_window(reg, 0x4060, 16, iter_reg);
  1674. iter_reg = qla24xx_read_window(reg, 0x4070, 16, iter_reg);
  1675. iter_reg = qla24xx_read_window(reg, 0x4080, 16, iter_reg);
  1676. iter_reg = qla24xx_read_window(reg, 0x4090, 16, iter_reg);
  1677. iter_reg = qla24xx_read_window(reg, 0x40A0, 16, iter_reg);
  1678. iter_reg = qla24xx_read_window(reg, 0x40B0, 16, iter_reg);
  1679. iter_reg = qla24xx_read_window(reg, 0x40C0, 16, iter_reg);
  1680. iter_reg = qla24xx_read_window(reg, 0x40D0, 16, iter_reg);
  1681. iter_reg = qla24xx_read_window(reg, 0x40E0, 16, iter_reg);
  1682. qla24xx_read_window(reg, 0x40F0, 16, iter_reg);
  1683. /* RQ0 Array registers. */
  1684. iter_reg = fw->rq0_array_reg;
  1685. iter_reg = qla24xx_read_window(reg, 0x5C00, 16, iter_reg);
  1686. iter_reg = qla24xx_read_window(reg, 0x5C10, 16, iter_reg);
  1687. iter_reg = qla24xx_read_window(reg, 0x5C20, 16, iter_reg);
  1688. iter_reg = qla24xx_read_window(reg, 0x5C30, 16, iter_reg);
  1689. iter_reg = qla24xx_read_window(reg, 0x5C40, 16, iter_reg);
  1690. iter_reg = qla24xx_read_window(reg, 0x5C50, 16, iter_reg);
  1691. iter_reg = qla24xx_read_window(reg, 0x5C60, 16, iter_reg);
  1692. iter_reg = qla24xx_read_window(reg, 0x5C70, 16, iter_reg);
  1693. iter_reg = qla24xx_read_window(reg, 0x5C80, 16, iter_reg);
  1694. iter_reg = qla24xx_read_window(reg, 0x5C90, 16, iter_reg);
  1695. iter_reg = qla24xx_read_window(reg, 0x5CA0, 16, iter_reg);
  1696. iter_reg = qla24xx_read_window(reg, 0x5CB0, 16, iter_reg);
  1697. iter_reg = qla24xx_read_window(reg, 0x5CC0, 16, iter_reg);
  1698. iter_reg = qla24xx_read_window(reg, 0x5CD0, 16, iter_reg);
  1699. iter_reg = qla24xx_read_window(reg, 0x5CE0, 16, iter_reg);
  1700. qla24xx_read_window(reg, 0x5CF0, 16, iter_reg);
  1701. /* RQ1 Array registers. */
  1702. iter_reg = fw->rq1_array_reg;
  1703. iter_reg = qla24xx_read_window(reg, 0x5D00, 16, iter_reg);
  1704. iter_reg = qla24xx_read_window(reg, 0x5D10, 16, iter_reg);
  1705. iter_reg = qla24xx_read_window(reg, 0x5D20, 16, iter_reg);
  1706. iter_reg = qla24xx_read_window(reg, 0x5D30, 16, iter_reg);
  1707. iter_reg = qla24xx_read_window(reg, 0x5D40, 16, iter_reg);
  1708. iter_reg = qla24xx_read_window(reg, 0x5D50, 16, iter_reg);
  1709. iter_reg = qla24xx_read_window(reg, 0x5D60, 16, iter_reg);
  1710. iter_reg = qla24xx_read_window(reg, 0x5D70, 16, iter_reg);
  1711. iter_reg = qla24xx_read_window(reg, 0x5D80, 16, iter_reg);
  1712. iter_reg = qla24xx_read_window(reg, 0x5D90, 16, iter_reg);
  1713. iter_reg = qla24xx_read_window(reg, 0x5DA0, 16, iter_reg);
  1714. iter_reg = qla24xx_read_window(reg, 0x5DB0, 16, iter_reg);
  1715. iter_reg = qla24xx_read_window(reg, 0x5DC0, 16, iter_reg);
  1716. iter_reg = qla24xx_read_window(reg, 0x5DD0, 16, iter_reg);
  1717. iter_reg = qla24xx_read_window(reg, 0x5DE0, 16, iter_reg);
  1718. qla24xx_read_window(reg, 0x5DF0, 16, iter_reg);
  1719. /* RP0 Array registers. */
  1720. iter_reg = fw->rp0_array_reg;
  1721. iter_reg = qla24xx_read_window(reg, 0x5E00, 16, iter_reg);
  1722. iter_reg = qla24xx_read_window(reg, 0x5E10, 16, iter_reg);
  1723. iter_reg = qla24xx_read_window(reg, 0x5E20, 16, iter_reg);
  1724. iter_reg = qla24xx_read_window(reg, 0x5E30, 16, iter_reg);
  1725. iter_reg = qla24xx_read_window(reg, 0x5E40, 16, iter_reg);
  1726. iter_reg = qla24xx_read_window(reg, 0x5E50, 16, iter_reg);
  1727. iter_reg = qla24xx_read_window(reg, 0x5E60, 16, iter_reg);
  1728. iter_reg = qla24xx_read_window(reg, 0x5E70, 16, iter_reg);
  1729. iter_reg = qla24xx_read_window(reg, 0x5E80, 16, iter_reg);
  1730. iter_reg = qla24xx_read_window(reg, 0x5E90, 16, iter_reg);
  1731. iter_reg = qla24xx_read_window(reg, 0x5EA0, 16, iter_reg);
  1732. iter_reg = qla24xx_read_window(reg, 0x5EB0, 16, iter_reg);
  1733. iter_reg = qla24xx_read_window(reg, 0x5EC0, 16, iter_reg);
  1734. iter_reg = qla24xx_read_window(reg, 0x5ED0, 16, iter_reg);
  1735. iter_reg = qla24xx_read_window(reg, 0x5EE0, 16, iter_reg);
  1736. qla24xx_read_window(reg, 0x5EF0, 16, iter_reg);
  1737. /* RP1 Array registers. */
  1738. iter_reg = fw->rp1_array_reg;
  1739. iter_reg = qla24xx_read_window(reg, 0x5F00, 16, iter_reg);
  1740. iter_reg = qla24xx_read_window(reg, 0x5F10, 16, iter_reg);
  1741. iter_reg = qla24xx_read_window(reg, 0x5F20, 16, iter_reg);
  1742. iter_reg = qla24xx_read_window(reg, 0x5F30, 16, iter_reg);
  1743. iter_reg = qla24xx_read_window(reg, 0x5F40, 16, iter_reg);
  1744. iter_reg = qla24xx_read_window(reg, 0x5F50, 16, iter_reg);
  1745. iter_reg = qla24xx_read_window(reg, 0x5F60, 16, iter_reg);
  1746. iter_reg = qla24xx_read_window(reg, 0x5F70, 16, iter_reg);
  1747. iter_reg = qla24xx_read_window(reg, 0x5F80, 16, iter_reg);
  1748. iter_reg = qla24xx_read_window(reg, 0x5F90, 16, iter_reg);
  1749. iter_reg = qla24xx_read_window(reg, 0x5FA0, 16, iter_reg);
  1750. iter_reg = qla24xx_read_window(reg, 0x5FB0, 16, iter_reg);
  1751. iter_reg = qla24xx_read_window(reg, 0x5FC0, 16, iter_reg);
  1752. iter_reg = qla24xx_read_window(reg, 0x5FD0, 16, iter_reg);
  1753. iter_reg = qla24xx_read_window(reg, 0x5FE0, 16, iter_reg);
  1754. qla24xx_read_window(reg, 0x5FF0, 16, iter_reg);
  1755. iter_reg = fw->at0_array_reg;
  1756. iter_reg = qla24xx_read_window(reg, 0x7080, 16, iter_reg);
  1757. iter_reg = qla24xx_read_window(reg, 0x7090, 16, iter_reg);
  1758. iter_reg = qla24xx_read_window(reg, 0x70A0, 16, iter_reg);
  1759. iter_reg = qla24xx_read_window(reg, 0x70B0, 16, iter_reg);
  1760. iter_reg = qla24xx_read_window(reg, 0x70C0, 16, iter_reg);
  1761. iter_reg = qla24xx_read_window(reg, 0x70D0, 16, iter_reg);
  1762. iter_reg = qla24xx_read_window(reg, 0x70E0, 16, iter_reg);
  1763. qla24xx_read_window(reg, 0x70F0, 16, iter_reg);
  1764. /* I/O Queue Control registers. */
  1765. qla24xx_read_window(reg, 0x7800, 16, fw->queue_control_reg);
  1766. /* Frame Buffer registers. */
  1767. iter_reg = fw->fb_hdw_reg;
  1768. iter_reg = qla24xx_read_window(reg, 0x6000, 16, iter_reg);
  1769. iter_reg = qla24xx_read_window(reg, 0x6010, 16, iter_reg);
  1770. iter_reg = qla24xx_read_window(reg, 0x6020, 16, iter_reg);
  1771. iter_reg = qla24xx_read_window(reg, 0x6030, 16, iter_reg);
  1772. iter_reg = qla24xx_read_window(reg, 0x6040, 16, iter_reg);
  1773. iter_reg = qla24xx_read_window(reg, 0x6060, 16, iter_reg);
  1774. iter_reg = qla24xx_read_window(reg, 0x6070, 16, iter_reg);
  1775. iter_reg = qla24xx_read_window(reg, 0x6100, 16, iter_reg);
  1776. iter_reg = qla24xx_read_window(reg, 0x6130, 16, iter_reg);
  1777. iter_reg = qla24xx_read_window(reg, 0x6150, 16, iter_reg);
  1778. iter_reg = qla24xx_read_window(reg, 0x6170, 16, iter_reg);
  1779. iter_reg = qla24xx_read_window(reg, 0x6190, 16, iter_reg);
  1780. iter_reg = qla24xx_read_window(reg, 0x61B0, 16, iter_reg);
  1781. iter_reg = qla24xx_read_window(reg, 0x61C0, 16, iter_reg);
  1782. iter_reg = qla24xx_read_window(reg, 0x6530, 16, iter_reg);
  1783. iter_reg = qla24xx_read_window(reg, 0x6540, 16, iter_reg);
  1784. iter_reg = qla24xx_read_window(reg, 0x6550, 16, iter_reg);
  1785. iter_reg = qla24xx_read_window(reg, 0x6560, 16, iter_reg);
  1786. iter_reg = qla24xx_read_window(reg, 0x6570, 16, iter_reg);
  1787. iter_reg = qla24xx_read_window(reg, 0x6580, 16, iter_reg);
  1788. iter_reg = qla24xx_read_window(reg, 0x6590, 16, iter_reg);
  1789. iter_reg = qla24xx_read_window(reg, 0x65A0, 16, iter_reg);
  1790. iter_reg = qla24xx_read_window(reg, 0x65B0, 16, iter_reg);
  1791. iter_reg = qla24xx_read_window(reg, 0x65C0, 16, iter_reg);
  1792. iter_reg = qla24xx_read_window(reg, 0x65D0, 16, iter_reg);
  1793. iter_reg = qla24xx_read_window(reg, 0x65E0, 16, iter_reg);
  1794. qla24xx_read_window(reg, 0x6F00, 16, iter_reg);
  1795. /* Multi queue registers */
  1796. nxt_chain = qla25xx_copy_mq(ha, (void *)ha->fw_dump + ha->chain_offset,
  1797. &last_chain);
  1798. rval = qla24xx_soft_reset(ha);
  1799. if (rval != QLA_SUCCESS) {
  1800. ql_log(ql_log_warn, vha, 0xd00e,
  1801. "SOFT RESET FAILED, forcing continuation of dump!!!\n");
  1802. rval = QLA_SUCCESS;
  1803. ql_log(ql_log_warn, vha, 0xd00f, "try a bigger hammer!!!\n");
  1804. WRT_REG_DWORD(&reg->hccr, HCCRX_SET_RISC_RESET);
  1805. RD_REG_DWORD(&reg->hccr);
  1806. WRT_REG_DWORD(&reg->hccr, HCCRX_REL_RISC_PAUSE);
  1807. RD_REG_DWORD(&reg->hccr);
  1808. WRT_REG_DWORD(&reg->hccr, HCCRX_CLR_RISC_RESET);
  1809. RD_REG_DWORD(&reg->hccr);
  1810. for (cnt = 30000; cnt && (RD_REG_WORD(&reg->mailbox0)); cnt--)
  1811. udelay(5);
  1812. if (!cnt) {
  1813. nxt = fw->code_ram;
  1814. nxt += sizeof(fw->code_ram),
  1815. nxt += (ha->fw_memory_size - 0x100000 + 1);
  1816. goto copy_queue;
  1817. } else
  1818. ql_log(ql_log_warn, vha, 0xd010,
  1819. "bigger hammer success?\n");
  1820. }
  1821. rval = qla24xx_dump_memory(ha, fw->code_ram, sizeof(fw->code_ram),
  1822. &nxt);
  1823. if (rval != QLA_SUCCESS)
  1824. goto qla83xx_fw_dump_failed_0;
  1825. copy_queue:
  1826. nxt = qla2xxx_copy_queues(ha, nxt);
  1827. nxt = qla24xx_copy_eft(ha, nxt);
  1828. /* Chain entries -- started with MQ. */
  1829. nxt_chain = qla25xx_copy_fce(ha, nxt_chain, &last_chain);
  1830. nxt_chain = qla25xx_copy_mqueues(ha, nxt_chain, &last_chain);
  1831. if (last_chain) {
  1832. ha->fw_dump->version |= __constant_htonl(DUMP_CHAIN_VARIANT);
  1833. *last_chain |= __constant_htonl(DUMP_CHAIN_LAST);
  1834. }
  1835. /* Adjust valid length. */
  1836. ha->fw_dump_len = (nxt_chain - (void *)ha->fw_dump);
  1837. qla83xx_fw_dump_failed_0:
  1838. qla2xxx_dump_post_process(base_vha, rval);
  1839. qla83xx_fw_dump_failed:
  1840. if (!hardware_locked)
  1841. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1842. }
  1843. /****************************************************************************/
  1844. /* Driver Debug Functions. */
  1845. /****************************************************************************/
  1846. static inline int
  1847. ql_mask_match(uint32_t level)
  1848. {
  1849. if (ql2xextended_error_logging == 1)
  1850. ql2xextended_error_logging = QL_DBG_DEFAULT1_MASK;
  1851. return (level & ql2xextended_error_logging) == level;
  1852. }
  1853. /*
  1854. * This function is for formatting and logging debug information.
  1855. * It is to be used when vha is available. It formats the message
  1856. * and logs it to the messages file.
  1857. * parameters:
  1858. * level: The level of the debug messages to be printed.
  1859. * If ql2xextended_error_logging value is correctly set,
  1860. * this message will appear in the messages file.
  1861. * vha: Pointer to the scsi_qla_host_t.
  1862. * id: This is a unique identifier for the level. It identifies the
  1863. * part of the code from where the message originated.
  1864. * msg: The message to be displayed.
  1865. */
  1866. void
  1867. ql_dbg(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1868. {
  1869. va_list va;
  1870. struct va_format vaf;
  1871. if (!ql_mask_match(level))
  1872. return;
  1873. va_start(va, fmt);
  1874. vaf.fmt = fmt;
  1875. vaf.va = &va;
  1876. if (vha != NULL) {
  1877. const struct pci_dev *pdev = vha->hw->pdev;
  1878. /* <module-name> <pci-name> <msg-id>:<host> Message */
  1879. pr_warn("%s [%s]-%04x:%ld: %pV",
  1880. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset,
  1881. vha->host_no, &vaf);
  1882. } else {
  1883. pr_warn("%s [%s]-%04x: : %pV",
  1884. QL_MSGHDR, "0000:00:00.0", id + ql_dbg_offset, &vaf);
  1885. }
  1886. va_end(va);
  1887. }
  1888. /*
  1889. * This function is for formatting and logging debug information.
  1890. * It is to be used when vha is not available and pci is availble,
  1891. * i.e., before host allocation. It formats the message and logs it
  1892. * to the messages file.
  1893. * parameters:
  1894. * level: The level of the debug messages to be printed.
  1895. * If ql2xextended_error_logging value is correctly set,
  1896. * this message will appear in the messages file.
  1897. * pdev: Pointer to the struct pci_dev.
  1898. * id: This is a unique id for the level. It identifies the part
  1899. * of the code from where the message originated.
  1900. * msg: The message to be displayed.
  1901. */
  1902. void
  1903. ql_dbg_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1904. const char *fmt, ...)
  1905. {
  1906. va_list va;
  1907. struct va_format vaf;
  1908. if (pdev == NULL)
  1909. return;
  1910. if (!ql_mask_match(level))
  1911. return;
  1912. va_start(va, fmt);
  1913. vaf.fmt = fmt;
  1914. vaf.va = &va;
  1915. /* <module-name> <dev-name>:<msg-id> Message */
  1916. pr_warn("%s [%s]-%04x: : %pV",
  1917. QL_MSGHDR, dev_name(&(pdev->dev)), id + ql_dbg_offset, &vaf);
  1918. va_end(va);
  1919. }
  1920. /*
  1921. * This function is for formatting and logging log messages.
  1922. * It is to be used when vha is available. It formats the message
  1923. * and logs it to the messages file. All the messages will be logged
  1924. * irrespective of value of ql2xextended_error_logging.
  1925. * parameters:
  1926. * level: The level of the log messages to be printed in the
  1927. * messages file.
  1928. * vha: Pointer to the scsi_qla_host_t
  1929. * id: This is a unique id for the level. It identifies the
  1930. * part of the code from where the message originated.
  1931. * msg: The message to be displayed.
  1932. */
  1933. void
  1934. ql_log(uint32_t level, scsi_qla_host_t *vha, int32_t id, const char *fmt, ...)
  1935. {
  1936. va_list va;
  1937. struct va_format vaf;
  1938. char pbuf[128];
  1939. if (level > ql_errlev)
  1940. return;
  1941. if (vha != NULL) {
  1942. const struct pci_dev *pdev = vha->hw->pdev;
  1943. /* <module-name> <msg-id>:<host> Message */
  1944. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x:%ld: ",
  1945. QL_MSGHDR, dev_name(&(pdev->dev)), id, vha->host_no);
  1946. } else {
  1947. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1948. QL_MSGHDR, "0000:00:00.0", id);
  1949. }
  1950. pbuf[sizeof(pbuf) - 1] = 0;
  1951. va_start(va, fmt);
  1952. vaf.fmt = fmt;
  1953. vaf.va = &va;
  1954. switch (level) {
  1955. case ql_log_fatal: /* FATAL LOG */
  1956. pr_crit("%s%pV", pbuf, &vaf);
  1957. break;
  1958. case ql_log_warn:
  1959. pr_err("%s%pV", pbuf, &vaf);
  1960. break;
  1961. case ql_log_info:
  1962. pr_warn("%s%pV", pbuf, &vaf);
  1963. break;
  1964. default:
  1965. pr_info("%s%pV", pbuf, &vaf);
  1966. break;
  1967. }
  1968. va_end(va);
  1969. }
  1970. /*
  1971. * This function is for formatting and logging log messages.
  1972. * It is to be used when vha is not available and pci is availble,
  1973. * i.e., before host allocation. It formats the message and logs
  1974. * it to the messages file. All the messages are logged irrespective
  1975. * of the value of ql2xextended_error_logging.
  1976. * parameters:
  1977. * level: The level of the log messages to be printed in the
  1978. * messages file.
  1979. * pdev: Pointer to the struct pci_dev.
  1980. * id: This is a unique id for the level. It identifies the
  1981. * part of the code from where the message originated.
  1982. * msg: The message to be displayed.
  1983. */
  1984. void
  1985. ql_log_pci(uint32_t level, struct pci_dev *pdev, int32_t id,
  1986. const char *fmt, ...)
  1987. {
  1988. va_list va;
  1989. struct va_format vaf;
  1990. char pbuf[128];
  1991. if (pdev == NULL)
  1992. return;
  1993. if (level > ql_errlev)
  1994. return;
  1995. /* <module-name> <dev-name>:<msg-id> Message */
  1996. snprintf(pbuf, sizeof(pbuf), "%s [%s]-%04x: : ",
  1997. QL_MSGHDR, dev_name(&(pdev->dev)), id);
  1998. pbuf[sizeof(pbuf) - 1] = 0;
  1999. va_start(va, fmt);
  2000. vaf.fmt = fmt;
  2001. vaf.va = &va;
  2002. switch (level) {
  2003. case ql_log_fatal: /* FATAL LOG */
  2004. pr_crit("%s%pV", pbuf, &vaf);
  2005. break;
  2006. case ql_log_warn:
  2007. pr_err("%s%pV", pbuf, &vaf);
  2008. break;
  2009. case ql_log_info:
  2010. pr_warn("%s%pV", pbuf, &vaf);
  2011. break;
  2012. default:
  2013. pr_info("%s%pV", pbuf, &vaf);
  2014. break;
  2015. }
  2016. va_end(va);
  2017. }
  2018. void
  2019. ql_dump_regs(uint32_t level, scsi_qla_host_t *vha, int32_t id)
  2020. {
  2021. int i;
  2022. struct qla_hw_data *ha = vha->hw;
  2023. struct device_reg_2xxx __iomem *reg = &ha->iobase->isp;
  2024. struct device_reg_24xx __iomem *reg24 = &ha->iobase->isp24;
  2025. struct device_reg_82xx __iomem *reg82 = &ha->iobase->isp82;
  2026. uint16_t __iomem *mbx_reg;
  2027. if (!ql_mask_match(level))
  2028. return;
  2029. if (IS_QLA82XX(ha))
  2030. mbx_reg = &reg82->mailbox_in[0];
  2031. else if (IS_FWI2_CAPABLE(ha))
  2032. mbx_reg = &reg24->mailbox0;
  2033. else
  2034. mbx_reg = MAILBOX_REG(ha, reg, 0);
  2035. ql_dbg(level, vha, id, "Mailbox registers:\n");
  2036. for (i = 0; i < 6; i++)
  2037. ql_dbg(level, vha, id,
  2038. "mbox[%d] 0x%04x\n", i, RD_REG_WORD(mbx_reg++));
  2039. }
  2040. void
  2041. ql_dump_buffer(uint32_t level, scsi_qla_host_t *vha, int32_t id,
  2042. uint8_t *b, uint32_t size)
  2043. {
  2044. uint32_t cnt;
  2045. uint8_t c;
  2046. if (!ql_mask_match(level))
  2047. return;
  2048. ql_dbg(level, vha, id, " 0 1 2 3 4 5 6 7 8 "
  2049. "9 Ah Bh Ch Dh Eh Fh\n");
  2050. ql_dbg(level, vha, id, "----------------------------------"
  2051. "----------------------------\n");
  2052. ql_dbg(level, vha, id, " ");
  2053. for (cnt = 0; cnt < size;) {
  2054. c = *b++;
  2055. printk("%02x", (uint32_t) c);
  2056. cnt++;
  2057. if (!(cnt % 16))
  2058. printk("\n");
  2059. else
  2060. printk(" ");
  2061. }
  2062. if (cnt % 16)
  2063. ql_dbg(level, vha, id, "\n");
  2064. }