bnx2.c 213 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759
  1. /* bnx2.c: Broadcom NX2 network driver.
  2. *
  3. * Copyright (c) 2004-2011 Broadcom Corporation
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation.
  8. *
  9. * Written by: Michael Chan (mchan@broadcom.com)
  10. */
  11. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/stringify.h>
  15. #include <linux/kernel.h>
  16. #include <linux/timer.h>
  17. #include <linux/errno.h>
  18. #include <linux/ioport.h>
  19. #include <linux/slab.h>
  20. #include <linux/vmalloc.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/pci.h>
  23. #include <linux/init.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/etherdevice.h>
  26. #include <linux/skbuff.h>
  27. #include <linux/dma-mapping.h>
  28. #include <linux/bitops.h>
  29. #include <asm/io.h>
  30. #include <asm/irq.h>
  31. #include <linux/delay.h>
  32. #include <asm/byteorder.h>
  33. #include <asm/page.h>
  34. #include <linux/time.h>
  35. #include <linux/ethtool.h>
  36. #include <linux/mii.h>
  37. #include <linux/if.h>
  38. #include <linux/if_vlan.h>
  39. #include <net/ip.h>
  40. #include <net/tcp.h>
  41. #include <net/checksum.h>
  42. #include <linux/workqueue.h>
  43. #include <linux/crc32.h>
  44. #include <linux/prefetch.h>
  45. #include <linux/cache.h>
  46. #include <linux/firmware.h>
  47. #include <linux/log2.h>
  48. #include <linux/aer.h>
  49. #if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
  50. #define BCM_CNIC 1
  51. #include "cnic_if.h"
  52. #endif
  53. #include "bnx2.h"
  54. #include "bnx2_fw.h"
  55. #define DRV_MODULE_NAME "bnx2"
  56. #define DRV_MODULE_VERSION "2.2.1"
  57. #define DRV_MODULE_RELDATE "Dec 18, 2011"
  58. #define FW_MIPS_FILE_06 "bnx2/bnx2-mips-06-6.2.3.fw"
  59. #define FW_RV2P_FILE_06 "bnx2/bnx2-rv2p-06-6.0.15.fw"
  60. #define FW_MIPS_FILE_09 "bnx2/bnx2-mips-09-6.2.1b.fw"
  61. #define FW_RV2P_FILE_09_Ax "bnx2/bnx2-rv2p-09ax-6.0.17.fw"
  62. #define FW_RV2P_FILE_09 "bnx2/bnx2-rv2p-09-6.0.17.fw"
  63. #define RUN_AT(x) (jiffies + (x))
  64. /* Time in jiffies before concluding the transmitter is hung. */
  65. #define TX_TIMEOUT (5*HZ)
  66. static char version[] __devinitdata =
  67. "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  68. MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
  69. MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709/5716 Driver");
  70. MODULE_LICENSE("GPL");
  71. MODULE_VERSION(DRV_MODULE_VERSION);
  72. MODULE_FIRMWARE(FW_MIPS_FILE_06);
  73. MODULE_FIRMWARE(FW_RV2P_FILE_06);
  74. MODULE_FIRMWARE(FW_MIPS_FILE_09);
  75. MODULE_FIRMWARE(FW_RV2P_FILE_09);
  76. MODULE_FIRMWARE(FW_RV2P_FILE_09_Ax);
  77. static int disable_msi = 0;
  78. module_param(disable_msi, int, 0);
  79. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  80. typedef enum {
  81. BCM5706 = 0,
  82. NC370T,
  83. NC370I,
  84. BCM5706S,
  85. NC370F,
  86. BCM5708,
  87. BCM5708S,
  88. BCM5709,
  89. BCM5709S,
  90. BCM5716,
  91. BCM5716S,
  92. } board_t;
  93. /* indexed by board_t, above */
  94. static struct {
  95. char *name;
  96. } board_info[] __devinitdata = {
  97. { "Broadcom NetXtreme II BCM5706 1000Base-T" },
  98. { "HP NC370T Multifunction Gigabit Server Adapter" },
  99. { "HP NC370i Multifunction Gigabit Server Adapter" },
  100. { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
  101. { "HP NC370F Multifunction Gigabit Server Adapter" },
  102. { "Broadcom NetXtreme II BCM5708 1000Base-T" },
  103. { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
  104. { "Broadcom NetXtreme II BCM5709 1000Base-T" },
  105. { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
  106. { "Broadcom NetXtreme II BCM5716 1000Base-T" },
  107. { "Broadcom NetXtreme II BCM5716 1000Base-SX" },
  108. };
  109. static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
  110. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  111. PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
  112. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  113. PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
  114. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
  115. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
  116. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
  117. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
  118. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  119. PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
  120. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
  121. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
  122. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
  123. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
  124. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
  125. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
  126. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
  127. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
  128. { PCI_VENDOR_ID_BROADCOM, 0x163b,
  129. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
  130. { PCI_VENDOR_ID_BROADCOM, 0x163c,
  131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716S },
  132. { 0, }
  133. };
  134. static const struct flash_spec flash_table[] =
  135. {
  136. #define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
  137. #define NONBUFFERED_FLAGS (BNX2_NV_WREN)
  138. /* Slow EEPROM */
  139. {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
  140. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  141. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  142. "EEPROM - slow"},
  143. /* Expansion entry 0001 */
  144. {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
  145. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  146. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  147. "Entry 0001"},
  148. /* Saifun SA25F010 (non-buffered flash) */
  149. /* strap, cfg1, & write1 need updates */
  150. {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
  151. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  152. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
  153. "Non-buffered flash (128kB)"},
  154. /* Saifun SA25F020 (non-buffered flash) */
  155. /* strap, cfg1, & write1 need updates */
  156. {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
  157. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  158. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
  159. "Non-buffered flash (256kB)"},
  160. /* Expansion entry 0100 */
  161. {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
  162. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  163. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  164. "Entry 0100"},
  165. /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
  166. {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
  167. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  168. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
  169. "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
  170. /* Entry 0110: ST M45PE20 (non-buffered flash)*/
  171. {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
  172. NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
  173. ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
  174. "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
  175. /* Saifun SA25F005 (non-buffered flash) */
  176. /* strap, cfg1, & write1 need updates */
  177. {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
  178. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  179. SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
  180. "Non-buffered flash (64kB)"},
  181. /* Fast EEPROM */
  182. {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
  183. BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
  184. SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
  185. "EEPROM - fast"},
  186. /* Expansion entry 1001 */
  187. {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
  188. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  189. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  190. "Entry 1001"},
  191. /* Expansion entry 1010 */
  192. {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
  193. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  194. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  195. "Entry 1010"},
  196. /* ATMEL AT45DB011B (buffered flash) */
  197. {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
  198. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  199. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
  200. "Buffered flash (128kB)"},
  201. /* Expansion entry 1100 */
  202. {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
  203. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  204. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  205. "Entry 1100"},
  206. /* Expansion entry 1101 */
  207. {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
  208. NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
  209. SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
  210. "Entry 1101"},
  211. /* Ateml Expansion entry 1110 */
  212. {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
  213. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  214. BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
  215. "Entry 1110 (Atmel)"},
  216. /* ATMEL AT45DB021B (buffered flash) */
  217. {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
  218. BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
  219. BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
  220. "Buffered flash (256kB)"},
  221. };
  222. static const struct flash_spec flash_5709 = {
  223. .flags = BNX2_NV_BUFFERED,
  224. .page_bits = BCM5709_FLASH_PAGE_BITS,
  225. .page_size = BCM5709_FLASH_PAGE_SIZE,
  226. .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
  227. .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
  228. .name = "5709 Buffered flash (256kB)",
  229. };
  230. MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
  231. static void bnx2_init_napi(struct bnx2 *bp);
  232. static void bnx2_del_napi(struct bnx2 *bp);
  233. static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
  234. {
  235. u32 diff;
  236. /* Tell compiler to fetch tx_prod and tx_cons from memory. */
  237. barrier();
  238. /* The ring uses 256 indices for 255 entries, one of them
  239. * needs to be skipped.
  240. */
  241. diff = txr->tx_prod - txr->tx_cons;
  242. if (unlikely(diff >= TX_DESC_CNT)) {
  243. diff &= 0xffff;
  244. if (diff == TX_DESC_CNT)
  245. diff = MAX_TX_DESC_CNT;
  246. }
  247. return bp->tx_ring_size - diff;
  248. }
  249. static u32
  250. bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
  251. {
  252. u32 val;
  253. spin_lock_bh(&bp->indirect_lock);
  254. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  255. val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
  256. spin_unlock_bh(&bp->indirect_lock);
  257. return val;
  258. }
  259. static void
  260. bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
  261. {
  262. spin_lock_bh(&bp->indirect_lock);
  263. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
  264. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
  265. spin_unlock_bh(&bp->indirect_lock);
  266. }
  267. static void
  268. bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
  269. {
  270. bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
  271. }
  272. static u32
  273. bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
  274. {
  275. return bnx2_reg_rd_ind(bp, bp->shmem_base + offset);
  276. }
  277. static void
  278. bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
  279. {
  280. offset += cid_addr;
  281. spin_lock_bh(&bp->indirect_lock);
  282. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  283. int i;
  284. REG_WR(bp, BNX2_CTX_CTX_DATA, val);
  285. REG_WR(bp, BNX2_CTX_CTX_CTRL,
  286. offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
  287. for (i = 0; i < 5; i++) {
  288. val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
  289. if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
  290. break;
  291. udelay(5);
  292. }
  293. } else {
  294. REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
  295. REG_WR(bp, BNX2_CTX_DATA, val);
  296. }
  297. spin_unlock_bh(&bp->indirect_lock);
  298. }
  299. #ifdef BCM_CNIC
  300. static int
  301. bnx2_drv_ctl(struct net_device *dev, struct drv_ctl_info *info)
  302. {
  303. struct bnx2 *bp = netdev_priv(dev);
  304. struct drv_ctl_io *io = &info->data.io;
  305. switch (info->cmd) {
  306. case DRV_CTL_IO_WR_CMD:
  307. bnx2_reg_wr_ind(bp, io->offset, io->data);
  308. break;
  309. case DRV_CTL_IO_RD_CMD:
  310. io->data = bnx2_reg_rd_ind(bp, io->offset);
  311. break;
  312. case DRV_CTL_CTX_WR_CMD:
  313. bnx2_ctx_wr(bp, io->cid_addr, io->offset, io->data);
  314. break;
  315. default:
  316. return -EINVAL;
  317. }
  318. return 0;
  319. }
  320. static void bnx2_setup_cnic_irq_info(struct bnx2 *bp)
  321. {
  322. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  323. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  324. int sb_id;
  325. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  326. cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
  327. bnapi->cnic_present = 0;
  328. sb_id = bp->irq_nvecs;
  329. cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
  330. } else {
  331. cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
  332. bnapi->cnic_tag = bnapi->last_status_idx;
  333. bnapi->cnic_present = 1;
  334. sb_id = 0;
  335. cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
  336. }
  337. cp->irq_arr[0].vector = bp->irq_tbl[sb_id].vector;
  338. cp->irq_arr[0].status_blk = (void *)
  339. ((unsigned long) bnapi->status_blk.msi +
  340. (BNX2_SBLK_MSIX_ALIGN_SIZE * sb_id));
  341. cp->irq_arr[0].status_blk_num = sb_id;
  342. cp->num_irq = 1;
  343. }
  344. static int bnx2_register_cnic(struct net_device *dev, struct cnic_ops *ops,
  345. void *data)
  346. {
  347. struct bnx2 *bp = netdev_priv(dev);
  348. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  349. if (ops == NULL)
  350. return -EINVAL;
  351. if (cp->drv_state & CNIC_DRV_STATE_REGD)
  352. return -EBUSY;
  353. if (!bnx2_reg_rd_ind(bp, BNX2_FW_MAX_ISCSI_CONN))
  354. return -ENODEV;
  355. bp->cnic_data = data;
  356. rcu_assign_pointer(bp->cnic_ops, ops);
  357. cp->num_irq = 0;
  358. cp->drv_state = CNIC_DRV_STATE_REGD;
  359. bnx2_setup_cnic_irq_info(bp);
  360. return 0;
  361. }
  362. static int bnx2_unregister_cnic(struct net_device *dev)
  363. {
  364. struct bnx2 *bp = netdev_priv(dev);
  365. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  366. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  367. mutex_lock(&bp->cnic_lock);
  368. cp->drv_state = 0;
  369. bnapi->cnic_present = 0;
  370. RCU_INIT_POINTER(bp->cnic_ops, NULL);
  371. mutex_unlock(&bp->cnic_lock);
  372. synchronize_rcu();
  373. return 0;
  374. }
  375. struct cnic_eth_dev *bnx2_cnic_probe(struct net_device *dev)
  376. {
  377. struct bnx2 *bp = netdev_priv(dev);
  378. struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
  379. if (!cp->max_iscsi_conn)
  380. return NULL;
  381. cp->drv_owner = THIS_MODULE;
  382. cp->chip_id = bp->chip_id;
  383. cp->pdev = bp->pdev;
  384. cp->io_base = bp->regview;
  385. cp->drv_ctl = bnx2_drv_ctl;
  386. cp->drv_register_cnic = bnx2_register_cnic;
  387. cp->drv_unregister_cnic = bnx2_unregister_cnic;
  388. return cp;
  389. }
  390. EXPORT_SYMBOL(bnx2_cnic_probe);
  391. static void
  392. bnx2_cnic_stop(struct bnx2 *bp)
  393. {
  394. struct cnic_ops *c_ops;
  395. struct cnic_ctl_info info;
  396. mutex_lock(&bp->cnic_lock);
  397. c_ops = rcu_dereference_protected(bp->cnic_ops,
  398. lockdep_is_held(&bp->cnic_lock));
  399. if (c_ops) {
  400. info.cmd = CNIC_CTL_STOP_CMD;
  401. c_ops->cnic_ctl(bp->cnic_data, &info);
  402. }
  403. mutex_unlock(&bp->cnic_lock);
  404. }
  405. static void
  406. bnx2_cnic_start(struct bnx2 *bp)
  407. {
  408. struct cnic_ops *c_ops;
  409. struct cnic_ctl_info info;
  410. mutex_lock(&bp->cnic_lock);
  411. c_ops = rcu_dereference_protected(bp->cnic_ops,
  412. lockdep_is_held(&bp->cnic_lock));
  413. if (c_ops) {
  414. if (!(bp->flags & BNX2_FLAG_USING_MSIX)) {
  415. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  416. bnapi->cnic_tag = bnapi->last_status_idx;
  417. }
  418. info.cmd = CNIC_CTL_START_CMD;
  419. c_ops->cnic_ctl(bp->cnic_data, &info);
  420. }
  421. mutex_unlock(&bp->cnic_lock);
  422. }
  423. #else
  424. static void
  425. bnx2_cnic_stop(struct bnx2 *bp)
  426. {
  427. }
  428. static void
  429. bnx2_cnic_start(struct bnx2 *bp)
  430. {
  431. }
  432. #endif
  433. static int
  434. bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
  435. {
  436. u32 val1;
  437. int i, ret;
  438. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  439. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  440. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  441. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  442. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  443. udelay(40);
  444. }
  445. val1 = (bp->phy_addr << 21) | (reg << 16) |
  446. BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
  447. BNX2_EMAC_MDIO_COMM_START_BUSY;
  448. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  449. for (i = 0; i < 50; i++) {
  450. udelay(10);
  451. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  452. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  453. udelay(5);
  454. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  455. val1 &= BNX2_EMAC_MDIO_COMM_DATA;
  456. break;
  457. }
  458. }
  459. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
  460. *val = 0x0;
  461. ret = -EBUSY;
  462. }
  463. else {
  464. *val = val1;
  465. ret = 0;
  466. }
  467. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  468. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  469. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  470. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  471. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  472. udelay(40);
  473. }
  474. return ret;
  475. }
  476. static int
  477. bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
  478. {
  479. u32 val1;
  480. int i, ret;
  481. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  482. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  483. val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  484. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  485. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  486. udelay(40);
  487. }
  488. val1 = (bp->phy_addr << 21) | (reg << 16) | val |
  489. BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
  490. BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
  491. REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
  492. for (i = 0; i < 50; i++) {
  493. udelay(10);
  494. val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
  495. if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
  496. udelay(5);
  497. break;
  498. }
  499. }
  500. if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
  501. ret = -EBUSY;
  502. else
  503. ret = 0;
  504. if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
  505. val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  506. val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
  507. REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
  508. REG_RD(bp, BNX2_EMAC_MDIO_MODE);
  509. udelay(40);
  510. }
  511. return ret;
  512. }
  513. static void
  514. bnx2_disable_int(struct bnx2 *bp)
  515. {
  516. int i;
  517. struct bnx2_napi *bnapi;
  518. for (i = 0; i < bp->irq_nvecs; i++) {
  519. bnapi = &bp->bnx2_napi[i];
  520. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  521. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  522. }
  523. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  524. }
  525. static void
  526. bnx2_enable_int(struct bnx2 *bp)
  527. {
  528. int i;
  529. struct bnx2_napi *bnapi;
  530. for (i = 0; i < bp->irq_nvecs; i++) {
  531. bnapi = &bp->bnx2_napi[i];
  532. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  533. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  534. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  535. bnapi->last_status_idx);
  536. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  537. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  538. bnapi->last_status_idx);
  539. }
  540. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  541. }
  542. static void
  543. bnx2_disable_int_sync(struct bnx2 *bp)
  544. {
  545. int i;
  546. atomic_inc(&bp->intr_sem);
  547. if (!netif_running(bp->dev))
  548. return;
  549. bnx2_disable_int(bp);
  550. for (i = 0; i < bp->irq_nvecs; i++)
  551. synchronize_irq(bp->irq_tbl[i].vector);
  552. }
  553. static void
  554. bnx2_napi_disable(struct bnx2 *bp)
  555. {
  556. int i;
  557. for (i = 0; i < bp->irq_nvecs; i++)
  558. napi_disable(&bp->bnx2_napi[i].napi);
  559. }
  560. static void
  561. bnx2_napi_enable(struct bnx2 *bp)
  562. {
  563. int i;
  564. for (i = 0; i < bp->irq_nvecs; i++)
  565. napi_enable(&bp->bnx2_napi[i].napi);
  566. }
  567. static void
  568. bnx2_netif_stop(struct bnx2 *bp, bool stop_cnic)
  569. {
  570. if (stop_cnic)
  571. bnx2_cnic_stop(bp);
  572. if (netif_running(bp->dev)) {
  573. bnx2_napi_disable(bp);
  574. netif_tx_disable(bp->dev);
  575. }
  576. bnx2_disable_int_sync(bp);
  577. netif_carrier_off(bp->dev); /* prevent tx timeout */
  578. }
  579. static void
  580. bnx2_netif_start(struct bnx2 *bp, bool start_cnic)
  581. {
  582. if (atomic_dec_and_test(&bp->intr_sem)) {
  583. if (netif_running(bp->dev)) {
  584. netif_tx_wake_all_queues(bp->dev);
  585. spin_lock_bh(&bp->phy_lock);
  586. if (bp->link_up)
  587. netif_carrier_on(bp->dev);
  588. spin_unlock_bh(&bp->phy_lock);
  589. bnx2_napi_enable(bp);
  590. bnx2_enable_int(bp);
  591. if (start_cnic)
  592. bnx2_cnic_start(bp);
  593. }
  594. }
  595. }
  596. static void
  597. bnx2_free_tx_mem(struct bnx2 *bp)
  598. {
  599. int i;
  600. for (i = 0; i < bp->num_tx_rings; i++) {
  601. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  602. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  603. if (txr->tx_desc_ring) {
  604. dma_free_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  605. txr->tx_desc_ring,
  606. txr->tx_desc_mapping);
  607. txr->tx_desc_ring = NULL;
  608. }
  609. kfree(txr->tx_buf_ring);
  610. txr->tx_buf_ring = NULL;
  611. }
  612. }
  613. static void
  614. bnx2_free_rx_mem(struct bnx2 *bp)
  615. {
  616. int i;
  617. for (i = 0; i < bp->num_rx_rings; i++) {
  618. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  619. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  620. int j;
  621. for (j = 0; j < bp->rx_max_ring; j++) {
  622. if (rxr->rx_desc_ring[j])
  623. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  624. rxr->rx_desc_ring[j],
  625. rxr->rx_desc_mapping[j]);
  626. rxr->rx_desc_ring[j] = NULL;
  627. }
  628. vfree(rxr->rx_buf_ring);
  629. rxr->rx_buf_ring = NULL;
  630. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  631. if (rxr->rx_pg_desc_ring[j])
  632. dma_free_coherent(&bp->pdev->dev, RXBD_RING_SIZE,
  633. rxr->rx_pg_desc_ring[j],
  634. rxr->rx_pg_desc_mapping[j]);
  635. rxr->rx_pg_desc_ring[j] = NULL;
  636. }
  637. vfree(rxr->rx_pg_ring);
  638. rxr->rx_pg_ring = NULL;
  639. }
  640. }
  641. static int
  642. bnx2_alloc_tx_mem(struct bnx2 *bp)
  643. {
  644. int i;
  645. for (i = 0; i < bp->num_tx_rings; i++) {
  646. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  647. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  648. txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
  649. if (txr->tx_buf_ring == NULL)
  650. return -ENOMEM;
  651. txr->tx_desc_ring =
  652. dma_alloc_coherent(&bp->pdev->dev, TXBD_RING_SIZE,
  653. &txr->tx_desc_mapping, GFP_KERNEL);
  654. if (txr->tx_desc_ring == NULL)
  655. return -ENOMEM;
  656. }
  657. return 0;
  658. }
  659. static int
  660. bnx2_alloc_rx_mem(struct bnx2 *bp)
  661. {
  662. int i;
  663. for (i = 0; i < bp->num_rx_rings; i++) {
  664. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  665. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  666. int j;
  667. rxr->rx_buf_ring =
  668. vzalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
  669. if (rxr->rx_buf_ring == NULL)
  670. return -ENOMEM;
  671. for (j = 0; j < bp->rx_max_ring; j++) {
  672. rxr->rx_desc_ring[j] =
  673. dma_alloc_coherent(&bp->pdev->dev,
  674. RXBD_RING_SIZE,
  675. &rxr->rx_desc_mapping[j],
  676. GFP_KERNEL);
  677. if (rxr->rx_desc_ring[j] == NULL)
  678. return -ENOMEM;
  679. }
  680. if (bp->rx_pg_ring_size) {
  681. rxr->rx_pg_ring = vzalloc(SW_RXPG_RING_SIZE *
  682. bp->rx_max_pg_ring);
  683. if (rxr->rx_pg_ring == NULL)
  684. return -ENOMEM;
  685. }
  686. for (j = 0; j < bp->rx_max_pg_ring; j++) {
  687. rxr->rx_pg_desc_ring[j] =
  688. dma_alloc_coherent(&bp->pdev->dev,
  689. RXBD_RING_SIZE,
  690. &rxr->rx_pg_desc_mapping[j],
  691. GFP_KERNEL);
  692. if (rxr->rx_pg_desc_ring[j] == NULL)
  693. return -ENOMEM;
  694. }
  695. }
  696. return 0;
  697. }
  698. static void
  699. bnx2_free_mem(struct bnx2 *bp)
  700. {
  701. int i;
  702. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  703. bnx2_free_tx_mem(bp);
  704. bnx2_free_rx_mem(bp);
  705. for (i = 0; i < bp->ctx_pages; i++) {
  706. if (bp->ctx_blk[i]) {
  707. dma_free_coherent(&bp->pdev->dev, BCM_PAGE_SIZE,
  708. bp->ctx_blk[i],
  709. bp->ctx_blk_mapping[i]);
  710. bp->ctx_blk[i] = NULL;
  711. }
  712. }
  713. if (bnapi->status_blk.msi) {
  714. dma_free_coherent(&bp->pdev->dev, bp->status_stats_size,
  715. bnapi->status_blk.msi,
  716. bp->status_blk_mapping);
  717. bnapi->status_blk.msi = NULL;
  718. bp->stats_blk = NULL;
  719. }
  720. }
  721. static int
  722. bnx2_alloc_mem(struct bnx2 *bp)
  723. {
  724. int i, status_blk_size, err;
  725. struct bnx2_napi *bnapi;
  726. void *status_blk;
  727. /* Combine status and statistics blocks into one allocation. */
  728. status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
  729. if (bp->flags & BNX2_FLAG_MSIX_CAP)
  730. status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
  731. BNX2_SBLK_MSIX_ALIGN_SIZE);
  732. bp->status_stats_size = status_blk_size +
  733. sizeof(struct statistics_block);
  734. status_blk = dma_alloc_coherent(&bp->pdev->dev, bp->status_stats_size,
  735. &bp->status_blk_mapping, GFP_KERNEL);
  736. if (status_blk == NULL)
  737. goto alloc_mem_err;
  738. memset(status_blk, 0, bp->status_stats_size);
  739. bnapi = &bp->bnx2_napi[0];
  740. bnapi->status_blk.msi = status_blk;
  741. bnapi->hw_tx_cons_ptr =
  742. &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
  743. bnapi->hw_rx_cons_ptr =
  744. &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
  745. if (bp->flags & BNX2_FLAG_MSIX_CAP) {
  746. for (i = 1; i < bp->irq_nvecs; i++) {
  747. struct status_block_msix *sblk;
  748. bnapi = &bp->bnx2_napi[i];
  749. sblk = (status_blk + BNX2_SBLK_MSIX_ALIGN_SIZE * i);
  750. bnapi->status_blk.msix = sblk;
  751. bnapi->hw_tx_cons_ptr =
  752. &sblk->status_tx_quick_consumer_index;
  753. bnapi->hw_rx_cons_ptr =
  754. &sblk->status_rx_quick_consumer_index;
  755. bnapi->int_num = i << 24;
  756. }
  757. }
  758. bp->stats_blk = status_blk + status_blk_size;
  759. bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
  760. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  761. bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
  762. if (bp->ctx_pages == 0)
  763. bp->ctx_pages = 1;
  764. for (i = 0; i < bp->ctx_pages; i++) {
  765. bp->ctx_blk[i] = dma_alloc_coherent(&bp->pdev->dev,
  766. BCM_PAGE_SIZE,
  767. &bp->ctx_blk_mapping[i],
  768. GFP_KERNEL);
  769. if (bp->ctx_blk[i] == NULL)
  770. goto alloc_mem_err;
  771. }
  772. }
  773. err = bnx2_alloc_rx_mem(bp);
  774. if (err)
  775. goto alloc_mem_err;
  776. err = bnx2_alloc_tx_mem(bp);
  777. if (err)
  778. goto alloc_mem_err;
  779. return 0;
  780. alloc_mem_err:
  781. bnx2_free_mem(bp);
  782. return -ENOMEM;
  783. }
  784. static void
  785. bnx2_report_fw_link(struct bnx2 *bp)
  786. {
  787. u32 fw_link_status = 0;
  788. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  789. return;
  790. if (bp->link_up) {
  791. u32 bmsr;
  792. switch (bp->line_speed) {
  793. case SPEED_10:
  794. if (bp->duplex == DUPLEX_HALF)
  795. fw_link_status = BNX2_LINK_STATUS_10HALF;
  796. else
  797. fw_link_status = BNX2_LINK_STATUS_10FULL;
  798. break;
  799. case SPEED_100:
  800. if (bp->duplex == DUPLEX_HALF)
  801. fw_link_status = BNX2_LINK_STATUS_100HALF;
  802. else
  803. fw_link_status = BNX2_LINK_STATUS_100FULL;
  804. break;
  805. case SPEED_1000:
  806. if (bp->duplex == DUPLEX_HALF)
  807. fw_link_status = BNX2_LINK_STATUS_1000HALF;
  808. else
  809. fw_link_status = BNX2_LINK_STATUS_1000FULL;
  810. break;
  811. case SPEED_2500:
  812. if (bp->duplex == DUPLEX_HALF)
  813. fw_link_status = BNX2_LINK_STATUS_2500HALF;
  814. else
  815. fw_link_status = BNX2_LINK_STATUS_2500FULL;
  816. break;
  817. }
  818. fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
  819. if (bp->autoneg) {
  820. fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
  821. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  822. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  823. if (!(bmsr & BMSR_ANEGCOMPLETE) ||
  824. bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
  825. fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
  826. else
  827. fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
  828. }
  829. }
  830. else
  831. fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
  832. bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
  833. }
  834. static char *
  835. bnx2_xceiver_str(struct bnx2 *bp)
  836. {
  837. return (bp->phy_port == PORT_FIBRE) ? "SerDes" :
  838. ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
  839. "Copper");
  840. }
  841. static void
  842. bnx2_report_link(struct bnx2 *bp)
  843. {
  844. if (bp->link_up) {
  845. netif_carrier_on(bp->dev);
  846. netdev_info(bp->dev, "NIC %s Link is Up, %d Mbps %s duplex",
  847. bnx2_xceiver_str(bp),
  848. bp->line_speed,
  849. bp->duplex == DUPLEX_FULL ? "full" : "half");
  850. if (bp->flow_ctrl) {
  851. if (bp->flow_ctrl & FLOW_CTRL_RX) {
  852. pr_cont(", receive ");
  853. if (bp->flow_ctrl & FLOW_CTRL_TX)
  854. pr_cont("& transmit ");
  855. }
  856. else {
  857. pr_cont(", transmit ");
  858. }
  859. pr_cont("flow control ON");
  860. }
  861. pr_cont("\n");
  862. } else {
  863. netif_carrier_off(bp->dev);
  864. netdev_err(bp->dev, "NIC %s Link is Down\n",
  865. bnx2_xceiver_str(bp));
  866. }
  867. bnx2_report_fw_link(bp);
  868. }
  869. static void
  870. bnx2_resolve_flow_ctrl(struct bnx2 *bp)
  871. {
  872. u32 local_adv, remote_adv;
  873. bp->flow_ctrl = 0;
  874. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  875. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  876. if (bp->duplex == DUPLEX_FULL) {
  877. bp->flow_ctrl = bp->req_flow_ctrl;
  878. }
  879. return;
  880. }
  881. if (bp->duplex != DUPLEX_FULL) {
  882. return;
  883. }
  884. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  885. (CHIP_NUM(bp) == CHIP_NUM_5708)) {
  886. u32 val;
  887. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  888. if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
  889. bp->flow_ctrl |= FLOW_CTRL_TX;
  890. if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
  891. bp->flow_ctrl |= FLOW_CTRL_RX;
  892. return;
  893. }
  894. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  895. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  896. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  897. u32 new_local_adv = 0;
  898. u32 new_remote_adv = 0;
  899. if (local_adv & ADVERTISE_1000XPAUSE)
  900. new_local_adv |= ADVERTISE_PAUSE_CAP;
  901. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  902. new_local_adv |= ADVERTISE_PAUSE_ASYM;
  903. if (remote_adv & ADVERTISE_1000XPAUSE)
  904. new_remote_adv |= ADVERTISE_PAUSE_CAP;
  905. if (remote_adv & ADVERTISE_1000XPSE_ASYM)
  906. new_remote_adv |= ADVERTISE_PAUSE_ASYM;
  907. local_adv = new_local_adv;
  908. remote_adv = new_remote_adv;
  909. }
  910. /* See Table 28B-3 of 802.3ab-1999 spec. */
  911. if (local_adv & ADVERTISE_PAUSE_CAP) {
  912. if(local_adv & ADVERTISE_PAUSE_ASYM) {
  913. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  914. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  915. }
  916. else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
  917. bp->flow_ctrl = FLOW_CTRL_RX;
  918. }
  919. }
  920. else {
  921. if (remote_adv & ADVERTISE_PAUSE_CAP) {
  922. bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  923. }
  924. }
  925. }
  926. else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  927. if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
  928. (remote_adv & ADVERTISE_PAUSE_ASYM)) {
  929. bp->flow_ctrl = FLOW_CTRL_TX;
  930. }
  931. }
  932. }
  933. static int
  934. bnx2_5709s_linkup(struct bnx2 *bp)
  935. {
  936. u32 val, speed;
  937. bp->link_up = 1;
  938. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
  939. bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
  940. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  941. if ((bp->autoneg & AUTONEG_SPEED) == 0) {
  942. bp->line_speed = bp->req_line_speed;
  943. bp->duplex = bp->req_duplex;
  944. return 0;
  945. }
  946. speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
  947. switch (speed) {
  948. case MII_BNX2_GP_TOP_AN_SPEED_10:
  949. bp->line_speed = SPEED_10;
  950. break;
  951. case MII_BNX2_GP_TOP_AN_SPEED_100:
  952. bp->line_speed = SPEED_100;
  953. break;
  954. case MII_BNX2_GP_TOP_AN_SPEED_1G:
  955. case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
  956. bp->line_speed = SPEED_1000;
  957. break;
  958. case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
  959. bp->line_speed = SPEED_2500;
  960. break;
  961. }
  962. if (val & MII_BNX2_GP_TOP_AN_FD)
  963. bp->duplex = DUPLEX_FULL;
  964. else
  965. bp->duplex = DUPLEX_HALF;
  966. return 0;
  967. }
  968. static int
  969. bnx2_5708s_linkup(struct bnx2 *bp)
  970. {
  971. u32 val;
  972. bp->link_up = 1;
  973. bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
  974. switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
  975. case BCM5708S_1000X_STAT1_SPEED_10:
  976. bp->line_speed = SPEED_10;
  977. break;
  978. case BCM5708S_1000X_STAT1_SPEED_100:
  979. bp->line_speed = SPEED_100;
  980. break;
  981. case BCM5708S_1000X_STAT1_SPEED_1G:
  982. bp->line_speed = SPEED_1000;
  983. break;
  984. case BCM5708S_1000X_STAT1_SPEED_2G5:
  985. bp->line_speed = SPEED_2500;
  986. break;
  987. }
  988. if (val & BCM5708S_1000X_STAT1_FD)
  989. bp->duplex = DUPLEX_FULL;
  990. else
  991. bp->duplex = DUPLEX_HALF;
  992. return 0;
  993. }
  994. static int
  995. bnx2_5706s_linkup(struct bnx2 *bp)
  996. {
  997. u32 bmcr, local_adv, remote_adv, common;
  998. bp->link_up = 1;
  999. bp->line_speed = SPEED_1000;
  1000. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1001. if (bmcr & BMCR_FULLDPLX) {
  1002. bp->duplex = DUPLEX_FULL;
  1003. }
  1004. else {
  1005. bp->duplex = DUPLEX_HALF;
  1006. }
  1007. if (!(bmcr & BMCR_ANENABLE)) {
  1008. return 0;
  1009. }
  1010. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1011. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1012. common = local_adv & remote_adv;
  1013. if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
  1014. if (common & ADVERTISE_1000XFULL) {
  1015. bp->duplex = DUPLEX_FULL;
  1016. }
  1017. else {
  1018. bp->duplex = DUPLEX_HALF;
  1019. }
  1020. }
  1021. return 0;
  1022. }
  1023. static int
  1024. bnx2_copper_linkup(struct bnx2 *bp)
  1025. {
  1026. u32 bmcr;
  1027. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1028. if (bmcr & BMCR_ANENABLE) {
  1029. u32 local_adv, remote_adv, common;
  1030. bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
  1031. bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
  1032. common = local_adv & (remote_adv >> 2);
  1033. if (common & ADVERTISE_1000FULL) {
  1034. bp->line_speed = SPEED_1000;
  1035. bp->duplex = DUPLEX_FULL;
  1036. }
  1037. else if (common & ADVERTISE_1000HALF) {
  1038. bp->line_speed = SPEED_1000;
  1039. bp->duplex = DUPLEX_HALF;
  1040. }
  1041. else {
  1042. bnx2_read_phy(bp, bp->mii_adv, &local_adv);
  1043. bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
  1044. common = local_adv & remote_adv;
  1045. if (common & ADVERTISE_100FULL) {
  1046. bp->line_speed = SPEED_100;
  1047. bp->duplex = DUPLEX_FULL;
  1048. }
  1049. else if (common & ADVERTISE_100HALF) {
  1050. bp->line_speed = SPEED_100;
  1051. bp->duplex = DUPLEX_HALF;
  1052. }
  1053. else if (common & ADVERTISE_10FULL) {
  1054. bp->line_speed = SPEED_10;
  1055. bp->duplex = DUPLEX_FULL;
  1056. }
  1057. else if (common & ADVERTISE_10HALF) {
  1058. bp->line_speed = SPEED_10;
  1059. bp->duplex = DUPLEX_HALF;
  1060. }
  1061. else {
  1062. bp->line_speed = 0;
  1063. bp->link_up = 0;
  1064. }
  1065. }
  1066. }
  1067. else {
  1068. if (bmcr & BMCR_SPEED100) {
  1069. bp->line_speed = SPEED_100;
  1070. }
  1071. else {
  1072. bp->line_speed = SPEED_10;
  1073. }
  1074. if (bmcr & BMCR_FULLDPLX) {
  1075. bp->duplex = DUPLEX_FULL;
  1076. }
  1077. else {
  1078. bp->duplex = DUPLEX_HALF;
  1079. }
  1080. }
  1081. return 0;
  1082. }
  1083. static void
  1084. bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
  1085. {
  1086. u32 val, rx_cid_addr = GET_CID_ADDR(cid);
  1087. val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
  1088. val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
  1089. val |= 0x02 << 8;
  1090. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1091. val |= BNX2_L2CTX_FLOW_CTRL_ENABLE;
  1092. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
  1093. }
  1094. static void
  1095. bnx2_init_all_rx_contexts(struct bnx2 *bp)
  1096. {
  1097. int i;
  1098. u32 cid;
  1099. for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
  1100. if (i == 1)
  1101. cid = RX_RSS_CID;
  1102. bnx2_init_rx_context(bp, cid);
  1103. }
  1104. }
  1105. static void
  1106. bnx2_set_mac_link(struct bnx2 *bp)
  1107. {
  1108. u32 val;
  1109. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
  1110. if (bp->link_up && (bp->line_speed == SPEED_1000) &&
  1111. (bp->duplex == DUPLEX_HALF)) {
  1112. REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
  1113. }
  1114. /* Configure the EMAC mode register. */
  1115. val = REG_RD(bp, BNX2_EMAC_MODE);
  1116. val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  1117. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  1118. BNX2_EMAC_MODE_25G_MODE);
  1119. if (bp->link_up) {
  1120. switch (bp->line_speed) {
  1121. case SPEED_10:
  1122. if (CHIP_NUM(bp) != CHIP_NUM_5706) {
  1123. val |= BNX2_EMAC_MODE_PORT_MII_10M;
  1124. break;
  1125. }
  1126. /* fall through */
  1127. case SPEED_100:
  1128. val |= BNX2_EMAC_MODE_PORT_MII;
  1129. break;
  1130. case SPEED_2500:
  1131. val |= BNX2_EMAC_MODE_25G_MODE;
  1132. /* fall through */
  1133. case SPEED_1000:
  1134. val |= BNX2_EMAC_MODE_PORT_GMII;
  1135. break;
  1136. }
  1137. }
  1138. else {
  1139. val |= BNX2_EMAC_MODE_PORT_GMII;
  1140. }
  1141. /* Set the MAC to operate in the appropriate duplex mode. */
  1142. if (bp->duplex == DUPLEX_HALF)
  1143. val |= BNX2_EMAC_MODE_HALF_DUPLEX;
  1144. REG_WR(bp, BNX2_EMAC_MODE, val);
  1145. /* Enable/disable rx PAUSE. */
  1146. bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
  1147. if (bp->flow_ctrl & FLOW_CTRL_RX)
  1148. bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
  1149. REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
  1150. /* Enable/disable tx PAUSE. */
  1151. val = REG_RD(bp, BNX2_EMAC_TX_MODE);
  1152. val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
  1153. if (bp->flow_ctrl & FLOW_CTRL_TX)
  1154. val |= BNX2_EMAC_TX_MODE_FLOW_EN;
  1155. REG_WR(bp, BNX2_EMAC_TX_MODE, val);
  1156. /* Acknowledge the interrupt. */
  1157. REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
  1158. bnx2_init_all_rx_contexts(bp);
  1159. }
  1160. static void
  1161. bnx2_enable_bmsr1(struct bnx2 *bp)
  1162. {
  1163. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1164. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1165. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1166. MII_BNX2_BLK_ADDR_GP_STATUS);
  1167. }
  1168. static void
  1169. bnx2_disable_bmsr1(struct bnx2 *bp)
  1170. {
  1171. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1172. (CHIP_NUM(bp) == CHIP_NUM_5709))
  1173. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1174. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1175. }
  1176. static int
  1177. bnx2_test_and_enable_2g5(struct bnx2 *bp)
  1178. {
  1179. u32 up1;
  1180. int ret = 1;
  1181. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1182. return 0;
  1183. if (bp->autoneg & AUTONEG_SPEED)
  1184. bp->advertising |= ADVERTISED_2500baseX_Full;
  1185. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1186. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1187. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1188. if (!(up1 & BCM5708S_UP1_2G5)) {
  1189. up1 |= BCM5708S_UP1_2G5;
  1190. bnx2_write_phy(bp, bp->mii_up1, up1);
  1191. ret = 0;
  1192. }
  1193. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1194. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1195. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1196. return ret;
  1197. }
  1198. static int
  1199. bnx2_test_and_disable_2g5(struct bnx2 *bp)
  1200. {
  1201. u32 up1;
  1202. int ret = 0;
  1203. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1204. return 0;
  1205. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1206. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1207. bnx2_read_phy(bp, bp->mii_up1, &up1);
  1208. if (up1 & BCM5708S_UP1_2G5) {
  1209. up1 &= ~BCM5708S_UP1_2G5;
  1210. bnx2_write_phy(bp, bp->mii_up1, up1);
  1211. ret = 1;
  1212. }
  1213. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1214. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1215. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1216. return ret;
  1217. }
  1218. static void
  1219. bnx2_enable_forced_2g5(struct bnx2 *bp)
  1220. {
  1221. u32 uninitialized_var(bmcr);
  1222. int err;
  1223. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1224. return;
  1225. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1226. u32 val;
  1227. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1228. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1229. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1230. val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
  1231. val |= MII_BNX2_SD_MISC1_FORCE |
  1232. MII_BNX2_SD_MISC1_FORCE_2_5G;
  1233. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1234. }
  1235. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1236. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1237. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1238. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1239. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1240. if (!err)
  1241. bmcr |= BCM5708S_BMCR_FORCE_2500;
  1242. } else {
  1243. return;
  1244. }
  1245. if (err)
  1246. return;
  1247. if (bp->autoneg & AUTONEG_SPEED) {
  1248. bmcr &= ~BMCR_ANENABLE;
  1249. if (bp->req_duplex == DUPLEX_FULL)
  1250. bmcr |= BMCR_FULLDPLX;
  1251. }
  1252. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1253. }
  1254. static void
  1255. bnx2_disable_forced_2g5(struct bnx2 *bp)
  1256. {
  1257. u32 uninitialized_var(bmcr);
  1258. int err;
  1259. if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  1260. return;
  1261. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1262. u32 val;
  1263. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1264. MII_BNX2_BLK_ADDR_SERDES_DIG);
  1265. if (!bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val)) {
  1266. val &= ~MII_BNX2_SD_MISC1_FORCE;
  1267. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
  1268. }
  1269. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
  1270. MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1271. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1272. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1273. err = bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1274. if (!err)
  1275. bmcr &= ~BCM5708S_BMCR_FORCE_2500;
  1276. } else {
  1277. return;
  1278. }
  1279. if (err)
  1280. return;
  1281. if (bp->autoneg & AUTONEG_SPEED)
  1282. bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
  1283. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1284. }
  1285. static void
  1286. bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
  1287. {
  1288. u32 val;
  1289. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
  1290. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1291. if (start)
  1292. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
  1293. else
  1294. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
  1295. }
  1296. static int
  1297. bnx2_set_link(struct bnx2 *bp)
  1298. {
  1299. u32 bmsr;
  1300. u8 link_up;
  1301. if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
  1302. bp->link_up = 1;
  1303. return 0;
  1304. }
  1305. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1306. return 0;
  1307. link_up = bp->link_up;
  1308. bnx2_enable_bmsr1(bp);
  1309. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1310. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  1311. bnx2_disable_bmsr1(bp);
  1312. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1313. (CHIP_NUM(bp) == CHIP_NUM_5706)) {
  1314. u32 val, an_dbg;
  1315. if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
  1316. bnx2_5706s_force_link_dn(bp, 0);
  1317. bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
  1318. }
  1319. val = REG_RD(bp, BNX2_EMAC_STATUS);
  1320. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  1321. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1322. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  1323. if ((val & BNX2_EMAC_STATUS_LINK) &&
  1324. !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
  1325. bmsr |= BMSR_LSTATUS;
  1326. else
  1327. bmsr &= ~BMSR_LSTATUS;
  1328. }
  1329. if (bmsr & BMSR_LSTATUS) {
  1330. bp->link_up = 1;
  1331. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1332. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1333. bnx2_5706s_linkup(bp);
  1334. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  1335. bnx2_5708s_linkup(bp);
  1336. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  1337. bnx2_5709s_linkup(bp);
  1338. }
  1339. else {
  1340. bnx2_copper_linkup(bp);
  1341. }
  1342. bnx2_resolve_flow_ctrl(bp);
  1343. }
  1344. else {
  1345. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  1346. (bp->autoneg & AUTONEG_SPEED))
  1347. bnx2_disable_forced_2g5(bp);
  1348. if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
  1349. u32 bmcr;
  1350. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1351. bmcr |= BMCR_ANENABLE;
  1352. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  1353. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1354. }
  1355. bp->link_up = 0;
  1356. }
  1357. if (bp->link_up != link_up) {
  1358. bnx2_report_link(bp);
  1359. }
  1360. bnx2_set_mac_link(bp);
  1361. return 0;
  1362. }
  1363. static int
  1364. bnx2_reset_phy(struct bnx2 *bp)
  1365. {
  1366. int i;
  1367. u32 reg;
  1368. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
  1369. #define PHY_RESET_MAX_WAIT 100
  1370. for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
  1371. udelay(10);
  1372. bnx2_read_phy(bp, bp->mii_bmcr, &reg);
  1373. if (!(reg & BMCR_RESET)) {
  1374. udelay(20);
  1375. break;
  1376. }
  1377. }
  1378. if (i == PHY_RESET_MAX_WAIT) {
  1379. return -EBUSY;
  1380. }
  1381. return 0;
  1382. }
  1383. static u32
  1384. bnx2_phy_get_pause_adv(struct bnx2 *bp)
  1385. {
  1386. u32 adv = 0;
  1387. if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
  1388. (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
  1389. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1390. adv = ADVERTISE_1000XPAUSE;
  1391. }
  1392. else {
  1393. adv = ADVERTISE_PAUSE_CAP;
  1394. }
  1395. }
  1396. else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
  1397. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1398. adv = ADVERTISE_1000XPSE_ASYM;
  1399. }
  1400. else {
  1401. adv = ADVERTISE_PAUSE_ASYM;
  1402. }
  1403. }
  1404. else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
  1405. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1406. adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1407. }
  1408. else {
  1409. adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1410. }
  1411. }
  1412. return adv;
  1413. }
  1414. static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
  1415. static int
  1416. bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
  1417. __releases(&bp->phy_lock)
  1418. __acquires(&bp->phy_lock)
  1419. {
  1420. u32 speed_arg = 0, pause_adv;
  1421. pause_adv = bnx2_phy_get_pause_adv(bp);
  1422. if (bp->autoneg & AUTONEG_SPEED) {
  1423. speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
  1424. if (bp->advertising & ADVERTISED_10baseT_Half)
  1425. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1426. if (bp->advertising & ADVERTISED_10baseT_Full)
  1427. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1428. if (bp->advertising & ADVERTISED_100baseT_Half)
  1429. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1430. if (bp->advertising & ADVERTISED_100baseT_Full)
  1431. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1432. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1433. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1434. if (bp->advertising & ADVERTISED_2500baseX_Full)
  1435. speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1436. } else {
  1437. if (bp->req_line_speed == SPEED_2500)
  1438. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
  1439. else if (bp->req_line_speed == SPEED_1000)
  1440. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
  1441. else if (bp->req_line_speed == SPEED_100) {
  1442. if (bp->req_duplex == DUPLEX_FULL)
  1443. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
  1444. else
  1445. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
  1446. } else if (bp->req_line_speed == SPEED_10) {
  1447. if (bp->req_duplex == DUPLEX_FULL)
  1448. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
  1449. else
  1450. speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
  1451. }
  1452. }
  1453. if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
  1454. speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
  1455. if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
  1456. speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
  1457. if (port == PORT_TP)
  1458. speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
  1459. BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
  1460. bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
  1461. spin_unlock_bh(&bp->phy_lock);
  1462. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
  1463. spin_lock_bh(&bp->phy_lock);
  1464. return 0;
  1465. }
  1466. static int
  1467. bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
  1468. __releases(&bp->phy_lock)
  1469. __acquires(&bp->phy_lock)
  1470. {
  1471. u32 adv, bmcr;
  1472. u32 new_adv = 0;
  1473. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  1474. return bnx2_setup_remote_phy(bp, port);
  1475. if (!(bp->autoneg & AUTONEG_SPEED)) {
  1476. u32 new_bmcr;
  1477. int force_link_down = 0;
  1478. if (bp->req_line_speed == SPEED_2500) {
  1479. if (!bnx2_test_and_enable_2g5(bp))
  1480. force_link_down = 1;
  1481. } else if (bp->req_line_speed == SPEED_1000) {
  1482. if (bnx2_test_and_disable_2g5(bp))
  1483. force_link_down = 1;
  1484. }
  1485. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1486. adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
  1487. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1488. new_bmcr = bmcr & ~BMCR_ANENABLE;
  1489. new_bmcr |= BMCR_SPEED1000;
  1490. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  1491. if (bp->req_line_speed == SPEED_2500)
  1492. bnx2_enable_forced_2g5(bp);
  1493. else if (bp->req_line_speed == SPEED_1000) {
  1494. bnx2_disable_forced_2g5(bp);
  1495. new_bmcr &= ~0x2000;
  1496. }
  1497. } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
  1498. if (bp->req_line_speed == SPEED_2500)
  1499. new_bmcr |= BCM5708S_BMCR_FORCE_2500;
  1500. else
  1501. new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
  1502. }
  1503. if (bp->req_duplex == DUPLEX_FULL) {
  1504. adv |= ADVERTISE_1000XFULL;
  1505. new_bmcr |= BMCR_FULLDPLX;
  1506. }
  1507. else {
  1508. adv |= ADVERTISE_1000XHALF;
  1509. new_bmcr &= ~BMCR_FULLDPLX;
  1510. }
  1511. if ((new_bmcr != bmcr) || (force_link_down)) {
  1512. /* Force a link down visible on the other side */
  1513. if (bp->link_up) {
  1514. bnx2_write_phy(bp, bp->mii_adv, adv &
  1515. ~(ADVERTISE_1000XFULL |
  1516. ADVERTISE_1000XHALF));
  1517. bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
  1518. BMCR_ANRESTART | BMCR_ANENABLE);
  1519. bp->link_up = 0;
  1520. netif_carrier_off(bp->dev);
  1521. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1522. bnx2_report_link(bp);
  1523. }
  1524. bnx2_write_phy(bp, bp->mii_adv, adv);
  1525. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1526. } else {
  1527. bnx2_resolve_flow_ctrl(bp);
  1528. bnx2_set_mac_link(bp);
  1529. }
  1530. return 0;
  1531. }
  1532. bnx2_test_and_enable_2g5(bp);
  1533. if (bp->advertising & ADVERTISED_1000baseT_Full)
  1534. new_adv |= ADVERTISE_1000XFULL;
  1535. new_adv |= bnx2_phy_get_pause_adv(bp);
  1536. bnx2_read_phy(bp, bp->mii_adv, &adv);
  1537. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1538. bp->serdes_an_pending = 0;
  1539. if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
  1540. /* Force a link down visible on the other side */
  1541. if (bp->link_up) {
  1542. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1543. spin_unlock_bh(&bp->phy_lock);
  1544. msleep(20);
  1545. spin_lock_bh(&bp->phy_lock);
  1546. }
  1547. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1548. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
  1549. BMCR_ANENABLE);
  1550. /* Speed up link-up time when the link partner
  1551. * does not autonegotiate which is very common
  1552. * in blade servers. Some blade servers use
  1553. * IPMI for kerboard input and it's important
  1554. * to minimize link disruptions. Autoneg. involves
  1555. * exchanging base pages plus 3 next pages and
  1556. * normally completes in about 120 msec.
  1557. */
  1558. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  1559. bp->serdes_an_pending = 1;
  1560. mod_timer(&bp->timer, jiffies + bp->current_interval);
  1561. } else {
  1562. bnx2_resolve_flow_ctrl(bp);
  1563. bnx2_set_mac_link(bp);
  1564. }
  1565. return 0;
  1566. }
  1567. #define ETHTOOL_ALL_FIBRE_SPEED \
  1568. (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
  1569. (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
  1570. (ADVERTISED_1000baseT_Full)
  1571. #define ETHTOOL_ALL_COPPER_SPEED \
  1572. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
  1573. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
  1574. ADVERTISED_1000baseT_Full)
  1575. #define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
  1576. ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
  1577. #define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
  1578. static void
  1579. bnx2_set_default_remote_link(struct bnx2 *bp)
  1580. {
  1581. u32 link;
  1582. if (bp->phy_port == PORT_TP)
  1583. link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
  1584. else
  1585. link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
  1586. if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
  1587. bp->req_line_speed = 0;
  1588. bp->autoneg |= AUTONEG_SPEED;
  1589. bp->advertising = ADVERTISED_Autoneg;
  1590. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1591. bp->advertising |= ADVERTISED_10baseT_Half;
  1592. if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
  1593. bp->advertising |= ADVERTISED_10baseT_Full;
  1594. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1595. bp->advertising |= ADVERTISED_100baseT_Half;
  1596. if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
  1597. bp->advertising |= ADVERTISED_100baseT_Full;
  1598. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1599. bp->advertising |= ADVERTISED_1000baseT_Full;
  1600. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1601. bp->advertising |= ADVERTISED_2500baseX_Full;
  1602. } else {
  1603. bp->autoneg = 0;
  1604. bp->advertising = 0;
  1605. bp->req_duplex = DUPLEX_FULL;
  1606. if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
  1607. bp->req_line_speed = SPEED_10;
  1608. if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
  1609. bp->req_duplex = DUPLEX_HALF;
  1610. }
  1611. if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
  1612. bp->req_line_speed = SPEED_100;
  1613. if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
  1614. bp->req_duplex = DUPLEX_HALF;
  1615. }
  1616. if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
  1617. bp->req_line_speed = SPEED_1000;
  1618. if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
  1619. bp->req_line_speed = SPEED_2500;
  1620. }
  1621. }
  1622. static void
  1623. bnx2_set_default_link(struct bnx2 *bp)
  1624. {
  1625. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  1626. bnx2_set_default_remote_link(bp);
  1627. return;
  1628. }
  1629. bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
  1630. bp->req_line_speed = 0;
  1631. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1632. u32 reg;
  1633. bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
  1634. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
  1635. reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
  1636. if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
  1637. bp->autoneg = 0;
  1638. bp->req_line_speed = bp->line_speed = SPEED_1000;
  1639. bp->req_duplex = DUPLEX_FULL;
  1640. }
  1641. } else
  1642. bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
  1643. }
  1644. static void
  1645. bnx2_send_heart_beat(struct bnx2 *bp)
  1646. {
  1647. u32 msg;
  1648. u32 addr;
  1649. spin_lock(&bp->indirect_lock);
  1650. msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
  1651. addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
  1652. REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
  1653. REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
  1654. spin_unlock(&bp->indirect_lock);
  1655. }
  1656. static void
  1657. bnx2_remote_phy_event(struct bnx2 *bp)
  1658. {
  1659. u32 msg;
  1660. u8 link_up = bp->link_up;
  1661. u8 old_port;
  1662. msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  1663. if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
  1664. bnx2_send_heart_beat(bp);
  1665. msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
  1666. if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
  1667. bp->link_up = 0;
  1668. else {
  1669. u32 speed;
  1670. bp->link_up = 1;
  1671. speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
  1672. bp->duplex = DUPLEX_FULL;
  1673. switch (speed) {
  1674. case BNX2_LINK_STATUS_10HALF:
  1675. bp->duplex = DUPLEX_HALF;
  1676. case BNX2_LINK_STATUS_10FULL:
  1677. bp->line_speed = SPEED_10;
  1678. break;
  1679. case BNX2_LINK_STATUS_100HALF:
  1680. bp->duplex = DUPLEX_HALF;
  1681. case BNX2_LINK_STATUS_100BASE_T4:
  1682. case BNX2_LINK_STATUS_100FULL:
  1683. bp->line_speed = SPEED_100;
  1684. break;
  1685. case BNX2_LINK_STATUS_1000HALF:
  1686. bp->duplex = DUPLEX_HALF;
  1687. case BNX2_LINK_STATUS_1000FULL:
  1688. bp->line_speed = SPEED_1000;
  1689. break;
  1690. case BNX2_LINK_STATUS_2500HALF:
  1691. bp->duplex = DUPLEX_HALF;
  1692. case BNX2_LINK_STATUS_2500FULL:
  1693. bp->line_speed = SPEED_2500;
  1694. break;
  1695. default:
  1696. bp->line_speed = 0;
  1697. break;
  1698. }
  1699. bp->flow_ctrl = 0;
  1700. if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
  1701. (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
  1702. if (bp->duplex == DUPLEX_FULL)
  1703. bp->flow_ctrl = bp->req_flow_ctrl;
  1704. } else {
  1705. if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
  1706. bp->flow_ctrl |= FLOW_CTRL_TX;
  1707. if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
  1708. bp->flow_ctrl |= FLOW_CTRL_RX;
  1709. }
  1710. old_port = bp->phy_port;
  1711. if (msg & BNX2_LINK_STATUS_SERDES_LINK)
  1712. bp->phy_port = PORT_FIBRE;
  1713. else
  1714. bp->phy_port = PORT_TP;
  1715. if (old_port != bp->phy_port)
  1716. bnx2_set_default_link(bp);
  1717. }
  1718. if (bp->link_up != link_up)
  1719. bnx2_report_link(bp);
  1720. bnx2_set_mac_link(bp);
  1721. }
  1722. static int
  1723. bnx2_set_remote_link(struct bnx2 *bp)
  1724. {
  1725. u32 evt_code;
  1726. evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
  1727. switch (evt_code) {
  1728. case BNX2_FW_EVT_CODE_LINK_EVENT:
  1729. bnx2_remote_phy_event(bp);
  1730. break;
  1731. case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
  1732. default:
  1733. bnx2_send_heart_beat(bp);
  1734. break;
  1735. }
  1736. return 0;
  1737. }
  1738. static int
  1739. bnx2_setup_copper_phy(struct bnx2 *bp)
  1740. __releases(&bp->phy_lock)
  1741. __acquires(&bp->phy_lock)
  1742. {
  1743. u32 bmcr;
  1744. u32 new_bmcr;
  1745. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  1746. if (bp->autoneg & AUTONEG_SPEED) {
  1747. u32 adv_reg, adv1000_reg;
  1748. u32 new_adv = 0;
  1749. u32 new_adv1000 = 0;
  1750. bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
  1751. adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
  1752. ADVERTISE_PAUSE_ASYM);
  1753. bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
  1754. adv1000_reg &= PHY_ALL_1000_SPEED;
  1755. new_adv = ethtool_adv_to_mii_adv_t(bp->advertising);
  1756. new_adv |= ADVERTISE_CSMA;
  1757. new_adv |= bnx2_phy_get_pause_adv(bp);
  1758. new_adv1000 |= ethtool_adv_to_mii_ctrl1000_t(bp->advertising);
  1759. if ((adv1000_reg != new_adv1000) ||
  1760. (adv_reg != new_adv) ||
  1761. ((bmcr & BMCR_ANENABLE) == 0)) {
  1762. bnx2_write_phy(bp, bp->mii_adv, new_adv);
  1763. bnx2_write_phy(bp, MII_CTRL1000, new_adv1000);
  1764. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
  1765. BMCR_ANENABLE);
  1766. }
  1767. else if (bp->link_up) {
  1768. /* Flow ctrl may have changed from auto to forced */
  1769. /* or vice-versa. */
  1770. bnx2_resolve_flow_ctrl(bp);
  1771. bnx2_set_mac_link(bp);
  1772. }
  1773. return 0;
  1774. }
  1775. new_bmcr = 0;
  1776. if (bp->req_line_speed == SPEED_100) {
  1777. new_bmcr |= BMCR_SPEED100;
  1778. }
  1779. if (bp->req_duplex == DUPLEX_FULL) {
  1780. new_bmcr |= BMCR_FULLDPLX;
  1781. }
  1782. if (new_bmcr != bmcr) {
  1783. u32 bmsr;
  1784. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1785. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1786. if (bmsr & BMSR_LSTATUS) {
  1787. /* Force link down */
  1788. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  1789. spin_unlock_bh(&bp->phy_lock);
  1790. msleep(50);
  1791. spin_lock_bh(&bp->phy_lock);
  1792. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1793. bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
  1794. }
  1795. bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
  1796. /* Normally, the new speed is setup after the link has
  1797. * gone down and up again. In some cases, link will not go
  1798. * down so we need to set up the new speed here.
  1799. */
  1800. if (bmsr & BMSR_LSTATUS) {
  1801. bp->line_speed = bp->req_line_speed;
  1802. bp->duplex = bp->req_duplex;
  1803. bnx2_resolve_flow_ctrl(bp);
  1804. bnx2_set_mac_link(bp);
  1805. }
  1806. } else {
  1807. bnx2_resolve_flow_ctrl(bp);
  1808. bnx2_set_mac_link(bp);
  1809. }
  1810. return 0;
  1811. }
  1812. static int
  1813. bnx2_setup_phy(struct bnx2 *bp, u8 port)
  1814. __releases(&bp->phy_lock)
  1815. __acquires(&bp->phy_lock)
  1816. {
  1817. if (bp->loopback == MAC_LOOPBACK)
  1818. return 0;
  1819. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  1820. return bnx2_setup_serdes_phy(bp, port);
  1821. }
  1822. else {
  1823. return bnx2_setup_copper_phy(bp);
  1824. }
  1825. }
  1826. static int
  1827. bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
  1828. {
  1829. u32 val;
  1830. bp->mii_bmcr = MII_BMCR + 0x10;
  1831. bp->mii_bmsr = MII_BMSR + 0x10;
  1832. bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
  1833. bp->mii_adv = MII_ADVERTISE + 0x10;
  1834. bp->mii_lpa = MII_LPA + 0x10;
  1835. bp->mii_up1 = MII_BNX2_OVER1G_UP1;
  1836. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
  1837. bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
  1838. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1839. if (reset_phy)
  1840. bnx2_reset_phy(bp);
  1841. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
  1842. bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
  1843. val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
  1844. val |= MII_BNX2_SD_1000XCTL1_FIBER;
  1845. bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
  1846. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
  1847. bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
  1848. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  1849. val |= BCM5708S_UP1_2G5;
  1850. else
  1851. val &= ~BCM5708S_UP1_2G5;
  1852. bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
  1853. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
  1854. bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
  1855. val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
  1856. bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
  1857. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
  1858. val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
  1859. MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
  1860. bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
  1861. bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
  1862. return 0;
  1863. }
  1864. static int
  1865. bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
  1866. {
  1867. u32 val;
  1868. if (reset_phy)
  1869. bnx2_reset_phy(bp);
  1870. bp->mii_up1 = BCM5708S_UP1;
  1871. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
  1872. bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
  1873. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1874. bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
  1875. val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
  1876. bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
  1877. bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
  1878. val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
  1879. bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
  1880. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
  1881. bnx2_read_phy(bp, BCM5708S_UP1, &val);
  1882. val |= BCM5708S_UP1_2G5;
  1883. bnx2_write_phy(bp, BCM5708S_UP1, val);
  1884. }
  1885. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  1886. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  1887. (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
  1888. /* increase tx signal amplitude */
  1889. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1890. BCM5708S_BLK_ADDR_TX_MISC);
  1891. bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
  1892. val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
  1893. bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
  1894. bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
  1895. }
  1896. val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
  1897. BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
  1898. if (val) {
  1899. u32 is_backplane;
  1900. is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  1901. if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
  1902. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1903. BCM5708S_BLK_ADDR_TX_MISC);
  1904. bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
  1905. bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
  1906. BCM5708S_BLK_ADDR_DIG);
  1907. }
  1908. }
  1909. return 0;
  1910. }
  1911. static int
  1912. bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
  1913. {
  1914. if (reset_phy)
  1915. bnx2_reset_phy(bp);
  1916. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  1917. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  1918. REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
  1919. if (bp->dev->mtu > 1500) {
  1920. u32 val;
  1921. /* Set extended packet length bit */
  1922. bnx2_write_phy(bp, 0x18, 0x7);
  1923. bnx2_read_phy(bp, 0x18, &val);
  1924. bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
  1925. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1926. bnx2_read_phy(bp, 0x1c, &val);
  1927. bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
  1928. }
  1929. else {
  1930. u32 val;
  1931. bnx2_write_phy(bp, 0x18, 0x7);
  1932. bnx2_read_phy(bp, 0x18, &val);
  1933. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1934. bnx2_write_phy(bp, 0x1c, 0x6c00);
  1935. bnx2_read_phy(bp, 0x1c, &val);
  1936. bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
  1937. }
  1938. return 0;
  1939. }
  1940. static int
  1941. bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
  1942. {
  1943. u32 val;
  1944. if (reset_phy)
  1945. bnx2_reset_phy(bp);
  1946. if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
  1947. bnx2_write_phy(bp, 0x18, 0x0c00);
  1948. bnx2_write_phy(bp, 0x17, 0x000a);
  1949. bnx2_write_phy(bp, 0x15, 0x310b);
  1950. bnx2_write_phy(bp, 0x17, 0x201f);
  1951. bnx2_write_phy(bp, 0x15, 0x9506);
  1952. bnx2_write_phy(bp, 0x17, 0x401f);
  1953. bnx2_write_phy(bp, 0x15, 0x14e2);
  1954. bnx2_write_phy(bp, 0x18, 0x0400);
  1955. }
  1956. if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
  1957. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
  1958. MII_BNX2_DSP_EXPAND_REG | 0x8);
  1959. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
  1960. val &= ~(1 << 8);
  1961. bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
  1962. }
  1963. if (bp->dev->mtu > 1500) {
  1964. /* Set extended packet length bit */
  1965. bnx2_write_phy(bp, 0x18, 0x7);
  1966. bnx2_read_phy(bp, 0x18, &val);
  1967. bnx2_write_phy(bp, 0x18, val | 0x4000);
  1968. bnx2_read_phy(bp, 0x10, &val);
  1969. bnx2_write_phy(bp, 0x10, val | 0x1);
  1970. }
  1971. else {
  1972. bnx2_write_phy(bp, 0x18, 0x7);
  1973. bnx2_read_phy(bp, 0x18, &val);
  1974. bnx2_write_phy(bp, 0x18, val & ~0x4007);
  1975. bnx2_read_phy(bp, 0x10, &val);
  1976. bnx2_write_phy(bp, 0x10, val & ~0x1);
  1977. }
  1978. /* ethernet@wirespeed */
  1979. bnx2_write_phy(bp, 0x18, 0x7007);
  1980. bnx2_read_phy(bp, 0x18, &val);
  1981. bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
  1982. return 0;
  1983. }
  1984. static int
  1985. bnx2_init_phy(struct bnx2 *bp, int reset_phy)
  1986. __releases(&bp->phy_lock)
  1987. __acquires(&bp->phy_lock)
  1988. {
  1989. u32 val;
  1990. int rc = 0;
  1991. bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
  1992. bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
  1993. bp->mii_bmcr = MII_BMCR;
  1994. bp->mii_bmsr = MII_BMSR;
  1995. bp->mii_bmsr1 = MII_BMSR;
  1996. bp->mii_adv = MII_ADVERTISE;
  1997. bp->mii_lpa = MII_LPA;
  1998. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  1999. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  2000. goto setup_phy;
  2001. bnx2_read_phy(bp, MII_PHYSID1, &val);
  2002. bp->phy_id = val << 16;
  2003. bnx2_read_phy(bp, MII_PHYSID2, &val);
  2004. bp->phy_id |= val & 0xffff;
  2005. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  2006. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  2007. rc = bnx2_init_5706s_phy(bp, reset_phy);
  2008. else if (CHIP_NUM(bp) == CHIP_NUM_5708)
  2009. rc = bnx2_init_5708s_phy(bp, reset_phy);
  2010. else if (CHIP_NUM(bp) == CHIP_NUM_5709)
  2011. rc = bnx2_init_5709s_phy(bp, reset_phy);
  2012. }
  2013. else {
  2014. rc = bnx2_init_copper_phy(bp, reset_phy);
  2015. }
  2016. setup_phy:
  2017. if (!rc)
  2018. rc = bnx2_setup_phy(bp, bp->phy_port);
  2019. return rc;
  2020. }
  2021. static int
  2022. bnx2_set_mac_loopback(struct bnx2 *bp)
  2023. {
  2024. u32 mac_mode;
  2025. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  2026. mac_mode &= ~BNX2_EMAC_MODE_PORT;
  2027. mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
  2028. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2029. bp->link_up = 1;
  2030. return 0;
  2031. }
  2032. static int bnx2_test_link(struct bnx2 *);
  2033. static int
  2034. bnx2_set_phy_loopback(struct bnx2 *bp)
  2035. {
  2036. u32 mac_mode;
  2037. int rc, i;
  2038. spin_lock_bh(&bp->phy_lock);
  2039. rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
  2040. BMCR_SPEED1000);
  2041. spin_unlock_bh(&bp->phy_lock);
  2042. if (rc)
  2043. return rc;
  2044. for (i = 0; i < 10; i++) {
  2045. if (bnx2_test_link(bp) == 0)
  2046. break;
  2047. msleep(100);
  2048. }
  2049. mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
  2050. mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
  2051. BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
  2052. BNX2_EMAC_MODE_25G_MODE);
  2053. mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
  2054. REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
  2055. bp->link_up = 1;
  2056. return 0;
  2057. }
  2058. static void
  2059. bnx2_dump_mcp_state(struct bnx2 *bp)
  2060. {
  2061. struct net_device *dev = bp->dev;
  2062. u32 mcp_p0, mcp_p1;
  2063. netdev_err(dev, "<--- start MCP states dump --->\n");
  2064. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  2065. mcp_p0 = BNX2_MCP_STATE_P0;
  2066. mcp_p1 = BNX2_MCP_STATE_P1;
  2067. } else {
  2068. mcp_p0 = BNX2_MCP_STATE_P0_5708;
  2069. mcp_p1 = BNX2_MCP_STATE_P1_5708;
  2070. }
  2071. netdev_err(dev, "DEBUG: MCP_STATE_P0[%08x] MCP_STATE_P1[%08x]\n",
  2072. bnx2_reg_rd_ind(bp, mcp_p0), bnx2_reg_rd_ind(bp, mcp_p1));
  2073. netdev_err(dev, "DEBUG: MCP mode[%08x] state[%08x] evt_mask[%08x]\n",
  2074. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_MODE),
  2075. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_STATE),
  2076. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_EVENT_MASK));
  2077. netdev_err(dev, "DEBUG: pc[%08x] pc[%08x] instr[%08x]\n",
  2078. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2079. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_PROGRAM_COUNTER),
  2080. bnx2_reg_rd_ind(bp, BNX2_MCP_CPU_INSTRUCTION));
  2081. netdev_err(dev, "DEBUG: shmem states:\n");
  2082. netdev_err(dev, "DEBUG: drv_mb[%08x] fw_mb[%08x] link_status[%08x]",
  2083. bnx2_shmem_rd(bp, BNX2_DRV_MB),
  2084. bnx2_shmem_rd(bp, BNX2_FW_MB),
  2085. bnx2_shmem_rd(bp, BNX2_LINK_STATUS));
  2086. pr_cont(" drv_pulse_mb[%08x]\n", bnx2_shmem_rd(bp, BNX2_DRV_PULSE_MB));
  2087. netdev_err(dev, "DEBUG: dev_info_signature[%08x] reset_type[%08x]",
  2088. bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE),
  2089. bnx2_shmem_rd(bp, BNX2_BC_STATE_RESET_TYPE));
  2090. pr_cont(" condition[%08x]\n",
  2091. bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION));
  2092. DP_SHMEM_LINE(bp, 0x3cc);
  2093. DP_SHMEM_LINE(bp, 0x3dc);
  2094. DP_SHMEM_LINE(bp, 0x3ec);
  2095. netdev_err(dev, "DEBUG: 0x3fc[%08x]\n", bnx2_shmem_rd(bp, 0x3fc));
  2096. netdev_err(dev, "<--- end MCP states dump --->\n");
  2097. }
  2098. static int
  2099. bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
  2100. {
  2101. int i;
  2102. u32 val;
  2103. bp->fw_wr_seq++;
  2104. msg_data |= bp->fw_wr_seq;
  2105. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2106. if (!ack)
  2107. return 0;
  2108. /* wait for an acknowledgement. */
  2109. for (i = 0; i < (BNX2_FW_ACK_TIME_OUT_MS / 10); i++) {
  2110. msleep(10);
  2111. val = bnx2_shmem_rd(bp, BNX2_FW_MB);
  2112. if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
  2113. break;
  2114. }
  2115. if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
  2116. return 0;
  2117. /* If we timed out, inform the firmware that this is the case. */
  2118. if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
  2119. msg_data &= ~BNX2_DRV_MSG_CODE;
  2120. msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
  2121. bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
  2122. if (!silent) {
  2123. pr_err("fw sync timeout, reset code = %x\n", msg_data);
  2124. bnx2_dump_mcp_state(bp);
  2125. }
  2126. return -EBUSY;
  2127. }
  2128. if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
  2129. return -EIO;
  2130. return 0;
  2131. }
  2132. static int
  2133. bnx2_init_5709_context(struct bnx2 *bp)
  2134. {
  2135. int i, ret = 0;
  2136. u32 val;
  2137. val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
  2138. val |= (BCM_PAGE_BITS - 8) << 16;
  2139. REG_WR(bp, BNX2_CTX_COMMAND, val);
  2140. for (i = 0; i < 10; i++) {
  2141. val = REG_RD(bp, BNX2_CTX_COMMAND);
  2142. if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
  2143. break;
  2144. udelay(2);
  2145. }
  2146. if (val & BNX2_CTX_COMMAND_MEM_INIT)
  2147. return -EBUSY;
  2148. for (i = 0; i < bp->ctx_pages; i++) {
  2149. int j;
  2150. if (bp->ctx_blk[i])
  2151. memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
  2152. else
  2153. return -ENOMEM;
  2154. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
  2155. (bp->ctx_blk_mapping[i] & 0xffffffff) |
  2156. BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
  2157. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
  2158. (u64) bp->ctx_blk_mapping[i] >> 32);
  2159. REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
  2160. BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
  2161. for (j = 0; j < 10; j++) {
  2162. val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
  2163. if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
  2164. break;
  2165. udelay(5);
  2166. }
  2167. if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
  2168. ret = -EBUSY;
  2169. break;
  2170. }
  2171. }
  2172. return ret;
  2173. }
  2174. static void
  2175. bnx2_init_context(struct bnx2 *bp)
  2176. {
  2177. u32 vcid;
  2178. vcid = 96;
  2179. while (vcid) {
  2180. u32 vcid_addr, pcid_addr, offset;
  2181. int i;
  2182. vcid--;
  2183. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  2184. u32 new_vcid;
  2185. vcid_addr = GET_PCID_ADDR(vcid);
  2186. if (vcid & 0x8) {
  2187. new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
  2188. }
  2189. else {
  2190. new_vcid = vcid;
  2191. }
  2192. pcid_addr = GET_PCID_ADDR(new_vcid);
  2193. }
  2194. else {
  2195. vcid_addr = GET_CID_ADDR(vcid);
  2196. pcid_addr = vcid_addr;
  2197. }
  2198. for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
  2199. vcid_addr += (i << PHY_CTX_SHIFT);
  2200. pcid_addr += (i << PHY_CTX_SHIFT);
  2201. REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
  2202. REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
  2203. /* Zero out the context. */
  2204. for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
  2205. bnx2_ctx_wr(bp, vcid_addr, offset, 0);
  2206. }
  2207. }
  2208. }
  2209. static int
  2210. bnx2_alloc_bad_rbuf(struct bnx2 *bp)
  2211. {
  2212. u16 *good_mbuf;
  2213. u32 good_mbuf_cnt;
  2214. u32 val;
  2215. good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
  2216. if (good_mbuf == NULL)
  2217. return -ENOMEM;
  2218. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  2219. BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
  2220. good_mbuf_cnt = 0;
  2221. /* Allocate a bunch of mbufs and save the good ones in an array. */
  2222. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2223. while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
  2224. bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
  2225. BNX2_RBUF_COMMAND_ALLOC_REQ);
  2226. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
  2227. val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
  2228. /* The addresses with Bit 9 set are bad memory blocks. */
  2229. if (!(val & (1 << 9))) {
  2230. good_mbuf[good_mbuf_cnt] = (u16) val;
  2231. good_mbuf_cnt++;
  2232. }
  2233. val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
  2234. }
  2235. /* Free the good ones back to the mbuf pool thus discarding
  2236. * all the bad ones. */
  2237. while (good_mbuf_cnt) {
  2238. good_mbuf_cnt--;
  2239. val = good_mbuf[good_mbuf_cnt];
  2240. val = (val << 9) | val | 1;
  2241. bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
  2242. }
  2243. kfree(good_mbuf);
  2244. return 0;
  2245. }
  2246. static void
  2247. bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
  2248. {
  2249. u32 val;
  2250. val = (mac_addr[0] << 8) | mac_addr[1];
  2251. REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
  2252. val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
  2253. (mac_addr[4] << 8) | mac_addr[5];
  2254. REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
  2255. }
  2256. static inline int
  2257. bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2258. {
  2259. dma_addr_t mapping;
  2260. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2261. struct rx_bd *rxbd =
  2262. &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
  2263. struct page *page = alloc_page(gfp);
  2264. if (!page)
  2265. return -ENOMEM;
  2266. mapping = dma_map_page(&bp->pdev->dev, page, 0, PAGE_SIZE,
  2267. PCI_DMA_FROMDEVICE);
  2268. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2269. __free_page(page);
  2270. return -EIO;
  2271. }
  2272. rx_pg->page = page;
  2273. dma_unmap_addr_set(rx_pg, mapping, mapping);
  2274. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2275. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2276. return 0;
  2277. }
  2278. static void
  2279. bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
  2280. {
  2281. struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
  2282. struct page *page = rx_pg->page;
  2283. if (!page)
  2284. return;
  2285. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(rx_pg, mapping),
  2286. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2287. __free_page(page);
  2288. rx_pg->page = NULL;
  2289. }
  2290. static inline int
  2291. bnx2_alloc_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index, gfp_t gfp)
  2292. {
  2293. u8 *data;
  2294. struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
  2295. dma_addr_t mapping;
  2296. struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
  2297. data = kmalloc(bp->rx_buf_size, gfp);
  2298. if (!data)
  2299. return -ENOMEM;
  2300. mapping = dma_map_single(&bp->pdev->dev,
  2301. get_l2_fhdr(data),
  2302. bp->rx_buf_use_size,
  2303. PCI_DMA_FROMDEVICE);
  2304. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  2305. kfree(data);
  2306. return -EIO;
  2307. }
  2308. rx_buf->data = data;
  2309. dma_unmap_addr_set(rx_buf, mapping, mapping);
  2310. rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
  2311. rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  2312. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2313. return 0;
  2314. }
  2315. static int
  2316. bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
  2317. {
  2318. struct status_block *sblk = bnapi->status_blk.msi;
  2319. u32 new_link_state, old_link_state;
  2320. int is_set = 1;
  2321. new_link_state = sblk->status_attn_bits & event;
  2322. old_link_state = sblk->status_attn_bits_ack & event;
  2323. if (new_link_state != old_link_state) {
  2324. if (new_link_state)
  2325. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
  2326. else
  2327. REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
  2328. } else
  2329. is_set = 0;
  2330. return is_set;
  2331. }
  2332. static void
  2333. bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2334. {
  2335. spin_lock(&bp->phy_lock);
  2336. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
  2337. bnx2_set_link(bp);
  2338. if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
  2339. bnx2_set_remote_link(bp);
  2340. spin_unlock(&bp->phy_lock);
  2341. }
  2342. static inline u16
  2343. bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
  2344. {
  2345. u16 cons;
  2346. /* Tell compiler that status block fields can change. */
  2347. barrier();
  2348. cons = *bnapi->hw_tx_cons_ptr;
  2349. barrier();
  2350. if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
  2351. cons++;
  2352. return cons;
  2353. }
  2354. static int
  2355. bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2356. {
  2357. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2358. u16 hw_cons, sw_cons, sw_ring_cons;
  2359. int tx_pkt = 0, index;
  2360. unsigned int tx_bytes = 0;
  2361. struct netdev_queue *txq;
  2362. index = (bnapi - bp->bnx2_napi);
  2363. txq = netdev_get_tx_queue(bp->dev, index);
  2364. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2365. sw_cons = txr->tx_cons;
  2366. while (sw_cons != hw_cons) {
  2367. struct sw_tx_bd *tx_buf;
  2368. struct sk_buff *skb;
  2369. int i, last;
  2370. sw_ring_cons = TX_RING_IDX(sw_cons);
  2371. tx_buf = &txr->tx_buf_ring[sw_ring_cons];
  2372. skb = tx_buf->skb;
  2373. /* prefetch skb_end_pointer() to speedup skb_shinfo(skb) */
  2374. prefetch(&skb->end);
  2375. /* partial BD completions possible with TSO packets */
  2376. if (tx_buf->is_gso) {
  2377. u16 last_idx, last_ring_idx;
  2378. last_idx = sw_cons + tx_buf->nr_frags + 1;
  2379. last_ring_idx = sw_ring_cons + tx_buf->nr_frags + 1;
  2380. if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
  2381. last_idx++;
  2382. }
  2383. if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
  2384. break;
  2385. }
  2386. }
  2387. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  2388. skb_headlen(skb), PCI_DMA_TODEVICE);
  2389. tx_buf->skb = NULL;
  2390. last = tx_buf->nr_frags;
  2391. for (i = 0; i < last; i++) {
  2392. sw_cons = NEXT_TX_BD(sw_cons);
  2393. dma_unmap_page(&bp->pdev->dev,
  2394. dma_unmap_addr(
  2395. &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
  2396. mapping),
  2397. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  2398. PCI_DMA_TODEVICE);
  2399. }
  2400. sw_cons = NEXT_TX_BD(sw_cons);
  2401. tx_bytes += skb->len;
  2402. dev_kfree_skb(skb);
  2403. tx_pkt++;
  2404. if (tx_pkt == budget)
  2405. break;
  2406. if (hw_cons == sw_cons)
  2407. hw_cons = bnx2_get_hw_tx_cons(bnapi);
  2408. }
  2409. netdev_tx_completed_queue(txq, tx_pkt, tx_bytes);
  2410. txr->hw_tx_cons = hw_cons;
  2411. txr->tx_cons = sw_cons;
  2412. /* Need to make the tx_cons update visible to bnx2_start_xmit()
  2413. * before checking for netif_tx_queue_stopped(). Without the
  2414. * memory barrier, there is a small possibility that bnx2_start_xmit()
  2415. * will miss it and cause the queue to be stopped forever.
  2416. */
  2417. smp_mb();
  2418. if (unlikely(netif_tx_queue_stopped(txq)) &&
  2419. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
  2420. __netif_tx_lock(txq, smp_processor_id());
  2421. if ((netif_tx_queue_stopped(txq)) &&
  2422. (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
  2423. netif_tx_wake_queue(txq);
  2424. __netif_tx_unlock(txq);
  2425. }
  2426. return tx_pkt;
  2427. }
  2428. static void
  2429. bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2430. struct sk_buff *skb, int count)
  2431. {
  2432. struct sw_pg *cons_rx_pg, *prod_rx_pg;
  2433. struct rx_bd *cons_bd, *prod_bd;
  2434. int i;
  2435. u16 hw_prod, prod;
  2436. u16 cons = rxr->rx_pg_cons;
  2437. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2438. /* The caller was unable to allocate a new page to replace the
  2439. * last one in the frags array, so we need to recycle that page
  2440. * and then free the skb.
  2441. */
  2442. if (skb) {
  2443. struct page *page;
  2444. struct skb_shared_info *shinfo;
  2445. shinfo = skb_shinfo(skb);
  2446. shinfo->nr_frags--;
  2447. page = skb_frag_page(&shinfo->frags[shinfo->nr_frags]);
  2448. __skb_frag_set_page(&shinfo->frags[shinfo->nr_frags], NULL);
  2449. cons_rx_pg->page = page;
  2450. dev_kfree_skb(skb);
  2451. }
  2452. hw_prod = rxr->rx_pg_prod;
  2453. for (i = 0; i < count; i++) {
  2454. prod = RX_PG_RING_IDX(hw_prod);
  2455. prod_rx_pg = &rxr->rx_pg_ring[prod];
  2456. cons_rx_pg = &rxr->rx_pg_ring[cons];
  2457. cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2458. prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2459. if (prod != cons) {
  2460. prod_rx_pg->page = cons_rx_pg->page;
  2461. cons_rx_pg->page = NULL;
  2462. dma_unmap_addr_set(prod_rx_pg, mapping,
  2463. dma_unmap_addr(cons_rx_pg, mapping));
  2464. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2465. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2466. }
  2467. cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
  2468. hw_prod = NEXT_RX_BD(hw_prod);
  2469. }
  2470. rxr->rx_pg_prod = hw_prod;
  2471. rxr->rx_pg_cons = cons;
  2472. }
  2473. static inline void
  2474. bnx2_reuse_rx_data(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
  2475. u8 *data, u16 cons, u16 prod)
  2476. {
  2477. struct sw_bd *cons_rx_buf, *prod_rx_buf;
  2478. struct rx_bd *cons_bd, *prod_bd;
  2479. cons_rx_buf = &rxr->rx_buf_ring[cons];
  2480. prod_rx_buf = &rxr->rx_buf_ring[prod];
  2481. dma_sync_single_for_device(&bp->pdev->dev,
  2482. dma_unmap_addr(cons_rx_buf, mapping),
  2483. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
  2484. rxr->rx_prod_bseq += bp->rx_buf_use_size;
  2485. prod_rx_buf->data = data;
  2486. if (cons == prod)
  2487. return;
  2488. dma_unmap_addr_set(prod_rx_buf, mapping,
  2489. dma_unmap_addr(cons_rx_buf, mapping));
  2490. cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
  2491. prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
  2492. prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
  2493. prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
  2494. }
  2495. static struct sk_buff *
  2496. bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u8 *data,
  2497. unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
  2498. u32 ring_idx)
  2499. {
  2500. int err;
  2501. u16 prod = ring_idx & 0xffff;
  2502. struct sk_buff *skb;
  2503. err = bnx2_alloc_rx_data(bp, rxr, prod, GFP_ATOMIC);
  2504. if (unlikely(err)) {
  2505. bnx2_reuse_rx_data(bp, rxr, data, (u16) (ring_idx >> 16), prod);
  2506. error:
  2507. if (hdr_len) {
  2508. unsigned int raw_len = len + 4;
  2509. int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
  2510. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2511. }
  2512. return NULL;
  2513. }
  2514. dma_unmap_single(&bp->pdev->dev, dma_addr, bp->rx_buf_use_size,
  2515. PCI_DMA_FROMDEVICE);
  2516. skb = build_skb(data, 0);
  2517. if (!skb) {
  2518. kfree(data);
  2519. goto error;
  2520. }
  2521. skb_reserve(skb, ((u8 *)get_l2_fhdr(data) - data) + BNX2_RX_OFFSET);
  2522. if (hdr_len == 0) {
  2523. skb_put(skb, len);
  2524. return skb;
  2525. } else {
  2526. unsigned int i, frag_len, frag_size, pages;
  2527. struct sw_pg *rx_pg;
  2528. u16 pg_cons = rxr->rx_pg_cons;
  2529. u16 pg_prod = rxr->rx_pg_prod;
  2530. frag_size = len + 4 - hdr_len;
  2531. pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
  2532. skb_put(skb, hdr_len);
  2533. for (i = 0; i < pages; i++) {
  2534. dma_addr_t mapping_old;
  2535. frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
  2536. if (unlikely(frag_len <= 4)) {
  2537. unsigned int tail = 4 - frag_len;
  2538. rxr->rx_pg_cons = pg_cons;
  2539. rxr->rx_pg_prod = pg_prod;
  2540. bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
  2541. pages - i);
  2542. skb->len -= tail;
  2543. if (i == 0) {
  2544. skb->tail -= tail;
  2545. } else {
  2546. skb_frag_t *frag =
  2547. &skb_shinfo(skb)->frags[i - 1];
  2548. skb_frag_size_sub(frag, tail);
  2549. skb->data_len -= tail;
  2550. }
  2551. return skb;
  2552. }
  2553. rx_pg = &rxr->rx_pg_ring[pg_cons];
  2554. /* Don't unmap yet. If we're unable to allocate a new
  2555. * page, we need to recycle the page and the DMA addr.
  2556. */
  2557. mapping_old = dma_unmap_addr(rx_pg, mapping);
  2558. if (i == pages - 1)
  2559. frag_len -= 4;
  2560. skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
  2561. rx_pg->page = NULL;
  2562. err = bnx2_alloc_rx_page(bp, rxr,
  2563. RX_PG_RING_IDX(pg_prod),
  2564. GFP_ATOMIC);
  2565. if (unlikely(err)) {
  2566. rxr->rx_pg_cons = pg_cons;
  2567. rxr->rx_pg_prod = pg_prod;
  2568. bnx2_reuse_rx_skb_pages(bp, rxr, skb,
  2569. pages - i);
  2570. return NULL;
  2571. }
  2572. dma_unmap_page(&bp->pdev->dev, mapping_old,
  2573. PAGE_SIZE, PCI_DMA_FROMDEVICE);
  2574. frag_size -= frag_len;
  2575. skb->data_len += frag_len;
  2576. skb->truesize += PAGE_SIZE;
  2577. skb->len += frag_len;
  2578. pg_prod = NEXT_RX_BD(pg_prod);
  2579. pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
  2580. }
  2581. rxr->rx_pg_prod = pg_prod;
  2582. rxr->rx_pg_cons = pg_cons;
  2583. }
  2584. return skb;
  2585. }
  2586. static inline u16
  2587. bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
  2588. {
  2589. u16 cons;
  2590. /* Tell compiler that status block fields can change. */
  2591. barrier();
  2592. cons = *bnapi->hw_rx_cons_ptr;
  2593. barrier();
  2594. if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
  2595. cons++;
  2596. return cons;
  2597. }
  2598. static int
  2599. bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
  2600. {
  2601. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2602. u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
  2603. struct l2_fhdr *rx_hdr;
  2604. int rx_pkt = 0, pg_ring_used = 0;
  2605. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2606. sw_cons = rxr->rx_cons;
  2607. sw_prod = rxr->rx_prod;
  2608. /* Memory barrier necessary as speculative reads of the rx
  2609. * buffer can be ahead of the index in the status block
  2610. */
  2611. rmb();
  2612. while (sw_cons != hw_cons) {
  2613. unsigned int len, hdr_len;
  2614. u32 status;
  2615. struct sw_bd *rx_buf, *next_rx_buf;
  2616. struct sk_buff *skb;
  2617. dma_addr_t dma_addr;
  2618. u8 *data;
  2619. sw_ring_cons = RX_RING_IDX(sw_cons);
  2620. sw_ring_prod = RX_RING_IDX(sw_prod);
  2621. rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
  2622. data = rx_buf->data;
  2623. rx_buf->data = NULL;
  2624. rx_hdr = get_l2_fhdr(data);
  2625. prefetch(rx_hdr);
  2626. dma_addr = dma_unmap_addr(rx_buf, mapping);
  2627. dma_sync_single_for_cpu(&bp->pdev->dev, dma_addr,
  2628. BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
  2629. PCI_DMA_FROMDEVICE);
  2630. next_rx_buf =
  2631. &rxr->rx_buf_ring[RX_RING_IDX(NEXT_RX_BD(sw_cons))];
  2632. prefetch(get_l2_fhdr(next_rx_buf->data));
  2633. len = rx_hdr->l2_fhdr_pkt_len;
  2634. status = rx_hdr->l2_fhdr_status;
  2635. hdr_len = 0;
  2636. if (status & L2_FHDR_STATUS_SPLIT) {
  2637. hdr_len = rx_hdr->l2_fhdr_ip_xsum;
  2638. pg_ring_used = 1;
  2639. } else if (len > bp->rx_jumbo_thresh) {
  2640. hdr_len = bp->rx_jumbo_thresh;
  2641. pg_ring_used = 1;
  2642. }
  2643. if (unlikely(status & (L2_FHDR_ERRORS_BAD_CRC |
  2644. L2_FHDR_ERRORS_PHY_DECODE |
  2645. L2_FHDR_ERRORS_ALIGNMENT |
  2646. L2_FHDR_ERRORS_TOO_SHORT |
  2647. L2_FHDR_ERRORS_GIANT_FRAME))) {
  2648. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2649. sw_ring_prod);
  2650. if (pg_ring_used) {
  2651. int pages;
  2652. pages = PAGE_ALIGN(len - hdr_len) >> PAGE_SHIFT;
  2653. bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
  2654. }
  2655. goto next_rx;
  2656. }
  2657. len -= 4;
  2658. if (len <= bp->rx_copy_thresh) {
  2659. skb = netdev_alloc_skb(bp->dev, len + 6);
  2660. if (skb == NULL) {
  2661. bnx2_reuse_rx_data(bp, rxr, data, sw_ring_cons,
  2662. sw_ring_prod);
  2663. goto next_rx;
  2664. }
  2665. /* aligned copy */
  2666. memcpy(skb->data,
  2667. (u8 *)rx_hdr + BNX2_RX_OFFSET - 6,
  2668. len + 6);
  2669. skb_reserve(skb, 6);
  2670. skb_put(skb, len);
  2671. bnx2_reuse_rx_data(bp, rxr, data,
  2672. sw_ring_cons, sw_ring_prod);
  2673. } else {
  2674. skb = bnx2_rx_skb(bp, rxr, data, len, hdr_len, dma_addr,
  2675. (sw_ring_cons << 16) | sw_ring_prod);
  2676. if (!skb)
  2677. goto next_rx;
  2678. }
  2679. if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) &&
  2680. !(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG))
  2681. __vlan_hwaccel_put_tag(skb, rx_hdr->l2_fhdr_vlan_tag);
  2682. skb->protocol = eth_type_trans(skb, bp->dev);
  2683. if ((len > (bp->dev->mtu + ETH_HLEN)) &&
  2684. (ntohs(skb->protocol) != 0x8100)) {
  2685. dev_kfree_skb(skb);
  2686. goto next_rx;
  2687. }
  2688. skb_checksum_none_assert(skb);
  2689. if ((bp->dev->features & NETIF_F_RXCSUM) &&
  2690. (status & (L2_FHDR_STATUS_TCP_SEGMENT |
  2691. L2_FHDR_STATUS_UDP_DATAGRAM))) {
  2692. if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
  2693. L2_FHDR_ERRORS_UDP_XSUM)) == 0))
  2694. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2695. }
  2696. if ((bp->dev->features & NETIF_F_RXHASH) &&
  2697. ((status & L2_FHDR_STATUS_USE_RXHASH) ==
  2698. L2_FHDR_STATUS_USE_RXHASH))
  2699. skb->rxhash = rx_hdr->l2_fhdr_hash;
  2700. skb_record_rx_queue(skb, bnapi - &bp->bnx2_napi[0]);
  2701. napi_gro_receive(&bnapi->napi, skb);
  2702. rx_pkt++;
  2703. next_rx:
  2704. sw_cons = NEXT_RX_BD(sw_cons);
  2705. sw_prod = NEXT_RX_BD(sw_prod);
  2706. if ((rx_pkt == budget))
  2707. break;
  2708. /* Refresh hw_cons to see if there is new work */
  2709. if (sw_cons == hw_cons) {
  2710. hw_cons = bnx2_get_hw_rx_cons(bnapi);
  2711. rmb();
  2712. }
  2713. }
  2714. rxr->rx_cons = sw_cons;
  2715. rxr->rx_prod = sw_prod;
  2716. if (pg_ring_used)
  2717. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  2718. REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
  2719. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  2720. mmiowb();
  2721. return rx_pkt;
  2722. }
  2723. /* MSI ISR - The only difference between this and the INTx ISR
  2724. * is that the MSI interrupt is always serviced.
  2725. */
  2726. static irqreturn_t
  2727. bnx2_msi(int irq, void *dev_instance)
  2728. {
  2729. struct bnx2_napi *bnapi = dev_instance;
  2730. struct bnx2 *bp = bnapi->bp;
  2731. prefetch(bnapi->status_blk.msi);
  2732. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2733. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2734. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2735. /* Return here if interrupt is disabled. */
  2736. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2737. return IRQ_HANDLED;
  2738. napi_schedule(&bnapi->napi);
  2739. return IRQ_HANDLED;
  2740. }
  2741. static irqreturn_t
  2742. bnx2_msi_1shot(int irq, void *dev_instance)
  2743. {
  2744. struct bnx2_napi *bnapi = dev_instance;
  2745. struct bnx2 *bp = bnapi->bp;
  2746. prefetch(bnapi->status_blk.msi);
  2747. /* Return here if interrupt is disabled. */
  2748. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2749. return IRQ_HANDLED;
  2750. napi_schedule(&bnapi->napi);
  2751. return IRQ_HANDLED;
  2752. }
  2753. static irqreturn_t
  2754. bnx2_interrupt(int irq, void *dev_instance)
  2755. {
  2756. struct bnx2_napi *bnapi = dev_instance;
  2757. struct bnx2 *bp = bnapi->bp;
  2758. struct status_block *sblk = bnapi->status_blk.msi;
  2759. /* When using INTx, it is possible for the interrupt to arrive
  2760. * at the CPU before the status block posted prior to the
  2761. * interrupt. Reading a register will flush the status block.
  2762. * When using MSI, the MSI message will always complete after
  2763. * the status block write.
  2764. */
  2765. if ((sblk->status_idx == bnapi->last_status_idx) &&
  2766. (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
  2767. BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
  2768. return IRQ_NONE;
  2769. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2770. BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
  2771. BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  2772. /* Read back to deassert IRQ immediately to avoid too many
  2773. * spurious interrupts.
  2774. */
  2775. REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
  2776. /* Return here if interrupt is shared and is disabled. */
  2777. if (unlikely(atomic_read(&bp->intr_sem) != 0))
  2778. return IRQ_HANDLED;
  2779. if (napi_schedule_prep(&bnapi->napi)) {
  2780. bnapi->last_status_idx = sblk->status_idx;
  2781. __napi_schedule(&bnapi->napi);
  2782. }
  2783. return IRQ_HANDLED;
  2784. }
  2785. static inline int
  2786. bnx2_has_fast_work(struct bnx2_napi *bnapi)
  2787. {
  2788. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2789. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2790. if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
  2791. (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
  2792. return 1;
  2793. return 0;
  2794. }
  2795. #define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
  2796. STATUS_ATTN_BITS_TIMER_ABORT)
  2797. static inline int
  2798. bnx2_has_work(struct bnx2_napi *bnapi)
  2799. {
  2800. struct status_block *sblk = bnapi->status_blk.msi;
  2801. if (bnx2_has_fast_work(bnapi))
  2802. return 1;
  2803. #ifdef BCM_CNIC
  2804. if (bnapi->cnic_present && (bnapi->cnic_tag != sblk->status_idx))
  2805. return 1;
  2806. #endif
  2807. if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
  2808. (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
  2809. return 1;
  2810. return 0;
  2811. }
  2812. static void
  2813. bnx2_chk_missed_msi(struct bnx2 *bp)
  2814. {
  2815. struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
  2816. u32 msi_ctrl;
  2817. if (bnx2_has_work(bnapi)) {
  2818. msi_ctrl = REG_RD(bp, BNX2_PCICFG_MSI_CONTROL);
  2819. if (!(msi_ctrl & BNX2_PCICFG_MSI_CONTROL_ENABLE))
  2820. return;
  2821. if (bnapi->last_status_idx == bp->idle_chk_status_idx) {
  2822. REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl &
  2823. ~BNX2_PCICFG_MSI_CONTROL_ENABLE);
  2824. REG_WR(bp, BNX2_PCICFG_MSI_CONTROL, msi_ctrl);
  2825. bnx2_msi(bp->irq_tbl[0].vector, bnapi);
  2826. }
  2827. }
  2828. bp->idle_chk_status_idx = bnapi->last_status_idx;
  2829. }
  2830. #ifdef BCM_CNIC
  2831. static void bnx2_poll_cnic(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2832. {
  2833. struct cnic_ops *c_ops;
  2834. if (!bnapi->cnic_present)
  2835. return;
  2836. rcu_read_lock();
  2837. c_ops = rcu_dereference(bp->cnic_ops);
  2838. if (c_ops)
  2839. bnapi->cnic_tag = c_ops->cnic_handler(bp->cnic_data,
  2840. bnapi->status_blk.msi);
  2841. rcu_read_unlock();
  2842. }
  2843. #endif
  2844. static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
  2845. {
  2846. struct status_block *sblk = bnapi->status_blk.msi;
  2847. u32 status_attn_bits = sblk->status_attn_bits;
  2848. u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
  2849. if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
  2850. (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
  2851. bnx2_phy_int(bp, bnapi);
  2852. /* This is needed to take care of transient status
  2853. * during link changes.
  2854. */
  2855. REG_WR(bp, BNX2_HC_COMMAND,
  2856. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  2857. REG_RD(bp, BNX2_HC_COMMAND);
  2858. }
  2859. }
  2860. static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
  2861. int work_done, int budget)
  2862. {
  2863. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  2864. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  2865. if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
  2866. bnx2_tx_int(bp, bnapi, 0);
  2867. if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
  2868. work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
  2869. return work_done;
  2870. }
  2871. static int bnx2_poll_msix(struct napi_struct *napi, int budget)
  2872. {
  2873. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2874. struct bnx2 *bp = bnapi->bp;
  2875. int work_done = 0;
  2876. struct status_block_msix *sblk = bnapi->status_blk.msix;
  2877. while (1) {
  2878. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2879. if (unlikely(work_done >= budget))
  2880. break;
  2881. bnapi->last_status_idx = sblk->status_idx;
  2882. /* status idx must be read before checking for more work. */
  2883. rmb();
  2884. if (likely(!bnx2_has_fast_work(bnapi))) {
  2885. napi_complete(napi);
  2886. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
  2887. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2888. bnapi->last_status_idx);
  2889. break;
  2890. }
  2891. }
  2892. return work_done;
  2893. }
  2894. static int bnx2_poll(struct napi_struct *napi, int budget)
  2895. {
  2896. struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
  2897. struct bnx2 *bp = bnapi->bp;
  2898. int work_done = 0;
  2899. struct status_block *sblk = bnapi->status_blk.msi;
  2900. while (1) {
  2901. bnx2_poll_link(bp, bnapi);
  2902. work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
  2903. #ifdef BCM_CNIC
  2904. bnx2_poll_cnic(bp, bnapi);
  2905. #endif
  2906. /* bnapi->last_status_idx is used below to tell the hw how
  2907. * much work has been processed, so we must read it before
  2908. * checking for more work.
  2909. */
  2910. bnapi->last_status_idx = sblk->status_idx;
  2911. if (unlikely(work_done >= budget))
  2912. break;
  2913. rmb();
  2914. if (likely(!bnx2_has_work(bnapi))) {
  2915. napi_complete(napi);
  2916. if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
  2917. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2918. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2919. bnapi->last_status_idx);
  2920. break;
  2921. }
  2922. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2923. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2924. BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
  2925. bnapi->last_status_idx);
  2926. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
  2927. BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
  2928. bnapi->last_status_idx);
  2929. break;
  2930. }
  2931. }
  2932. return work_done;
  2933. }
  2934. /* Called with rtnl_lock from vlan functions and also netif_tx_lock
  2935. * from set_multicast.
  2936. */
  2937. static void
  2938. bnx2_set_rx_mode(struct net_device *dev)
  2939. {
  2940. struct bnx2 *bp = netdev_priv(dev);
  2941. u32 rx_mode, sort_mode;
  2942. struct netdev_hw_addr *ha;
  2943. int i;
  2944. if (!netif_running(dev))
  2945. return;
  2946. spin_lock_bh(&bp->phy_lock);
  2947. rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
  2948. BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
  2949. sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
  2950. if (!(dev->features & NETIF_F_HW_VLAN_RX) &&
  2951. (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  2952. rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
  2953. if (dev->flags & IFF_PROMISC) {
  2954. /* Promiscuous mode. */
  2955. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2956. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2957. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2958. }
  2959. else if (dev->flags & IFF_ALLMULTI) {
  2960. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2961. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2962. 0xffffffff);
  2963. }
  2964. sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
  2965. }
  2966. else {
  2967. /* Accept one or more multicast(s). */
  2968. u32 mc_filter[NUM_MC_HASH_REGISTERS];
  2969. u32 regidx;
  2970. u32 bit;
  2971. u32 crc;
  2972. memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
  2973. netdev_for_each_mc_addr(ha, dev) {
  2974. crc = ether_crc_le(ETH_ALEN, ha->addr);
  2975. bit = crc & 0xff;
  2976. regidx = (bit & 0xe0) >> 5;
  2977. bit &= 0x1f;
  2978. mc_filter[regidx] |= (1 << bit);
  2979. }
  2980. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  2981. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  2982. mc_filter[i]);
  2983. }
  2984. sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
  2985. }
  2986. if (netdev_uc_count(dev) > BNX2_MAX_UNICAST_ADDRESSES) {
  2987. rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
  2988. sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
  2989. BNX2_RPM_SORT_USER0_PROM_VLAN;
  2990. } else if (!(dev->flags & IFF_PROMISC)) {
  2991. /* Add all entries into to the match filter list */
  2992. i = 0;
  2993. netdev_for_each_uc_addr(ha, dev) {
  2994. bnx2_set_mac_addr(bp, ha->addr,
  2995. i + BNX2_START_UNICAST_ADDRESS_INDEX);
  2996. sort_mode |= (1 <<
  2997. (i + BNX2_START_UNICAST_ADDRESS_INDEX));
  2998. i++;
  2999. }
  3000. }
  3001. if (rx_mode != bp->rx_mode) {
  3002. bp->rx_mode = rx_mode;
  3003. REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
  3004. }
  3005. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3006. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
  3007. REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
  3008. spin_unlock_bh(&bp->phy_lock);
  3009. }
  3010. static int
  3011. check_fw_section(const struct firmware *fw,
  3012. const struct bnx2_fw_file_section *section,
  3013. u32 alignment, bool non_empty)
  3014. {
  3015. u32 offset = be32_to_cpu(section->offset);
  3016. u32 len = be32_to_cpu(section->len);
  3017. if ((offset == 0 && len != 0) || offset >= fw->size || offset & 3)
  3018. return -EINVAL;
  3019. if ((non_empty && len == 0) || len > fw->size - offset ||
  3020. len & (alignment - 1))
  3021. return -EINVAL;
  3022. return 0;
  3023. }
  3024. static int
  3025. check_mips_fw_entry(const struct firmware *fw,
  3026. const struct bnx2_mips_fw_file_entry *entry)
  3027. {
  3028. if (check_fw_section(fw, &entry->text, 4, true) ||
  3029. check_fw_section(fw, &entry->data, 4, false) ||
  3030. check_fw_section(fw, &entry->rodata, 4, false))
  3031. return -EINVAL;
  3032. return 0;
  3033. }
  3034. static void bnx2_release_firmware(struct bnx2 *bp)
  3035. {
  3036. if (bp->rv2p_firmware) {
  3037. release_firmware(bp->mips_firmware);
  3038. release_firmware(bp->rv2p_firmware);
  3039. bp->rv2p_firmware = NULL;
  3040. }
  3041. }
  3042. static int bnx2_request_uncached_firmware(struct bnx2 *bp)
  3043. {
  3044. const char *mips_fw_file, *rv2p_fw_file;
  3045. const struct bnx2_mips_fw_file *mips_fw;
  3046. const struct bnx2_rv2p_fw_file *rv2p_fw;
  3047. int rc;
  3048. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3049. mips_fw_file = FW_MIPS_FILE_09;
  3050. if ((CHIP_ID(bp) == CHIP_ID_5709_A0) ||
  3051. (CHIP_ID(bp) == CHIP_ID_5709_A1))
  3052. rv2p_fw_file = FW_RV2P_FILE_09_Ax;
  3053. else
  3054. rv2p_fw_file = FW_RV2P_FILE_09;
  3055. } else {
  3056. mips_fw_file = FW_MIPS_FILE_06;
  3057. rv2p_fw_file = FW_RV2P_FILE_06;
  3058. }
  3059. rc = request_firmware(&bp->mips_firmware, mips_fw_file, &bp->pdev->dev);
  3060. if (rc) {
  3061. pr_err("Can't load firmware file \"%s\"\n", mips_fw_file);
  3062. goto out;
  3063. }
  3064. rc = request_firmware(&bp->rv2p_firmware, rv2p_fw_file, &bp->pdev->dev);
  3065. if (rc) {
  3066. pr_err("Can't load firmware file \"%s\"\n", rv2p_fw_file);
  3067. goto err_release_mips_firmware;
  3068. }
  3069. mips_fw = (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3070. rv2p_fw = (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3071. if (bp->mips_firmware->size < sizeof(*mips_fw) ||
  3072. check_mips_fw_entry(bp->mips_firmware, &mips_fw->com) ||
  3073. check_mips_fw_entry(bp->mips_firmware, &mips_fw->cp) ||
  3074. check_mips_fw_entry(bp->mips_firmware, &mips_fw->rxp) ||
  3075. check_mips_fw_entry(bp->mips_firmware, &mips_fw->tpat) ||
  3076. check_mips_fw_entry(bp->mips_firmware, &mips_fw->txp)) {
  3077. pr_err("Firmware file \"%s\" is invalid\n", mips_fw_file);
  3078. rc = -EINVAL;
  3079. goto err_release_firmware;
  3080. }
  3081. if (bp->rv2p_firmware->size < sizeof(*rv2p_fw) ||
  3082. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc1.rv2p, 8, true) ||
  3083. check_fw_section(bp->rv2p_firmware, &rv2p_fw->proc2.rv2p, 8, true)) {
  3084. pr_err("Firmware file \"%s\" is invalid\n", rv2p_fw_file);
  3085. rc = -EINVAL;
  3086. goto err_release_firmware;
  3087. }
  3088. out:
  3089. return rc;
  3090. err_release_firmware:
  3091. release_firmware(bp->rv2p_firmware);
  3092. bp->rv2p_firmware = NULL;
  3093. err_release_mips_firmware:
  3094. release_firmware(bp->mips_firmware);
  3095. goto out;
  3096. }
  3097. static int bnx2_request_firmware(struct bnx2 *bp)
  3098. {
  3099. return bp->rv2p_firmware ? 0 : bnx2_request_uncached_firmware(bp);
  3100. }
  3101. static u32
  3102. rv2p_fw_fixup(u32 rv2p_proc, int idx, u32 loc, u32 rv2p_code)
  3103. {
  3104. switch (idx) {
  3105. case RV2P_P1_FIXUP_PAGE_SIZE_IDX:
  3106. rv2p_code &= ~RV2P_BD_PAGE_SIZE_MSK;
  3107. rv2p_code |= RV2P_BD_PAGE_SIZE;
  3108. break;
  3109. }
  3110. return rv2p_code;
  3111. }
  3112. static int
  3113. load_rv2p_fw(struct bnx2 *bp, u32 rv2p_proc,
  3114. const struct bnx2_rv2p_fw_file_entry *fw_entry)
  3115. {
  3116. u32 rv2p_code_len, file_offset;
  3117. __be32 *rv2p_code;
  3118. int i;
  3119. u32 val, cmd, addr;
  3120. rv2p_code_len = be32_to_cpu(fw_entry->rv2p.len);
  3121. file_offset = be32_to_cpu(fw_entry->rv2p.offset);
  3122. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3123. if (rv2p_proc == RV2P_PROC1) {
  3124. cmd = BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
  3125. addr = BNX2_RV2P_PROC1_ADDR_CMD;
  3126. } else {
  3127. cmd = BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
  3128. addr = BNX2_RV2P_PROC2_ADDR_CMD;
  3129. }
  3130. for (i = 0; i < rv2p_code_len; i += 8) {
  3131. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, be32_to_cpu(*rv2p_code));
  3132. rv2p_code++;
  3133. REG_WR(bp, BNX2_RV2P_INSTR_LOW, be32_to_cpu(*rv2p_code));
  3134. rv2p_code++;
  3135. val = (i / 8) | cmd;
  3136. REG_WR(bp, addr, val);
  3137. }
  3138. rv2p_code = (__be32 *)(bp->rv2p_firmware->data + file_offset);
  3139. for (i = 0; i < 8; i++) {
  3140. u32 loc, code;
  3141. loc = be32_to_cpu(fw_entry->fixup[i]);
  3142. if (loc && ((loc * 4) < rv2p_code_len)) {
  3143. code = be32_to_cpu(*(rv2p_code + loc - 1));
  3144. REG_WR(bp, BNX2_RV2P_INSTR_HIGH, code);
  3145. code = be32_to_cpu(*(rv2p_code + loc));
  3146. code = rv2p_fw_fixup(rv2p_proc, i, loc, code);
  3147. REG_WR(bp, BNX2_RV2P_INSTR_LOW, code);
  3148. val = (loc / 2) | cmd;
  3149. REG_WR(bp, addr, val);
  3150. }
  3151. }
  3152. /* Reset the processor, un-stall is done later. */
  3153. if (rv2p_proc == RV2P_PROC1) {
  3154. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
  3155. }
  3156. else {
  3157. REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
  3158. }
  3159. return 0;
  3160. }
  3161. static int
  3162. load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg,
  3163. const struct bnx2_mips_fw_file_entry *fw_entry)
  3164. {
  3165. u32 addr, len, file_offset;
  3166. __be32 *data;
  3167. u32 offset;
  3168. u32 val;
  3169. /* Halt the CPU. */
  3170. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3171. val |= cpu_reg->mode_value_halt;
  3172. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3173. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3174. /* Load the Text area. */
  3175. addr = be32_to_cpu(fw_entry->text.addr);
  3176. len = be32_to_cpu(fw_entry->text.len);
  3177. file_offset = be32_to_cpu(fw_entry->text.offset);
  3178. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3179. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3180. if (len) {
  3181. int j;
  3182. for (j = 0; j < (len / 4); j++, offset += 4)
  3183. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3184. }
  3185. /* Load the Data area. */
  3186. addr = be32_to_cpu(fw_entry->data.addr);
  3187. len = be32_to_cpu(fw_entry->data.len);
  3188. file_offset = be32_to_cpu(fw_entry->data.offset);
  3189. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3190. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3191. if (len) {
  3192. int j;
  3193. for (j = 0; j < (len / 4); j++, offset += 4)
  3194. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3195. }
  3196. /* Load the Read-Only area. */
  3197. addr = be32_to_cpu(fw_entry->rodata.addr);
  3198. len = be32_to_cpu(fw_entry->rodata.len);
  3199. file_offset = be32_to_cpu(fw_entry->rodata.offset);
  3200. data = (__be32 *)(bp->mips_firmware->data + file_offset);
  3201. offset = cpu_reg->spad_base + (addr - cpu_reg->mips_view_base);
  3202. if (len) {
  3203. int j;
  3204. for (j = 0; j < (len / 4); j++, offset += 4)
  3205. bnx2_reg_wr_ind(bp, offset, be32_to_cpu(data[j]));
  3206. }
  3207. /* Clear the pre-fetch instruction. */
  3208. bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
  3209. val = be32_to_cpu(fw_entry->start_addr);
  3210. bnx2_reg_wr_ind(bp, cpu_reg->pc, val);
  3211. /* Start the CPU. */
  3212. val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
  3213. val &= ~cpu_reg->mode_value_halt;
  3214. bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
  3215. bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
  3216. return 0;
  3217. }
  3218. static int
  3219. bnx2_init_cpus(struct bnx2 *bp)
  3220. {
  3221. const struct bnx2_mips_fw_file *mips_fw =
  3222. (const struct bnx2_mips_fw_file *) bp->mips_firmware->data;
  3223. const struct bnx2_rv2p_fw_file *rv2p_fw =
  3224. (const struct bnx2_rv2p_fw_file *) bp->rv2p_firmware->data;
  3225. int rc;
  3226. /* Initialize the RV2P processor. */
  3227. load_rv2p_fw(bp, RV2P_PROC1, &rv2p_fw->proc1);
  3228. load_rv2p_fw(bp, RV2P_PROC2, &rv2p_fw->proc2);
  3229. /* Initialize the RX Processor. */
  3230. rc = load_cpu_fw(bp, &cpu_reg_rxp, &mips_fw->rxp);
  3231. if (rc)
  3232. goto init_cpu_err;
  3233. /* Initialize the TX Processor. */
  3234. rc = load_cpu_fw(bp, &cpu_reg_txp, &mips_fw->txp);
  3235. if (rc)
  3236. goto init_cpu_err;
  3237. /* Initialize the TX Patch-up Processor. */
  3238. rc = load_cpu_fw(bp, &cpu_reg_tpat, &mips_fw->tpat);
  3239. if (rc)
  3240. goto init_cpu_err;
  3241. /* Initialize the Completion Processor. */
  3242. rc = load_cpu_fw(bp, &cpu_reg_com, &mips_fw->com);
  3243. if (rc)
  3244. goto init_cpu_err;
  3245. /* Initialize the Command Processor. */
  3246. rc = load_cpu_fw(bp, &cpu_reg_cp, &mips_fw->cp);
  3247. init_cpu_err:
  3248. return rc;
  3249. }
  3250. static int
  3251. bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
  3252. {
  3253. u16 pmcsr;
  3254. pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
  3255. switch (state) {
  3256. case PCI_D0: {
  3257. u32 val;
  3258. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3259. (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
  3260. PCI_PM_CTRL_PME_STATUS);
  3261. if (pmcsr & PCI_PM_CTRL_STATE_MASK)
  3262. /* delay required during transition out of D3hot */
  3263. msleep(20);
  3264. val = REG_RD(bp, BNX2_EMAC_MODE);
  3265. val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
  3266. val &= ~BNX2_EMAC_MODE_MPKT;
  3267. REG_WR(bp, BNX2_EMAC_MODE, val);
  3268. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3269. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3270. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3271. break;
  3272. }
  3273. case PCI_D3hot: {
  3274. int i;
  3275. u32 val, wol_msg;
  3276. if (bp->wol) {
  3277. u32 advertising;
  3278. u8 autoneg;
  3279. autoneg = bp->autoneg;
  3280. advertising = bp->advertising;
  3281. if (bp->phy_port == PORT_TP) {
  3282. bp->autoneg = AUTONEG_SPEED;
  3283. bp->advertising = ADVERTISED_10baseT_Half |
  3284. ADVERTISED_10baseT_Full |
  3285. ADVERTISED_100baseT_Half |
  3286. ADVERTISED_100baseT_Full |
  3287. ADVERTISED_Autoneg;
  3288. }
  3289. spin_lock_bh(&bp->phy_lock);
  3290. bnx2_setup_phy(bp, bp->phy_port);
  3291. spin_unlock_bh(&bp->phy_lock);
  3292. bp->autoneg = autoneg;
  3293. bp->advertising = advertising;
  3294. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  3295. val = REG_RD(bp, BNX2_EMAC_MODE);
  3296. /* Enable port mode. */
  3297. val &= ~BNX2_EMAC_MODE_PORT;
  3298. val |= BNX2_EMAC_MODE_MPKT_RCVD |
  3299. BNX2_EMAC_MODE_ACPI_RCVD |
  3300. BNX2_EMAC_MODE_MPKT;
  3301. if (bp->phy_port == PORT_TP)
  3302. val |= BNX2_EMAC_MODE_PORT_MII;
  3303. else {
  3304. val |= BNX2_EMAC_MODE_PORT_GMII;
  3305. if (bp->line_speed == SPEED_2500)
  3306. val |= BNX2_EMAC_MODE_25G_MODE;
  3307. }
  3308. REG_WR(bp, BNX2_EMAC_MODE, val);
  3309. /* receive all multicast */
  3310. for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
  3311. REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
  3312. 0xffffffff);
  3313. }
  3314. REG_WR(bp, BNX2_EMAC_RX_MODE,
  3315. BNX2_EMAC_RX_MODE_SORT_MODE);
  3316. val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
  3317. BNX2_RPM_SORT_USER0_MC_EN;
  3318. REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
  3319. REG_WR(bp, BNX2_RPM_SORT_USER0, val);
  3320. REG_WR(bp, BNX2_RPM_SORT_USER0, val |
  3321. BNX2_RPM_SORT_USER0_ENA);
  3322. /* Need to enable EMAC and RPM for WOL. */
  3323. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  3324. BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
  3325. BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
  3326. BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
  3327. val = REG_RD(bp, BNX2_RPM_CONFIG);
  3328. val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
  3329. REG_WR(bp, BNX2_RPM_CONFIG, val);
  3330. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  3331. }
  3332. else {
  3333. wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  3334. }
  3335. if (!(bp->flags & BNX2_FLAG_NO_WOL))
  3336. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
  3337. 1, 0);
  3338. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  3339. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3340. (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
  3341. if (bp->wol)
  3342. pmcsr |= 3;
  3343. }
  3344. else {
  3345. pmcsr |= 3;
  3346. }
  3347. if (bp->wol) {
  3348. pmcsr |= PCI_PM_CTRL_PME_ENABLE;
  3349. }
  3350. pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
  3351. pmcsr);
  3352. /* No more memory access after this point until
  3353. * device is brought back to D0.
  3354. */
  3355. udelay(50);
  3356. break;
  3357. }
  3358. default:
  3359. return -EINVAL;
  3360. }
  3361. return 0;
  3362. }
  3363. static int
  3364. bnx2_acquire_nvram_lock(struct bnx2 *bp)
  3365. {
  3366. u32 val;
  3367. int j;
  3368. /* Request access to the flash interface. */
  3369. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
  3370. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3371. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3372. if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
  3373. break;
  3374. udelay(5);
  3375. }
  3376. if (j >= NVRAM_TIMEOUT_COUNT)
  3377. return -EBUSY;
  3378. return 0;
  3379. }
  3380. static int
  3381. bnx2_release_nvram_lock(struct bnx2 *bp)
  3382. {
  3383. int j;
  3384. u32 val;
  3385. /* Relinquish nvram interface. */
  3386. REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
  3387. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3388. val = REG_RD(bp, BNX2_NVM_SW_ARB);
  3389. if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
  3390. break;
  3391. udelay(5);
  3392. }
  3393. if (j >= NVRAM_TIMEOUT_COUNT)
  3394. return -EBUSY;
  3395. return 0;
  3396. }
  3397. static int
  3398. bnx2_enable_nvram_write(struct bnx2 *bp)
  3399. {
  3400. u32 val;
  3401. val = REG_RD(bp, BNX2_MISC_CFG);
  3402. REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
  3403. if (bp->flash_info->flags & BNX2_NV_WREN) {
  3404. int j;
  3405. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3406. REG_WR(bp, BNX2_NVM_COMMAND,
  3407. BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
  3408. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3409. udelay(5);
  3410. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3411. if (val & BNX2_NVM_COMMAND_DONE)
  3412. break;
  3413. }
  3414. if (j >= NVRAM_TIMEOUT_COUNT)
  3415. return -EBUSY;
  3416. }
  3417. return 0;
  3418. }
  3419. static void
  3420. bnx2_disable_nvram_write(struct bnx2 *bp)
  3421. {
  3422. u32 val;
  3423. val = REG_RD(bp, BNX2_MISC_CFG);
  3424. REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
  3425. }
  3426. static void
  3427. bnx2_enable_nvram_access(struct bnx2 *bp)
  3428. {
  3429. u32 val;
  3430. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3431. /* Enable both bits, even on read. */
  3432. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3433. val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
  3434. }
  3435. static void
  3436. bnx2_disable_nvram_access(struct bnx2 *bp)
  3437. {
  3438. u32 val;
  3439. val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
  3440. /* Disable both bits, even after read. */
  3441. REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
  3442. val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
  3443. BNX2_NVM_ACCESS_ENABLE_WR_EN));
  3444. }
  3445. static int
  3446. bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
  3447. {
  3448. u32 cmd;
  3449. int j;
  3450. if (bp->flash_info->flags & BNX2_NV_BUFFERED)
  3451. /* Buffered flash, no erase needed */
  3452. return 0;
  3453. /* Build an erase command */
  3454. cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
  3455. BNX2_NVM_COMMAND_DOIT;
  3456. /* Need to clear DONE bit separately. */
  3457. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3458. /* Address of the NVRAM to read from. */
  3459. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3460. /* Issue an erase command. */
  3461. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3462. /* Wait for completion. */
  3463. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3464. u32 val;
  3465. udelay(5);
  3466. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3467. if (val & BNX2_NVM_COMMAND_DONE)
  3468. break;
  3469. }
  3470. if (j >= NVRAM_TIMEOUT_COUNT)
  3471. return -EBUSY;
  3472. return 0;
  3473. }
  3474. static int
  3475. bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
  3476. {
  3477. u32 cmd;
  3478. int j;
  3479. /* Build the command word. */
  3480. cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
  3481. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3482. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3483. offset = ((offset / bp->flash_info->page_size) <<
  3484. bp->flash_info->page_bits) +
  3485. (offset % bp->flash_info->page_size);
  3486. }
  3487. /* Need to clear DONE bit separately. */
  3488. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3489. /* Address of the NVRAM to read from. */
  3490. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3491. /* Issue a read command. */
  3492. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3493. /* Wait for completion. */
  3494. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3495. u32 val;
  3496. udelay(5);
  3497. val = REG_RD(bp, BNX2_NVM_COMMAND);
  3498. if (val & BNX2_NVM_COMMAND_DONE) {
  3499. __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
  3500. memcpy(ret_val, &v, 4);
  3501. break;
  3502. }
  3503. }
  3504. if (j >= NVRAM_TIMEOUT_COUNT)
  3505. return -EBUSY;
  3506. return 0;
  3507. }
  3508. static int
  3509. bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
  3510. {
  3511. u32 cmd;
  3512. __be32 val32;
  3513. int j;
  3514. /* Build the command word. */
  3515. cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
  3516. /* Calculate an offset of a buffered flash, not needed for 5709. */
  3517. if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
  3518. offset = ((offset / bp->flash_info->page_size) <<
  3519. bp->flash_info->page_bits) +
  3520. (offset % bp->flash_info->page_size);
  3521. }
  3522. /* Need to clear DONE bit separately. */
  3523. REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
  3524. memcpy(&val32, val, 4);
  3525. /* Write the data. */
  3526. REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
  3527. /* Address of the NVRAM to write to. */
  3528. REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
  3529. /* Issue the write command. */
  3530. REG_WR(bp, BNX2_NVM_COMMAND, cmd);
  3531. /* Wait for completion. */
  3532. for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
  3533. udelay(5);
  3534. if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
  3535. break;
  3536. }
  3537. if (j >= NVRAM_TIMEOUT_COUNT)
  3538. return -EBUSY;
  3539. return 0;
  3540. }
  3541. static int
  3542. bnx2_init_nvram(struct bnx2 *bp)
  3543. {
  3544. u32 val;
  3545. int j, entry_count, rc = 0;
  3546. const struct flash_spec *flash;
  3547. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3548. bp->flash_info = &flash_5709;
  3549. goto get_flash_size;
  3550. }
  3551. /* Determine the selected interface. */
  3552. val = REG_RD(bp, BNX2_NVM_CFG1);
  3553. entry_count = ARRAY_SIZE(flash_table);
  3554. if (val & 0x40000000) {
  3555. /* Flash interface has been reconfigured */
  3556. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3557. j++, flash++) {
  3558. if ((val & FLASH_BACKUP_STRAP_MASK) ==
  3559. (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
  3560. bp->flash_info = flash;
  3561. break;
  3562. }
  3563. }
  3564. }
  3565. else {
  3566. u32 mask;
  3567. /* Not yet been reconfigured */
  3568. if (val & (1 << 23))
  3569. mask = FLASH_BACKUP_STRAP_MASK;
  3570. else
  3571. mask = FLASH_STRAP_MASK;
  3572. for (j = 0, flash = &flash_table[0]; j < entry_count;
  3573. j++, flash++) {
  3574. if ((val & mask) == (flash->strapping & mask)) {
  3575. bp->flash_info = flash;
  3576. /* Request access to the flash interface. */
  3577. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3578. return rc;
  3579. /* Enable access to flash interface */
  3580. bnx2_enable_nvram_access(bp);
  3581. /* Reconfigure the flash interface */
  3582. REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
  3583. REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
  3584. REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
  3585. REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
  3586. /* Disable access to flash interface */
  3587. bnx2_disable_nvram_access(bp);
  3588. bnx2_release_nvram_lock(bp);
  3589. break;
  3590. }
  3591. }
  3592. } /* if (val & 0x40000000) */
  3593. if (j == entry_count) {
  3594. bp->flash_info = NULL;
  3595. pr_alert("Unknown flash/EEPROM type\n");
  3596. return -ENODEV;
  3597. }
  3598. get_flash_size:
  3599. val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
  3600. val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
  3601. if (val)
  3602. bp->flash_size = val;
  3603. else
  3604. bp->flash_size = bp->flash_info->total_size;
  3605. return rc;
  3606. }
  3607. static int
  3608. bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
  3609. int buf_size)
  3610. {
  3611. int rc = 0;
  3612. u32 cmd_flags, offset32, len32, extra;
  3613. if (buf_size == 0)
  3614. return 0;
  3615. /* Request access to the flash interface. */
  3616. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3617. return rc;
  3618. /* Enable access to flash interface */
  3619. bnx2_enable_nvram_access(bp);
  3620. len32 = buf_size;
  3621. offset32 = offset;
  3622. extra = 0;
  3623. cmd_flags = 0;
  3624. if (offset32 & 3) {
  3625. u8 buf[4];
  3626. u32 pre_len;
  3627. offset32 &= ~3;
  3628. pre_len = 4 - (offset & 3);
  3629. if (pre_len >= len32) {
  3630. pre_len = len32;
  3631. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3632. BNX2_NVM_COMMAND_LAST;
  3633. }
  3634. else {
  3635. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3636. }
  3637. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3638. if (rc)
  3639. return rc;
  3640. memcpy(ret_buf, buf + (offset & 3), pre_len);
  3641. offset32 += 4;
  3642. ret_buf += pre_len;
  3643. len32 -= pre_len;
  3644. }
  3645. if (len32 & 3) {
  3646. extra = 4 - (len32 & 3);
  3647. len32 = (len32 + 4) & ~3;
  3648. }
  3649. if (len32 == 4) {
  3650. u8 buf[4];
  3651. if (cmd_flags)
  3652. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3653. else
  3654. cmd_flags = BNX2_NVM_COMMAND_FIRST |
  3655. BNX2_NVM_COMMAND_LAST;
  3656. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3657. memcpy(ret_buf, buf, 4 - extra);
  3658. }
  3659. else if (len32 > 0) {
  3660. u8 buf[4];
  3661. /* Read the first word. */
  3662. if (cmd_flags)
  3663. cmd_flags = 0;
  3664. else
  3665. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3666. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
  3667. /* Advance to the next dword. */
  3668. offset32 += 4;
  3669. ret_buf += 4;
  3670. len32 -= 4;
  3671. while (len32 > 4 && rc == 0) {
  3672. rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
  3673. /* Advance to the next dword. */
  3674. offset32 += 4;
  3675. ret_buf += 4;
  3676. len32 -= 4;
  3677. }
  3678. if (rc)
  3679. return rc;
  3680. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3681. rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
  3682. memcpy(ret_buf, buf, 4 - extra);
  3683. }
  3684. /* Disable access to flash interface */
  3685. bnx2_disable_nvram_access(bp);
  3686. bnx2_release_nvram_lock(bp);
  3687. return rc;
  3688. }
  3689. static int
  3690. bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
  3691. int buf_size)
  3692. {
  3693. u32 written, offset32, len32;
  3694. u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
  3695. int rc = 0;
  3696. int align_start, align_end;
  3697. buf = data_buf;
  3698. offset32 = offset;
  3699. len32 = buf_size;
  3700. align_start = align_end = 0;
  3701. if ((align_start = (offset32 & 3))) {
  3702. offset32 &= ~3;
  3703. len32 += align_start;
  3704. if (len32 < 4)
  3705. len32 = 4;
  3706. if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
  3707. return rc;
  3708. }
  3709. if (len32 & 3) {
  3710. align_end = 4 - (len32 & 3);
  3711. len32 += align_end;
  3712. if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
  3713. return rc;
  3714. }
  3715. if (align_start || align_end) {
  3716. align_buf = kmalloc(len32, GFP_KERNEL);
  3717. if (align_buf == NULL)
  3718. return -ENOMEM;
  3719. if (align_start) {
  3720. memcpy(align_buf, start, 4);
  3721. }
  3722. if (align_end) {
  3723. memcpy(align_buf + len32 - 4, end, 4);
  3724. }
  3725. memcpy(align_buf + align_start, data_buf, buf_size);
  3726. buf = align_buf;
  3727. }
  3728. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3729. flash_buffer = kmalloc(264, GFP_KERNEL);
  3730. if (flash_buffer == NULL) {
  3731. rc = -ENOMEM;
  3732. goto nvram_write_end;
  3733. }
  3734. }
  3735. written = 0;
  3736. while ((written < len32) && (rc == 0)) {
  3737. u32 page_start, page_end, data_start, data_end;
  3738. u32 addr, cmd_flags;
  3739. int i;
  3740. /* Find the page_start addr */
  3741. page_start = offset32 + written;
  3742. page_start -= (page_start % bp->flash_info->page_size);
  3743. /* Find the page_end addr */
  3744. page_end = page_start + bp->flash_info->page_size;
  3745. /* Find the data_start addr */
  3746. data_start = (written == 0) ? offset32 : page_start;
  3747. /* Find the data_end addr */
  3748. data_end = (page_end > offset32 + len32) ?
  3749. (offset32 + len32) : page_end;
  3750. /* Request access to the flash interface. */
  3751. if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
  3752. goto nvram_write_end;
  3753. /* Enable access to flash interface */
  3754. bnx2_enable_nvram_access(bp);
  3755. cmd_flags = BNX2_NVM_COMMAND_FIRST;
  3756. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3757. int j;
  3758. /* Read the whole page into the buffer
  3759. * (non-buffer flash only) */
  3760. for (j = 0; j < bp->flash_info->page_size; j += 4) {
  3761. if (j == (bp->flash_info->page_size - 4)) {
  3762. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3763. }
  3764. rc = bnx2_nvram_read_dword(bp,
  3765. page_start + j,
  3766. &flash_buffer[j],
  3767. cmd_flags);
  3768. if (rc)
  3769. goto nvram_write_end;
  3770. cmd_flags = 0;
  3771. }
  3772. }
  3773. /* Enable writes to flash interface (unlock write-protect) */
  3774. if ((rc = bnx2_enable_nvram_write(bp)) != 0)
  3775. goto nvram_write_end;
  3776. /* Loop to write back the buffer data from page_start to
  3777. * data_start */
  3778. i = 0;
  3779. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3780. /* Erase the page */
  3781. if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
  3782. goto nvram_write_end;
  3783. /* Re-enable the write again for the actual write */
  3784. bnx2_enable_nvram_write(bp);
  3785. for (addr = page_start; addr < data_start;
  3786. addr += 4, i += 4) {
  3787. rc = bnx2_nvram_write_dword(bp, addr,
  3788. &flash_buffer[i], cmd_flags);
  3789. if (rc != 0)
  3790. goto nvram_write_end;
  3791. cmd_flags = 0;
  3792. }
  3793. }
  3794. /* Loop to write the new data from data_start to data_end */
  3795. for (addr = data_start; addr < data_end; addr += 4, i += 4) {
  3796. if ((addr == page_end - 4) ||
  3797. ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
  3798. (addr == data_end - 4))) {
  3799. cmd_flags |= BNX2_NVM_COMMAND_LAST;
  3800. }
  3801. rc = bnx2_nvram_write_dword(bp, addr, buf,
  3802. cmd_flags);
  3803. if (rc != 0)
  3804. goto nvram_write_end;
  3805. cmd_flags = 0;
  3806. buf += 4;
  3807. }
  3808. /* Loop to write back the buffer data from data_end
  3809. * to page_end */
  3810. if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
  3811. for (addr = data_end; addr < page_end;
  3812. addr += 4, i += 4) {
  3813. if (addr == page_end-4) {
  3814. cmd_flags = BNX2_NVM_COMMAND_LAST;
  3815. }
  3816. rc = bnx2_nvram_write_dword(bp, addr,
  3817. &flash_buffer[i], cmd_flags);
  3818. if (rc != 0)
  3819. goto nvram_write_end;
  3820. cmd_flags = 0;
  3821. }
  3822. }
  3823. /* Disable writes to flash interface (lock write-protect) */
  3824. bnx2_disable_nvram_write(bp);
  3825. /* Disable access to flash interface */
  3826. bnx2_disable_nvram_access(bp);
  3827. bnx2_release_nvram_lock(bp);
  3828. /* Increment written */
  3829. written += data_end - data_start;
  3830. }
  3831. nvram_write_end:
  3832. kfree(flash_buffer);
  3833. kfree(align_buf);
  3834. return rc;
  3835. }
  3836. static void
  3837. bnx2_init_fw_cap(struct bnx2 *bp)
  3838. {
  3839. u32 val, sig = 0;
  3840. bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3841. bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
  3842. if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
  3843. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3844. val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
  3845. if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
  3846. return;
  3847. if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
  3848. bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
  3849. sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
  3850. }
  3851. if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
  3852. (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
  3853. u32 link;
  3854. bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
  3855. link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
  3856. if (link & BNX2_LINK_STATUS_SERDES_LINK)
  3857. bp->phy_port = PORT_FIBRE;
  3858. else
  3859. bp->phy_port = PORT_TP;
  3860. sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
  3861. BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
  3862. }
  3863. if (netif_running(bp->dev) && sig)
  3864. bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
  3865. }
  3866. static void
  3867. bnx2_setup_msix_tbl(struct bnx2 *bp)
  3868. {
  3869. REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
  3870. REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
  3871. REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
  3872. }
  3873. static int
  3874. bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
  3875. {
  3876. u32 val;
  3877. int i, rc = 0;
  3878. u8 old_port;
  3879. /* Wait for the current PCI transaction to complete before
  3880. * issuing a reset. */
  3881. if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
  3882. (CHIP_NUM(bp) == CHIP_NUM_5708)) {
  3883. REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
  3884. BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
  3885. BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
  3886. BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
  3887. BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
  3888. val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
  3889. udelay(5);
  3890. } else { /* 5709 */
  3891. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3892. val &= ~BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  3893. REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  3894. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  3895. for (i = 0; i < 100; i++) {
  3896. msleep(1);
  3897. val = REG_RD(bp, BNX2_PCICFG_DEVICE_CONTROL);
  3898. if (!(val & BNX2_PCICFG_DEVICE_STATUS_NO_PEND))
  3899. break;
  3900. }
  3901. }
  3902. /* Wait for the firmware to tell us it is ok to issue a reset. */
  3903. bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
  3904. /* Deposit a driver reset signature so the firmware knows that
  3905. * this is a soft reset. */
  3906. bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
  3907. BNX2_DRV_RESET_SIGNATURE_MAGIC);
  3908. /* Do a dummy read to force the chip to complete all current transaction
  3909. * before we issue a reset. */
  3910. val = REG_RD(bp, BNX2_MISC_ID);
  3911. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  3912. REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
  3913. REG_RD(bp, BNX2_MISC_COMMAND);
  3914. udelay(5);
  3915. val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3916. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3917. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3918. } else {
  3919. val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3920. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  3921. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
  3922. /* Chip reset. */
  3923. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
  3924. /* Reading back any register after chip reset will hang the
  3925. * bus on 5706 A0 and A1. The msleep below provides plenty
  3926. * of margin for write posting.
  3927. */
  3928. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  3929. (CHIP_ID(bp) == CHIP_ID_5706_A1))
  3930. msleep(20);
  3931. /* Reset takes approximate 30 usec */
  3932. for (i = 0; i < 10; i++) {
  3933. val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
  3934. if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3935. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
  3936. break;
  3937. udelay(10);
  3938. }
  3939. if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
  3940. BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
  3941. pr_err("Chip reset did not complete\n");
  3942. return -EBUSY;
  3943. }
  3944. }
  3945. /* Make sure byte swapping is properly configured. */
  3946. val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
  3947. if (val != 0x01020304) {
  3948. pr_err("Chip not in correct endian mode\n");
  3949. return -ENODEV;
  3950. }
  3951. /* Wait for the firmware to finish its initialization. */
  3952. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
  3953. if (rc)
  3954. return rc;
  3955. spin_lock_bh(&bp->phy_lock);
  3956. old_port = bp->phy_port;
  3957. bnx2_init_fw_cap(bp);
  3958. if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
  3959. old_port != bp->phy_port)
  3960. bnx2_set_default_remote_link(bp);
  3961. spin_unlock_bh(&bp->phy_lock);
  3962. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  3963. /* Adjust the voltage regular to two steps lower. The default
  3964. * of this register is 0x0000000e. */
  3965. REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
  3966. /* Remove bad rbuf memory from the free pool. */
  3967. rc = bnx2_alloc_bad_rbuf(bp);
  3968. }
  3969. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  3970. bnx2_setup_msix_tbl(bp);
  3971. /* Prevent MSIX table reads and write from timing out */
  3972. REG_WR(bp, BNX2_MISC_ECO_HW_CTL,
  3973. BNX2_MISC_ECO_HW_CTL_LARGE_GRC_TMOUT_EN);
  3974. }
  3975. return rc;
  3976. }
  3977. static int
  3978. bnx2_init_chip(struct bnx2 *bp)
  3979. {
  3980. u32 val, mtu;
  3981. int rc, i;
  3982. /* Make sure the interrupt is not active. */
  3983. REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
  3984. val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
  3985. BNX2_DMA_CONFIG_DATA_WORD_SWAP |
  3986. #ifdef __BIG_ENDIAN
  3987. BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
  3988. #endif
  3989. BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
  3990. DMA_READ_CHANS << 12 |
  3991. DMA_WRITE_CHANS << 16;
  3992. val |= (0x2 << 20) | (1 << 11);
  3993. if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
  3994. val |= (1 << 23);
  3995. if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
  3996. (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
  3997. val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
  3998. REG_WR(bp, BNX2_DMA_CONFIG, val);
  3999. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  4000. val = REG_RD(bp, BNX2_TDMA_CONFIG);
  4001. val |= BNX2_TDMA_CONFIG_ONE_DMA;
  4002. REG_WR(bp, BNX2_TDMA_CONFIG, val);
  4003. }
  4004. if (bp->flags & BNX2_FLAG_PCIX) {
  4005. u16 val16;
  4006. pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4007. &val16);
  4008. pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
  4009. val16 & ~PCI_X_CMD_ERO);
  4010. }
  4011. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
  4012. BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
  4013. BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
  4014. BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
  4015. /* Initialize context mapping and zero out the quick contexts. The
  4016. * context block must have already been enabled. */
  4017. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4018. rc = bnx2_init_5709_context(bp);
  4019. if (rc)
  4020. return rc;
  4021. } else
  4022. bnx2_init_context(bp);
  4023. if ((rc = bnx2_init_cpus(bp)) != 0)
  4024. return rc;
  4025. bnx2_init_nvram(bp);
  4026. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  4027. val = REG_RD(bp, BNX2_MQ_CONFIG);
  4028. val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
  4029. val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
  4030. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4031. val |= BNX2_MQ_CONFIG_BIN_MQ_MODE;
  4032. if (CHIP_REV(bp) == CHIP_REV_Ax)
  4033. val |= BNX2_MQ_CONFIG_HALT_DIS;
  4034. }
  4035. REG_WR(bp, BNX2_MQ_CONFIG, val);
  4036. val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
  4037. REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
  4038. REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
  4039. val = (BCM_PAGE_BITS - 8) << 24;
  4040. REG_WR(bp, BNX2_RV2P_CONFIG, val);
  4041. /* Configure page size. */
  4042. val = REG_RD(bp, BNX2_TBDR_CONFIG);
  4043. val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
  4044. val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
  4045. REG_WR(bp, BNX2_TBDR_CONFIG, val);
  4046. val = bp->mac_addr[0] +
  4047. (bp->mac_addr[1] << 8) +
  4048. (bp->mac_addr[2] << 16) +
  4049. bp->mac_addr[3] +
  4050. (bp->mac_addr[4] << 8) +
  4051. (bp->mac_addr[5] << 16);
  4052. REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
  4053. /* Program the MTU. Also include 4 bytes for CRC32. */
  4054. mtu = bp->dev->mtu;
  4055. val = mtu + ETH_HLEN + ETH_FCS_LEN;
  4056. if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
  4057. val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
  4058. REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
  4059. if (mtu < 1500)
  4060. mtu = 1500;
  4061. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG, BNX2_RBUF_CONFIG_VAL(mtu));
  4062. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG2, BNX2_RBUF_CONFIG2_VAL(mtu));
  4063. bnx2_reg_wr_ind(bp, BNX2_RBUF_CONFIG3, BNX2_RBUF_CONFIG3_VAL(mtu));
  4064. memset(bp->bnx2_napi[0].status_blk.msi, 0, bp->status_stats_size);
  4065. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
  4066. bp->bnx2_napi[i].last_status_idx = 0;
  4067. bp->idle_chk_status_idx = 0xffff;
  4068. bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
  4069. /* Set up how to generate a link change interrupt. */
  4070. REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
  4071. REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
  4072. (u64) bp->status_blk_mapping & 0xffffffff);
  4073. REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
  4074. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
  4075. (u64) bp->stats_blk_mapping & 0xffffffff);
  4076. REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
  4077. (u64) bp->stats_blk_mapping >> 32);
  4078. REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
  4079. (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
  4080. REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
  4081. (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
  4082. REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
  4083. (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
  4084. REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4085. REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4086. REG_WR(bp, BNX2_HC_COM_TICKS,
  4087. (bp->com_ticks_int << 16) | bp->com_ticks);
  4088. REG_WR(bp, BNX2_HC_CMD_TICKS,
  4089. (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
  4090. if (bp->flags & BNX2_FLAG_BROKEN_STATS)
  4091. REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
  4092. else
  4093. REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
  4094. REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
  4095. if (CHIP_ID(bp) == CHIP_ID_5706_A1)
  4096. val = BNX2_HC_CONFIG_COLLECT_STATS;
  4097. else {
  4098. val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
  4099. BNX2_HC_CONFIG_COLLECT_STATS;
  4100. }
  4101. if (bp->flags & BNX2_FLAG_USING_MSIX) {
  4102. REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
  4103. BNX2_HC_MSIX_BIT_VECTOR_VAL);
  4104. val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
  4105. }
  4106. if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
  4107. val |= BNX2_HC_CONFIG_ONE_SHOT | BNX2_HC_CONFIG_USE_INT_PARAM;
  4108. REG_WR(bp, BNX2_HC_CONFIG, val);
  4109. if (bp->rx_ticks < 25)
  4110. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 1);
  4111. else
  4112. bnx2_reg_wr_ind(bp, BNX2_FW_RX_LOW_LATENCY, 0);
  4113. for (i = 1; i < bp->irq_nvecs; i++) {
  4114. u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
  4115. BNX2_HC_SB_CONFIG_1;
  4116. REG_WR(bp, base,
  4117. BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
  4118. BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
  4119. BNX2_HC_SB_CONFIG_1_ONE_SHOT);
  4120. REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
  4121. (bp->tx_quick_cons_trip_int << 16) |
  4122. bp->tx_quick_cons_trip);
  4123. REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
  4124. (bp->tx_ticks_int << 16) | bp->tx_ticks);
  4125. REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
  4126. (bp->rx_quick_cons_trip_int << 16) |
  4127. bp->rx_quick_cons_trip);
  4128. REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
  4129. (bp->rx_ticks_int << 16) | bp->rx_ticks);
  4130. }
  4131. /* Clear internal stats counters. */
  4132. REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
  4133. REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
  4134. /* Initialize the receive filter. */
  4135. bnx2_set_rx_mode(bp->dev);
  4136. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4137. val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
  4138. val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
  4139. REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
  4140. }
  4141. rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
  4142. 1, 0);
  4143. REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
  4144. REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
  4145. udelay(20);
  4146. bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
  4147. return rc;
  4148. }
  4149. static void
  4150. bnx2_clear_ring_states(struct bnx2 *bp)
  4151. {
  4152. struct bnx2_napi *bnapi;
  4153. struct bnx2_tx_ring_info *txr;
  4154. struct bnx2_rx_ring_info *rxr;
  4155. int i;
  4156. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  4157. bnapi = &bp->bnx2_napi[i];
  4158. txr = &bnapi->tx_ring;
  4159. rxr = &bnapi->rx_ring;
  4160. txr->tx_cons = 0;
  4161. txr->hw_tx_cons = 0;
  4162. rxr->rx_prod_bseq = 0;
  4163. rxr->rx_prod = 0;
  4164. rxr->rx_cons = 0;
  4165. rxr->rx_pg_prod = 0;
  4166. rxr->rx_pg_cons = 0;
  4167. }
  4168. }
  4169. static void
  4170. bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
  4171. {
  4172. u32 val, offset0, offset1, offset2, offset3;
  4173. u32 cid_addr = GET_CID_ADDR(cid);
  4174. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4175. offset0 = BNX2_L2CTX_TYPE_XI;
  4176. offset1 = BNX2_L2CTX_CMD_TYPE_XI;
  4177. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
  4178. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
  4179. } else {
  4180. offset0 = BNX2_L2CTX_TYPE;
  4181. offset1 = BNX2_L2CTX_CMD_TYPE;
  4182. offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
  4183. offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
  4184. }
  4185. val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
  4186. bnx2_ctx_wr(bp, cid_addr, offset0, val);
  4187. val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
  4188. bnx2_ctx_wr(bp, cid_addr, offset1, val);
  4189. val = (u64) txr->tx_desc_mapping >> 32;
  4190. bnx2_ctx_wr(bp, cid_addr, offset2, val);
  4191. val = (u64) txr->tx_desc_mapping & 0xffffffff;
  4192. bnx2_ctx_wr(bp, cid_addr, offset3, val);
  4193. }
  4194. static void
  4195. bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
  4196. {
  4197. struct tx_bd *txbd;
  4198. u32 cid = TX_CID;
  4199. struct bnx2_napi *bnapi;
  4200. struct bnx2_tx_ring_info *txr;
  4201. bnapi = &bp->bnx2_napi[ring_num];
  4202. txr = &bnapi->tx_ring;
  4203. if (ring_num == 0)
  4204. cid = TX_CID;
  4205. else
  4206. cid = TX_TSS_CID + ring_num - 1;
  4207. bp->tx_wake_thresh = bp->tx_ring_size / 2;
  4208. txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
  4209. txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
  4210. txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
  4211. txr->tx_prod = 0;
  4212. txr->tx_prod_bseq = 0;
  4213. txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
  4214. txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
  4215. bnx2_init_tx_context(bp, cid, txr);
  4216. }
  4217. static void
  4218. bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
  4219. int num_rings)
  4220. {
  4221. int i;
  4222. struct rx_bd *rxbd;
  4223. for (i = 0; i < num_rings; i++) {
  4224. int j;
  4225. rxbd = &rx_ring[i][0];
  4226. for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
  4227. rxbd->rx_bd_len = buf_size;
  4228. rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
  4229. }
  4230. if (i == (num_rings - 1))
  4231. j = 0;
  4232. else
  4233. j = i + 1;
  4234. rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
  4235. rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
  4236. }
  4237. }
  4238. static void
  4239. bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
  4240. {
  4241. int i;
  4242. u16 prod, ring_prod;
  4243. u32 cid, rx_cid_addr, val;
  4244. struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
  4245. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4246. if (ring_num == 0)
  4247. cid = RX_CID;
  4248. else
  4249. cid = RX_RSS_CID + ring_num - 1;
  4250. rx_cid_addr = GET_CID_ADDR(cid);
  4251. bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
  4252. bp->rx_buf_use_size, bp->rx_max_ring);
  4253. bnx2_init_rx_context(bp, cid);
  4254. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  4255. val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
  4256. REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
  4257. }
  4258. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
  4259. if (bp->rx_pg_ring_size) {
  4260. bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
  4261. rxr->rx_pg_desc_mapping,
  4262. PAGE_SIZE, bp->rx_max_pg_ring);
  4263. val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
  4264. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
  4265. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
  4266. BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
  4267. val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
  4268. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
  4269. val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
  4270. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
  4271. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4272. REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
  4273. }
  4274. val = (u64) rxr->rx_desc_mapping[0] >> 32;
  4275. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
  4276. val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
  4277. bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
  4278. ring_prod = prod = rxr->rx_pg_prod;
  4279. for (i = 0; i < bp->rx_pg_ring_size; i++) {
  4280. if (bnx2_alloc_rx_page(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4281. netdev_warn(bp->dev, "init'ed rx page ring %d with %d/%d pages only\n",
  4282. ring_num, i, bp->rx_pg_ring_size);
  4283. break;
  4284. }
  4285. prod = NEXT_RX_BD(prod);
  4286. ring_prod = RX_PG_RING_IDX(prod);
  4287. }
  4288. rxr->rx_pg_prod = prod;
  4289. ring_prod = prod = rxr->rx_prod;
  4290. for (i = 0; i < bp->rx_ring_size; i++) {
  4291. if (bnx2_alloc_rx_data(bp, rxr, ring_prod, GFP_KERNEL) < 0) {
  4292. netdev_warn(bp->dev, "init'ed rx ring %d with %d/%d skbs only\n",
  4293. ring_num, i, bp->rx_ring_size);
  4294. break;
  4295. }
  4296. prod = NEXT_RX_BD(prod);
  4297. ring_prod = RX_RING_IDX(prod);
  4298. }
  4299. rxr->rx_prod = prod;
  4300. rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
  4301. rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
  4302. rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
  4303. REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
  4304. REG_WR16(bp, rxr->rx_bidx_addr, prod);
  4305. REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
  4306. }
  4307. static void
  4308. bnx2_init_all_rings(struct bnx2 *bp)
  4309. {
  4310. int i;
  4311. u32 val;
  4312. bnx2_clear_ring_states(bp);
  4313. REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
  4314. for (i = 0; i < bp->num_tx_rings; i++)
  4315. bnx2_init_tx_ring(bp, i);
  4316. if (bp->num_tx_rings > 1)
  4317. REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
  4318. (TX_TSS_CID << 7));
  4319. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
  4320. bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
  4321. for (i = 0; i < bp->num_rx_rings; i++)
  4322. bnx2_init_rx_ring(bp, i);
  4323. if (bp->num_rx_rings > 1) {
  4324. u32 tbl_32 = 0;
  4325. for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
  4326. int shift = (i % 8) << 2;
  4327. tbl_32 |= (i % (bp->num_rx_rings - 1)) << shift;
  4328. if ((i % 8) == 7) {
  4329. REG_WR(bp, BNX2_RLUP_RSS_DATA, tbl_32);
  4330. REG_WR(bp, BNX2_RLUP_RSS_COMMAND, (i >> 3) |
  4331. BNX2_RLUP_RSS_COMMAND_RSS_WRITE_MASK |
  4332. BNX2_RLUP_RSS_COMMAND_WRITE |
  4333. BNX2_RLUP_RSS_COMMAND_HASH_MASK);
  4334. tbl_32 = 0;
  4335. }
  4336. }
  4337. val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
  4338. BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
  4339. REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
  4340. }
  4341. }
  4342. static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
  4343. {
  4344. u32 max, num_rings = 1;
  4345. while (ring_size > MAX_RX_DESC_CNT) {
  4346. ring_size -= MAX_RX_DESC_CNT;
  4347. num_rings++;
  4348. }
  4349. /* round to next power of 2 */
  4350. max = max_size;
  4351. while ((max & num_rings) == 0)
  4352. max >>= 1;
  4353. if (num_rings != max)
  4354. max <<= 1;
  4355. return max;
  4356. }
  4357. static void
  4358. bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
  4359. {
  4360. u32 rx_size, rx_space, jumbo_size;
  4361. /* 8 for CRC and VLAN */
  4362. rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
  4363. rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
  4364. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4365. bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
  4366. bp->rx_pg_ring_size = 0;
  4367. bp->rx_max_pg_ring = 0;
  4368. bp->rx_max_pg_ring_idx = 0;
  4369. if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
  4370. int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
  4371. jumbo_size = size * pages;
  4372. if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
  4373. jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
  4374. bp->rx_pg_ring_size = jumbo_size;
  4375. bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
  4376. MAX_RX_PG_RINGS);
  4377. bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
  4378. rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
  4379. bp->rx_copy_thresh = 0;
  4380. }
  4381. bp->rx_buf_use_size = rx_size;
  4382. /* hw alignment + build_skb() overhead*/
  4383. bp->rx_buf_size = SKB_DATA_ALIGN(bp->rx_buf_use_size + BNX2_RX_ALIGN) +
  4384. NET_SKB_PAD + SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4385. bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
  4386. bp->rx_ring_size = size;
  4387. bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
  4388. bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
  4389. }
  4390. static void
  4391. bnx2_free_tx_skbs(struct bnx2 *bp)
  4392. {
  4393. int i;
  4394. for (i = 0; i < bp->num_tx_rings; i++) {
  4395. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4396. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4397. int j;
  4398. if (txr->tx_buf_ring == NULL)
  4399. continue;
  4400. for (j = 0; j < TX_DESC_CNT; ) {
  4401. struct sw_tx_bd *tx_buf = &txr->tx_buf_ring[j];
  4402. struct sk_buff *skb = tx_buf->skb;
  4403. int k, last;
  4404. if (skb == NULL) {
  4405. j++;
  4406. continue;
  4407. }
  4408. dma_unmap_single(&bp->pdev->dev,
  4409. dma_unmap_addr(tx_buf, mapping),
  4410. skb_headlen(skb),
  4411. PCI_DMA_TODEVICE);
  4412. tx_buf->skb = NULL;
  4413. last = tx_buf->nr_frags;
  4414. j++;
  4415. for (k = 0; k < last; k++, j++) {
  4416. tx_buf = &txr->tx_buf_ring[TX_RING_IDX(j)];
  4417. dma_unmap_page(&bp->pdev->dev,
  4418. dma_unmap_addr(tx_buf, mapping),
  4419. skb_frag_size(&skb_shinfo(skb)->frags[k]),
  4420. PCI_DMA_TODEVICE);
  4421. }
  4422. dev_kfree_skb(skb);
  4423. }
  4424. netdev_tx_reset_queue(netdev_get_tx_queue(bp->dev, i));
  4425. }
  4426. }
  4427. static void
  4428. bnx2_free_rx_skbs(struct bnx2 *bp)
  4429. {
  4430. int i;
  4431. for (i = 0; i < bp->num_rx_rings; i++) {
  4432. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  4433. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4434. int j;
  4435. if (rxr->rx_buf_ring == NULL)
  4436. return;
  4437. for (j = 0; j < bp->rx_max_ring_idx; j++) {
  4438. struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
  4439. u8 *data = rx_buf->data;
  4440. if (data == NULL)
  4441. continue;
  4442. dma_unmap_single(&bp->pdev->dev,
  4443. dma_unmap_addr(rx_buf, mapping),
  4444. bp->rx_buf_use_size,
  4445. PCI_DMA_FROMDEVICE);
  4446. rx_buf->data = NULL;
  4447. kfree(data);
  4448. }
  4449. for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
  4450. bnx2_free_rx_page(bp, rxr, j);
  4451. }
  4452. }
  4453. static void
  4454. bnx2_free_skbs(struct bnx2 *bp)
  4455. {
  4456. bnx2_free_tx_skbs(bp);
  4457. bnx2_free_rx_skbs(bp);
  4458. }
  4459. static int
  4460. bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
  4461. {
  4462. int rc;
  4463. rc = bnx2_reset_chip(bp, reset_code);
  4464. bnx2_free_skbs(bp);
  4465. if (rc)
  4466. return rc;
  4467. if ((rc = bnx2_init_chip(bp)) != 0)
  4468. return rc;
  4469. bnx2_init_all_rings(bp);
  4470. return 0;
  4471. }
  4472. static int
  4473. bnx2_init_nic(struct bnx2 *bp, int reset_phy)
  4474. {
  4475. int rc;
  4476. if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
  4477. return rc;
  4478. spin_lock_bh(&bp->phy_lock);
  4479. bnx2_init_phy(bp, reset_phy);
  4480. bnx2_set_link(bp);
  4481. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4482. bnx2_remote_phy_event(bp);
  4483. spin_unlock_bh(&bp->phy_lock);
  4484. return 0;
  4485. }
  4486. static int
  4487. bnx2_shutdown_chip(struct bnx2 *bp)
  4488. {
  4489. u32 reset_code;
  4490. if (bp->flags & BNX2_FLAG_NO_WOL)
  4491. reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
  4492. else if (bp->wol)
  4493. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
  4494. else
  4495. reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
  4496. return bnx2_reset_chip(bp, reset_code);
  4497. }
  4498. static int
  4499. bnx2_test_registers(struct bnx2 *bp)
  4500. {
  4501. int ret;
  4502. int i, is_5709;
  4503. static const struct {
  4504. u16 offset;
  4505. u16 flags;
  4506. #define BNX2_FL_NOT_5709 1
  4507. u32 rw_mask;
  4508. u32 ro_mask;
  4509. } reg_tbl[] = {
  4510. { 0x006c, 0, 0x00000000, 0x0000003f },
  4511. { 0x0090, 0, 0xffffffff, 0x00000000 },
  4512. { 0x0094, 0, 0x00000000, 0x00000000 },
  4513. { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
  4514. { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4515. { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4516. { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
  4517. { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
  4518. { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4519. { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
  4520. { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4521. { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4522. { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4523. { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
  4524. { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4525. { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4526. { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4527. { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
  4528. { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
  4529. { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
  4530. { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
  4531. { 0x1000, 0, 0x00000000, 0x00000001 },
  4532. { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
  4533. { 0x1408, 0, 0x01c00800, 0x00000000 },
  4534. { 0x149c, 0, 0x8000ffff, 0x00000000 },
  4535. { 0x14a8, 0, 0x00000000, 0x000001ff },
  4536. { 0x14ac, 0, 0x0fffffff, 0x10000000 },
  4537. { 0x14b0, 0, 0x00000002, 0x00000001 },
  4538. { 0x14b8, 0, 0x00000000, 0x00000000 },
  4539. { 0x14c0, 0, 0x00000000, 0x00000009 },
  4540. { 0x14c4, 0, 0x00003fff, 0x00000000 },
  4541. { 0x14cc, 0, 0x00000000, 0x00000001 },
  4542. { 0x14d0, 0, 0xffffffff, 0x00000000 },
  4543. { 0x1800, 0, 0x00000000, 0x00000001 },
  4544. { 0x1804, 0, 0x00000000, 0x00000003 },
  4545. { 0x2800, 0, 0x00000000, 0x00000001 },
  4546. { 0x2804, 0, 0x00000000, 0x00003f01 },
  4547. { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
  4548. { 0x2810, 0, 0xffff0000, 0x00000000 },
  4549. { 0x2814, 0, 0xffff0000, 0x00000000 },
  4550. { 0x2818, 0, 0xffff0000, 0x00000000 },
  4551. { 0x281c, 0, 0xffff0000, 0x00000000 },
  4552. { 0x2834, 0, 0xffffffff, 0x00000000 },
  4553. { 0x2840, 0, 0x00000000, 0xffffffff },
  4554. { 0x2844, 0, 0x00000000, 0xffffffff },
  4555. { 0x2848, 0, 0xffffffff, 0x00000000 },
  4556. { 0x284c, 0, 0xf800f800, 0x07ff07ff },
  4557. { 0x2c00, 0, 0x00000000, 0x00000011 },
  4558. { 0x2c04, 0, 0x00000000, 0x00030007 },
  4559. { 0x3c00, 0, 0x00000000, 0x00000001 },
  4560. { 0x3c04, 0, 0x00000000, 0x00070000 },
  4561. { 0x3c08, 0, 0x00007f71, 0x07f00000 },
  4562. { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
  4563. { 0x3c10, 0, 0xffffffff, 0x00000000 },
  4564. { 0x3c14, 0, 0x00000000, 0xffffffff },
  4565. { 0x3c18, 0, 0x00000000, 0xffffffff },
  4566. { 0x3c1c, 0, 0xfffff000, 0x00000000 },
  4567. { 0x3c20, 0, 0xffffff00, 0x00000000 },
  4568. { 0x5004, 0, 0x00000000, 0x0000007f },
  4569. { 0x5008, 0, 0x0f0007ff, 0x00000000 },
  4570. { 0x5c00, 0, 0x00000000, 0x00000001 },
  4571. { 0x5c04, 0, 0x00000000, 0x0003000f },
  4572. { 0x5c08, 0, 0x00000003, 0x00000000 },
  4573. { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
  4574. { 0x5c10, 0, 0x00000000, 0xffffffff },
  4575. { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
  4576. { 0x5c84, 0, 0x00000000, 0x0000f333 },
  4577. { 0x5c88, 0, 0x00000000, 0x00077373 },
  4578. { 0x5c8c, 0, 0x00000000, 0x0007f737 },
  4579. { 0x6808, 0, 0x0000ff7f, 0x00000000 },
  4580. { 0x680c, 0, 0xffffffff, 0x00000000 },
  4581. { 0x6810, 0, 0xffffffff, 0x00000000 },
  4582. { 0x6814, 0, 0xffffffff, 0x00000000 },
  4583. { 0x6818, 0, 0xffffffff, 0x00000000 },
  4584. { 0x681c, 0, 0xffffffff, 0x00000000 },
  4585. { 0x6820, 0, 0x00ff00ff, 0x00000000 },
  4586. { 0x6824, 0, 0x00ff00ff, 0x00000000 },
  4587. { 0x6828, 0, 0x00ff00ff, 0x00000000 },
  4588. { 0x682c, 0, 0x03ff03ff, 0x00000000 },
  4589. { 0x6830, 0, 0x03ff03ff, 0x00000000 },
  4590. { 0x6834, 0, 0x03ff03ff, 0x00000000 },
  4591. { 0x6838, 0, 0x03ff03ff, 0x00000000 },
  4592. { 0x683c, 0, 0x0000ffff, 0x00000000 },
  4593. { 0x6840, 0, 0x00000ff0, 0x00000000 },
  4594. { 0x6844, 0, 0x00ffff00, 0x00000000 },
  4595. { 0x684c, 0, 0xffffffff, 0x00000000 },
  4596. { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
  4597. { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
  4598. { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
  4599. { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
  4600. { 0x6908, 0, 0x00000000, 0x0001ff0f },
  4601. { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
  4602. { 0xffff, 0, 0x00000000, 0x00000000 },
  4603. };
  4604. ret = 0;
  4605. is_5709 = 0;
  4606. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4607. is_5709 = 1;
  4608. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  4609. u32 offset, rw_mask, ro_mask, save_val, val;
  4610. u16 flags = reg_tbl[i].flags;
  4611. if (is_5709 && (flags & BNX2_FL_NOT_5709))
  4612. continue;
  4613. offset = (u32) reg_tbl[i].offset;
  4614. rw_mask = reg_tbl[i].rw_mask;
  4615. ro_mask = reg_tbl[i].ro_mask;
  4616. save_val = readl(bp->regview + offset);
  4617. writel(0, bp->regview + offset);
  4618. val = readl(bp->regview + offset);
  4619. if ((val & rw_mask) != 0) {
  4620. goto reg_test_err;
  4621. }
  4622. if ((val & ro_mask) != (save_val & ro_mask)) {
  4623. goto reg_test_err;
  4624. }
  4625. writel(0xffffffff, bp->regview + offset);
  4626. val = readl(bp->regview + offset);
  4627. if ((val & rw_mask) != rw_mask) {
  4628. goto reg_test_err;
  4629. }
  4630. if ((val & ro_mask) != (save_val & ro_mask)) {
  4631. goto reg_test_err;
  4632. }
  4633. writel(save_val, bp->regview + offset);
  4634. continue;
  4635. reg_test_err:
  4636. writel(save_val, bp->regview + offset);
  4637. ret = -ENODEV;
  4638. break;
  4639. }
  4640. return ret;
  4641. }
  4642. static int
  4643. bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
  4644. {
  4645. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
  4646. 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
  4647. int i;
  4648. for (i = 0; i < sizeof(test_pattern) / 4; i++) {
  4649. u32 offset;
  4650. for (offset = 0; offset < size; offset += 4) {
  4651. bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
  4652. if (bnx2_reg_rd_ind(bp, start + offset) !=
  4653. test_pattern[i]) {
  4654. return -ENODEV;
  4655. }
  4656. }
  4657. }
  4658. return 0;
  4659. }
  4660. static int
  4661. bnx2_test_memory(struct bnx2 *bp)
  4662. {
  4663. int ret = 0;
  4664. int i;
  4665. static struct mem_entry {
  4666. u32 offset;
  4667. u32 len;
  4668. } mem_tbl_5706[] = {
  4669. { 0x60000, 0x4000 },
  4670. { 0xa0000, 0x3000 },
  4671. { 0xe0000, 0x4000 },
  4672. { 0x120000, 0x4000 },
  4673. { 0x1a0000, 0x4000 },
  4674. { 0x160000, 0x4000 },
  4675. { 0xffffffff, 0 },
  4676. },
  4677. mem_tbl_5709[] = {
  4678. { 0x60000, 0x4000 },
  4679. { 0xa0000, 0x3000 },
  4680. { 0xe0000, 0x4000 },
  4681. { 0x120000, 0x4000 },
  4682. { 0x1a0000, 0x4000 },
  4683. { 0xffffffff, 0 },
  4684. };
  4685. struct mem_entry *mem_tbl;
  4686. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  4687. mem_tbl = mem_tbl_5709;
  4688. else
  4689. mem_tbl = mem_tbl_5706;
  4690. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  4691. if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
  4692. mem_tbl[i].len)) != 0) {
  4693. return ret;
  4694. }
  4695. }
  4696. return ret;
  4697. }
  4698. #define BNX2_MAC_LOOPBACK 0
  4699. #define BNX2_PHY_LOOPBACK 1
  4700. static int
  4701. bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
  4702. {
  4703. unsigned int pkt_size, num_pkts, i;
  4704. struct sk_buff *skb;
  4705. u8 *data;
  4706. unsigned char *packet;
  4707. u16 rx_start_idx, rx_idx;
  4708. dma_addr_t map;
  4709. struct tx_bd *txbd;
  4710. struct sw_bd *rx_buf;
  4711. struct l2_fhdr *rx_hdr;
  4712. int ret = -ENODEV;
  4713. struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
  4714. struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
  4715. struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
  4716. tx_napi = bnapi;
  4717. txr = &tx_napi->tx_ring;
  4718. rxr = &bnapi->rx_ring;
  4719. if (loopback_mode == BNX2_MAC_LOOPBACK) {
  4720. bp->loopback = MAC_LOOPBACK;
  4721. bnx2_set_mac_loopback(bp);
  4722. }
  4723. else if (loopback_mode == BNX2_PHY_LOOPBACK) {
  4724. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4725. return 0;
  4726. bp->loopback = PHY_LOOPBACK;
  4727. bnx2_set_phy_loopback(bp);
  4728. }
  4729. else
  4730. return -EINVAL;
  4731. pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
  4732. skb = netdev_alloc_skb(bp->dev, pkt_size);
  4733. if (!skb)
  4734. return -ENOMEM;
  4735. packet = skb_put(skb, pkt_size);
  4736. memcpy(packet, bp->dev->dev_addr, 6);
  4737. memset(packet + 6, 0x0, 8);
  4738. for (i = 14; i < pkt_size; i++)
  4739. packet[i] = (unsigned char) (i & 0xff);
  4740. map = dma_map_single(&bp->pdev->dev, skb->data, pkt_size,
  4741. PCI_DMA_TODEVICE);
  4742. if (dma_mapping_error(&bp->pdev->dev, map)) {
  4743. dev_kfree_skb(skb);
  4744. return -EIO;
  4745. }
  4746. REG_WR(bp, BNX2_HC_COMMAND,
  4747. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4748. REG_RD(bp, BNX2_HC_COMMAND);
  4749. udelay(5);
  4750. rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
  4751. num_pkts = 0;
  4752. txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
  4753. txbd->tx_bd_haddr_hi = (u64) map >> 32;
  4754. txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
  4755. txbd->tx_bd_mss_nbytes = pkt_size;
  4756. txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
  4757. num_pkts++;
  4758. txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
  4759. txr->tx_prod_bseq += pkt_size;
  4760. REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
  4761. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  4762. udelay(100);
  4763. REG_WR(bp, BNX2_HC_COMMAND,
  4764. bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
  4765. REG_RD(bp, BNX2_HC_COMMAND);
  4766. udelay(5);
  4767. dma_unmap_single(&bp->pdev->dev, map, pkt_size, PCI_DMA_TODEVICE);
  4768. dev_kfree_skb(skb);
  4769. if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
  4770. goto loopback_test_done;
  4771. rx_idx = bnx2_get_hw_rx_cons(bnapi);
  4772. if (rx_idx != rx_start_idx + num_pkts) {
  4773. goto loopback_test_done;
  4774. }
  4775. rx_buf = &rxr->rx_buf_ring[rx_start_idx];
  4776. data = rx_buf->data;
  4777. rx_hdr = get_l2_fhdr(data);
  4778. data = (u8 *)rx_hdr + BNX2_RX_OFFSET;
  4779. dma_sync_single_for_cpu(&bp->pdev->dev,
  4780. dma_unmap_addr(rx_buf, mapping),
  4781. bp->rx_buf_use_size, PCI_DMA_FROMDEVICE);
  4782. if (rx_hdr->l2_fhdr_status &
  4783. (L2_FHDR_ERRORS_BAD_CRC |
  4784. L2_FHDR_ERRORS_PHY_DECODE |
  4785. L2_FHDR_ERRORS_ALIGNMENT |
  4786. L2_FHDR_ERRORS_TOO_SHORT |
  4787. L2_FHDR_ERRORS_GIANT_FRAME)) {
  4788. goto loopback_test_done;
  4789. }
  4790. if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
  4791. goto loopback_test_done;
  4792. }
  4793. for (i = 14; i < pkt_size; i++) {
  4794. if (*(data + i) != (unsigned char) (i & 0xff)) {
  4795. goto loopback_test_done;
  4796. }
  4797. }
  4798. ret = 0;
  4799. loopback_test_done:
  4800. bp->loopback = 0;
  4801. return ret;
  4802. }
  4803. #define BNX2_MAC_LOOPBACK_FAILED 1
  4804. #define BNX2_PHY_LOOPBACK_FAILED 2
  4805. #define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
  4806. BNX2_PHY_LOOPBACK_FAILED)
  4807. static int
  4808. bnx2_test_loopback(struct bnx2 *bp)
  4809. {
  4810. int rc = 0;
  4811. if (!netif_running(bp->dev))
  4812. return BNX2_LOOPBACK_FAILED;
  4813. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  4814. spin_lock_bh(&bp->phy_lock);
  4815. bnx2_init_phy(bp, 1);
  4816. spin_unlock_bh(&bp->phy_lock);
  4817. if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
  4818. rc |= BNX2_MAC_LOOPBACK_FAILED;
  4819. if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
  4820. rc |= BNX2_PHY_LOOPBACK_FAILED;
  4821. return rc;
  4822. }
  4823. #define NVRAM_SIZE 0x200
  4824. #define CRC32_RESIDUAL 0xdebb20e3
  4825. static int
  4826. bnx2_test_nvram(struct bnx2 *bp)
  4827. {
  4828. __be32 buf[NVRAM_SIZE / 4];
  4829. u8 *data = (u8 *) buf;
  4830. int rc = 0;
  4831. u32 magic, csum;
  4832. if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
  4833. goto test_nvram_done;
  4834. magic = be32_to_cpu(buf[0]);
  4835. if (magic != 0x669955aa) {
  4836. rc = -ENODEV;
  4837. goto test_nvram_done;
  4838. }
  4839. if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
  4840. goto test_nvram_done;
  4841. csum = ether_crc_le(0x100, data);
  4842. if (csum != CRC32_RESIDUAL) {
  4843. rc = -ENODEV;
  4844. goto test_nvram_done;
  4845. }
  4846. csum = ether_crc_le(0x100, data + 0x100);
  4847. if (csum != CRC32_RESIDUAL) {
  4848. rc = -ENODEV;
  4849. }
  4850. test_nvram_done:
  4851. return rc;
  4852. }
  4853. static int
  4854. bnx2_test_link(struct bnx2 *bp)
  4855. {
  4856. u32 bmsr;
  4857. if (!netif_running(bp->dev))
  4858. return -ENODEV;
  4859. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  4860. if (bp->link_up)
  4861. return 0;
  4862. return -ENODEV;
  4863. }
  4864. spin_lock_bh(&bp->phy_lock);
  4865. bnx2_enable_bmsr1(bp);
  4866. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4867. bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
  4868. bnx2_disable_bmsr1(bp);
  4869. spin_unlock_bh(&bp->phy_lock);
  4870. if (bmsr & BMSR_LSTATUS) {
  4871. return 0;
  4872. }
  4873. return -ENODEV;
  4874. }
  4875. static int
  4876. bnx2_test_intr(struct bnx2 *bp)
  4877. {
  4878. int i;
  4879. u16 status_idx;
  4880. if (!netif_running(bp->dev))
  4881. return -ENODEV;
  4882. status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
  4883. /* This register is not touched during run-time. */
  4884. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
  4885. REG_RD(bp, BNX2_HC_COMMAND);
  4886. for (i = 0; i < 10; i++) {
  4887. if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
  4888. status_idx) {
  4889. break;
  4890. }
  4891. msleep_interruptible(10);
  4892. }
  4893. if (i < 10)
  4894. return 0;
  4895. return -ENODEV;
  4896. }
  4897. /* Determining link for parallel detection. */
  4898. static int
  4899. bnx2_5706_serdes_has_link(struct bnx2 *bp)
  4900. {
  4901. u32 mode_ctl, an_dbg, exp;
  4902. if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
  4903. return 0;
  4904. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
  4905. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
  4906. if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
  4907. return 0;
  4908. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4909. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4910. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
  4911. if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
  4912. return 0;
  4913. bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
  4914. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4915. bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
  4916. if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
  4917. return 0;
  4918. return 1;
  4919. }
  4920. static void
  4921. bnx2_5706_serdes_timer(struct bnx2 *bp)
  4922. {
  4923. int check_link = 1;
  4924. spin_lock(&bp->phy_lock);
  4925. if (bp->serdes_an_pending) {
  4926. bp->serdes_an_pending--;
  4927. check_link = 0;
  4928. } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4929. u32 bmcr;
  4930. bp->current_interval = BNX2_TIMER_INTERVAL;
  4931. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4932. if (bmcr & BMCR_ANENABLE) {
  4933. if (bnx2_5706_serdes_has_link(bp)) {
  4934. bmcr &= ~BMCR_ANENABLE;
  4935. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4936. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4937. bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
  4938. }
  4939. }
  4940. }
  4941. else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
  4942. (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
  4943. u32 phy2;
  4944. bnx2_write_phy(bp, 0x17, 0x0f01);
  4945. bnx2_read_phy(bp, 0x15, &phy2);
  4946. if (phy2 & 0x20) {
  4947. u32 bmcr;
  4948. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4949. bmcr |= BMCR_ANENABLE;
  4950. bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
  4951. bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
  4952. }
  4953. } else
  4954. bp->current_interval = BNX2_TIMER_INTERVAL;
  4955. if (check_link) {
  4956. u32 val;
  4957. bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
  4958. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4959. bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
  4960. if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
  4961. if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
  4962. bnx2_5706s_force_link_dn(bp, 1);
  4963. bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
  4964. } else
  4965. bnx2_set_link(bp);
  4966. } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
  4967. bnx2_set_link(bp);
  4968. }
  4969. spin_unlock(&bp->phy_lock);
  4970. }
  4971. static void
  4972. bnx2_5708_serdes_timer(struct bnx2 *bp)
  4973. {
  4974. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  4975. return;
  4976. if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
  4977. bp->serdes_an_pending = 0;
  4978. return;
  4979. }
  4980. spin_lock(&bp->phy_lock);
  4981. if (bp->serdes_an_pending)
  4982. bp->serdes_an_pending--;
  4983. else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
  4984. u32 bmcr;
  4985. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  4986. if (bmcr & BMCR_ANENABLE) {
  4987. bnx2_enable_forced_2g5(bp);
  4988. bp->current_interval = BNX2_SERDES_FORCED_TIMEOUT;
  4989. } else {
  4990. bnx2_disable_forced_2g5(bp);
  4991. bp->serdes_an_pending = 2;
  4992. bp->current_interval = BNX2_TIMER_INTERVAL;
  4993. }
  4994. } else
  4995. bp->current_interval = BNX2_TIMER_INTERVAL;
  4996. spin_unlock(&bp->phy_lock);
  4997. }
  4998. static void
  4999. bnx2_timer(unsigned long data)
  5000. {
  5001. struct bnx2 *bp = (struct bnx2 *) data;
  5002. if (!netif_running(bp->dev))
  5003. return;
  5004. if (atomic_read(&bp->intr_sem) != 0)
  5005. goto bnx2_restart_timer;
  5006. if ((bp->flags & (BNX2_FLAG_USING_MSI | BNX2_FLAG_ONE_SHOT_MSI)) ==
  5007. BNX2_FLAG_USING_MSI)
  5008. bnx2_chk_missed_msi(bp);
  5009. bnx2_send_heart_beat(bp);
  5010. bp->stats_blk->stat_FwRxDrop =
  5011. bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
  5012. /* workaround occasional corrupted counters */
  5013. if ((bp->flags & BNX2_FLAG_BROKEN_STATS) && bp->stats_ticks)
  5014. REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
  5015. BNX2_HC_COMMAND_STATS_NOW);
  5016. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5017. if (CHIP_NUM(bp) == CHIP_NUM_5706)
  5018. bnx2_5706_serdes_timer(bp);
  5019. else
  5020. bnx2_5708_serdes_timer(bp);
  5021. }
  5022. bnx2_restart_timer:
  5023. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5024. }
  5025. static int
  5026. bnx2_request_irq(struct bnx2 *bp)
  5027. {
  5028. unsigned long flags;
  5029. struct bnx2_irq *irq;
  5030. int rc = 0, i;
  5031. if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
  5032. flags = 0;
  5033. else
  5034. flags = IRQF_SHARED;
  5035. for (i = 0; i < bp->irq_nvecs; i++) {
  5036. irq = &bp->irq_tbl[i];
  5037. rc = request_irq(irq->vector, irq->handler, flags, irq->name,
  5038. &bp->bnx2_napi[i]);
  5039. if (rc)
  5040. break;
  5041. irq->requested = 1;
  5042. }
  5043. return rc;
  5044. }
  5045. static void
  5046. __bnx2_free_irq(struct bnx2 *bp)
  5047. {
  5048. struct bnx2_irq *irq;
  5049. int i;
  5050. for (i = 0; i < bp->irq_nvecs; i++) {
  5051. irq = &bp->irq_tbl[i];
  5052. if (irq->requested)
  5053. free_irq(irq->vector, &bp->bnx2_napi[i]);
  5054. irq->requested = 0;
  5055. }
  5056. }
  5057. static void
  5058. bnx2_free_irq(struct bnx2 *bp)
  5059. {
  5060. __bnx2_free_irq(bp);
  5061. if (bp->flags & BNX2_FLAG_USING_MSI)
  5062. pci_disable_msi(bp->pdev);
  5063. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5064. pci_disable_msix(bp->pdev);
  5065. bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
  5066. }
  5067. static void
  5068. bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
  5069. {
  5070. int i, total_vecs, rc;
  5071. struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
  5072. struct net_device *dev = bp->dev;
  5073. const int len = sizeof(bp->irq_tbl[0].name);
  5074. bnx2_setup_msix_tbl(bp);
  5075. REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
  5076. REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
  5077. REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
  5078. /* Need to flush the previous three writes to ensure MSI-X
  5079. * is setup properly */
  5080. REG_RD(bp, BNX2_PCI_MSIX_CONTROL);
  5081. for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
  5082. msix_ent[i].entry = i;
  5083. msix_ent[i].vector = 0;
  5084. }
  5085. total_vecs = msix_vecs;
  5086. #ifdef BCM_CNIC
  5087. total_vecs++;
  5088. #endif
  5089. rc = -ENOSPC;
  5090. while (total_vecs >= BNX2_MIN_MSIX_VEC) {
  5091. rc = pci_enable_msix(bp->pdev, msix_ent, total_vecs);
  5092. if (rc <= 0)
  5093. break;
  5094. if (rc > 0)
  5095. total_vecs = rc;
  5096. }
  5097. if (rc != 0)
  5098. return;
  5099. msix_vecs = total_vecs;
  5100. #ifdef BCM_CNIC
  5101. msix_vecs--;
  5102. #endif
  5103. bp->irq_nvecs = msix_vecs;
  5104. bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
  5105. for (i = 0; i < total_vecs; i++) {
  5106. bp->irq_tbl[i].vector = msix_ent[i].vector;
  5107. snprintf(bp->irq_tbl[i].name, len, "%s-%d", dev->name, i);
  5108. bp->irq_tbl[i].handler = bnx2_msi_1shot;
  5109. }
  5110. }
  5111. static int
  5112. bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
  5113. {
  5114. int cpus = num_online_cpus();
  5115. int msix_vecs;
  5116. if (!bp->num_req_rx_rings)
  5117. msix_vecs = max(cpus + 1, bp->num_req_tx_rings);
  5118. else if (!bp->num_req_tx_rings)
  5119. msix_vecs = max(cpus, bp->num_req_rx_rings);
  5120. else
  5121. msix_vecs = max(bp->num_req_rx_rings, bp->num_req_tx_rings);
  5122. msix_vecs = min(msix_vecs, RX_MAX_RINGS);
  5123. bp->irq_tbl[0].handler = bnx2_interrupt;
  5124. strcpy(bp->irq_tbl[0].name, bp->dev->name);
  5125. bp->irq_nvecs = 1;
  5126. bp->irq_tbl[0].vector = bp->pdev->irq;
  5127. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi)
  5128. bnx2_enable_msix(bp, msix_vecs);
  5129. if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
  5130. !(bp->flags & BNX2_FLAG_USING_MSIX)) {
  5131. if (pci_enable_msi(bp->pdev) == 0) {
  5132. bp->flags |= BNX2_FLAG_USING_MSI;
  5133. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  5134. bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
  5135. bp->irq_tbl[0].handler = bnx2_msi_1shot;
  5136. } else
  5137. bp->irq_tbl[0].handler = bnx2_msi;
  5138. bp->irq_tbl[0].vector = bp->pdev->irq;
  5139. }
  5140. }
  5141. if (!bp->num_req_tx_rings)
  5142. bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
  5143. else
  5144. bp->num_tx_rings = min(bp->irq_nvecs, bp->num_req_tx_rings);
  5145. if (!bp->num_req_rx_rings)
  5146. bp->num_rx_rings = bp->irq_nvecs;
  5147. else
  5148. bp->num_rx_rings = min(bp->irq_nvecs, bp->num_req_rx_rings);
  5149. netif_set_real_num_tx_queues(bp->dev, bp->num_tx_rings);
  5150. return netif_set_real_num_rx_queues(bp->dev, bp->num_rx_rings);
  5151. }
  5152. /* Called with rtnl_lock */
  5153. static int
  5154. bnx2_open(struct net_device *dev)
  5155. {
  5156. struct bnx2 *bp = netdev_priv(dev);
  5157. int rc;
  5158. rc = bnx2_request_firmware(bp);
  5159. if (rc < 0)
  5160. goto out;
  5161. netif_carrier_off(dev);
  5162. bnx2_set_power_state(bp, PCI_D0);
  5163. bnx2_disable_int(bp);
  5164. rc = bnx2_setup_int_mode(bp, disable_msi);
  5165. if (rc)
  5166. goto open_err;
  5167. bnx2_init_napi(bp);
  5168. bnx2_napi_enable(bp);
  5169. rc = bnx2_alloc_mem(bp);
  5170. if (rc)
  5171. goto open_err;
  5172. rc = bnx2_request_irq(bp);
  5173. if (rc)
  5174. goto open_err;
  5175. rc = bnx2_init_nic(bp, 1);
  5176. if (rc)
  5177. goto open_err;
  5178. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5179. atomic_set(&bp->intr_sem, 0);
  5180. memset(bp->temp_stats_blk, 0, sizeof(struct statistics_block));
  5181. bnx2_enable_int(bp);
  5182. if (bp->flags & BNX2_FLAG_USING_MSI) {
  5183. /* Test MSI to make sure it is working
  5184. * If MSI test fails, go back to INTx mode
  5185. */
  5186. if (bnx2_test_intr(bp) != 0) {
  5187. netdev_warn(bp->dev, "No interrupt was generated using MSI, switching to INTx mode. Please report this failure to the PCI maintainer and include system chipset information.\n");
  5188. bnx2_disable_int(bp);
  5189. bnx2_free_irq(bp);
  5190. bnx2_setup_int_mode(bp, 1);
  5191. rc = bnx2_init_nic(bp, 0);
  5192. if (!rc)
  5193. rc = bnx2_request_irq(bp);
  5194. if (rc) {
  5195. del_timer_sync(&bp->timer);
  5196. goto open_err;
  5197. }
  5198. bnx2_enable_int(bp);
  5199. }
  5200. }
  5201. if (bp->flags & BNX2_FLAG_USING_MSI)
  5202. netdev_info(dev, "using MSI\n");
  5203. else if (bp->flags & BNX2_FLAG_USING_MSIX)
  5204. netdev_info(dev, "using MSIX\n");
  5205. netif_tx_start_all_queues(dev);
  5206. out:
  5207. return rc;
  5208. open_err:
  5209. bnx2_napi_disable(bp);
  5210. bnx2_free_skbs(bp);
  5211. bnx2_free_irq(bp);
  5212. bnx2_free_mem(bp);
  5213. bnx2_del_napi(bp);
  5214. bnx2_release_firmware(bp);
  5215. goto out;
  5216. }
  5217. static void
  5218. bnx2_reset_task(struct work_struct *work)
  5219. {
  5220. struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
  5221. int rc;
  5222. rtnl_lock();
  5223. if (!netif_running(bp->dev)) {
  5224. rtnl_unlock();
  5225. return;
  5226. }
  5227. bnx2_netif_stop(bp, true);
  5228. rc = bnx2_init_nic(bp, 1);
  5229. if (rc) {
  5230. netdev_err(bp->dev, "failed to reset NIC, closing\n");
  5231. bnx2_napi_enable(bp);
  5232. dev_close(bp->dev);
  5233. rtnl_unlock();
  5234. return;
  5235. }
  5236. atomic_set(&bp->intr_sem, 1);
  5237. bnx2_netif_start(bp, true);
  5238. rtnl_unlock();
  5239. }
  5240. #define BNX2_FTQ_ENTRY(ftq) { __stringify(ftq##FTQ_CTL), BNX2_##ftq##FTQ_CTL }
  5241. static void
  5242. bnx2_dump_ftq(struct bnx2 *bp)
  5243. {
  5244. int i;
  5245. u32 reg, bdidx, cid, valid;
  5246. struct net_device *dev = bp->dev;
  5247. static const struct ftq_reg {
  5248. char *name;
  5249. u32 off;
  5250. } ftq_arr[] = {
  5251. BNX2_FTQ_ENTRY(RV2P_P),
  5252. BNX2_FTQ_ENTRY(RV2P_T),
  5253. BNX2_FTQ_ENTRY(RV2P_M),
  5254. BNX2_FTQ_ENTRY(TBDR_),
  5255. BNX2_FTQ_ENTRY(TDMA_),
  5256. BNX2_FTQ_ENTRY(TXP_),
  5257. BNX2_FTQ_ENTRY(TXP_),
  5258. BNX2_FTQ_ENTRY(TPAT_),
  5259. BNX2_FTQ_ENTRY(RXP_C),
  5260. BNX2_FTQ_ENTRY(RXP_),
  5261. BNX2_FTQ_ENTRY(COM_COMXQ_),
  5262. BNX2_FTQ_ENTRY(COM_COMTQ_),
  5263. BNX2_FTQ_ENTRY(COM_COMQ_),
  5264. BNX2_FTQ_ENTRY(CP_CPQ_),
  5265. };
  5266. netdev_err(dev, "<--- start FTQ dump --->\n");
  5267. for (i = 0; i < ARRAY_SIZE(ftq_arr); i++)
  5268. netdev_err(dev, "%s %08x\n", ftq_arr[i].name,
  5269. bnx2_reg_rd_ind(bp, ftq_arr[i].off));
  5270. netdev_err(dev, "CPU states:\n");
  5271. for (reg = BNX2_TXP_CPU_MODE; reg <= BNX2_CP_CPU_MODE; reg += 0x40000)
  5272. netdev_err(dev, "%06x mode %x state %x evt_mask %x pc %x pc %x instr %x\n",
  5273. reg, bnx2_reg_rd_ind(bp, reg),
  5274. bnx2_reg_rd_ind(bp, reg + 4),
  5275. bnx2_reg_rd_ind(bp, reg + 8),
  5276. bnx2_reg_rd_ind(bp, reg + 0x1c),
  5277. bnx2_reg_rd_ind(bp, reg + 0x1c),
  5278. bnx2_reg_rd_ind(bp, reg + 0x20));
  5279. netdev_err(dev, "<--- end FTQ dump --->\n");
  5280. netdev_err(dev, "<--- start TBDC dump --->\n");
  5281. netdev_err(dev, "TBDC free cnt: %ld\n",
  5282. REG_RD(bp, BNX2_TBDC_STATUS) & BNX2_TBDC_STATUS_FREE_CNT);
  5283. netdev_err(dev, "LINE CID BIDX CMD VALIDS\n");
  5284. for (i = 0; i < 0x20; i++) {
  5285. int j = 0;
  5286. REG_WR(bp, BNX2_TBDC_BD_ADDR, i);
  5287. REG_WR(bp, BNX2_TBDC_CAM_OPCODE,
  5288. BNX2_TBDC_CAM_OPCODE_OPCODE_CAM_READ);
  5289. REG_WR(bp, BNX2_TBDC_COMMAND, BNX2_TBDC_COMMAND_CMD_REG_ARB);
  5290. while ((REG_RD(bp, BNX2_TBDC_COMMAND) &
  5291. BNX2_TBDC_COMMAND_CMD_REG_ARB) && j < 100)
  5292. j++;
  5293. cid = REG_RD(bp, BNX2_TBDC_CID);
  5294. bdidx = REG_RD(bp, BNX2_TBDC_BIDX);
  5295. valid = REG_RD(bp, BNX2_TBDC_CAM_OPCODE);
  5296. netdev_err(dev, "%02x %06x %04lx %02x [%x]\n",
  5297. i, cid, bdidx & BNX2_TBDC_BDIDX_BDIDX,
  5298. bdidx >> 24, (valid >> 8) & 0x0ff);
  5299. }
  5300. netdev_err(dev, "<--- end TBDC dump --->\n");
  5301. }
  5302. static void
  5303. bnx2_dump_state(struct bnx2 *bp)
  5304. {
  5305. struct net_device *dev = bp->dev;
  5306. u32 val1, val2;
  5307. pci_read_config_dword(bp->pdev, PCI_COMMAND, &val1);
  5308. netdev_err(dev, "DEBUG: intr_sem[%x] PCI_CMD[%08x]\n",
  5309. atomic_read(&bp->intr_sem), val1);
  5310. pci_read_config_dword(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &val1);
  5311. pci_read_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, &val2);
  5312. netdev_err(dev, "DEBUG: PCI_PM[%08x] PCI_MISC_CFG[%08x]\n", val1, val2);
  5313. netdev_err(dev, "DEBUG: EMAC_TX_STATUS[%08x] EMAC_RX_STATUS[%08x]\n",
  5314. REG_RD(bp, BNX2_EMAC_TX_STATUS),
  5315. REG_RD(bp, BNX2_EMAC_RX_STATUS));
  5316. netdev_err(dev, "DEBUG: RPM_MGMT_PKT_CTRL[%08x]\n",
  5317. REG_RD(bp, BNX2_RPM_MGMT_PKT_CTRL));
  5318. netdev_err(dev, "DEBUG: HC_STATS_INTERRUPT_STATUS[%08x]\n",
  5319. REG_RD(bp, BNX2_HC_STATS_INTERRUPT_STATUS));
  5320. if (bp->flags & BNX2_FLAG_USING_MSIX)
  5321. netdev_err(dev, "DEBUG: PBA[%08x]\n",
  5322. REG_RD(bp, BNX2_PCI_GRC_WINDOW3_BASE));
  5323. }
  5324. static void
  5325. bnx2_tx_timeout(struct net_device *dev)
  5326. {
  5327. struct bnx2 *bp = netdev_priv(dev);
  5328. bnx2_dump_ftq(bp);
  5329. bnx2_dump_state(bp);
  5330. bnx2_dump_mcp_state(bp);
  5331. /* This allows the netif to be shutdown gracefully before resetting */
  5332. schedule_work(&bp->reset_task);
  5333. }
  5334. /* Called with netif_tx_lock.
  5335. * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
  5336. * netif_wake_queue().
  5337. */
  5338. static netdev_tx_t
  5339. bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5340. {
  5341. struct bnx2 *bp = netdev_priv(dev);
  5342. dma_addr_t mapping;
  5343. struct tx_bd *txbd;
  5344. struct sw_tx_bd *tx_buf;
  5345. u32 len, vlan_tag_flags, last_frag, mss;
  5346. u16 prod, ring_prod;
  5347. int i;
  5348. struct bnx2_napi *bnapi;
  5349. struct bnx2_tx_ring_info *txr;
  5350. struct netdev_queue *txq;
  5351. /* Determine which tx ring we will be placed on */
  5352. i = skb_get_queue_mapping(skb);
  5353. bnapi = &bp->bnx2_napi[i];
  5354. txr = &bnapi->tx_ring;
  5355. txq = netdev_get_tx_queue(dev, i);
  5356. if (unlikely(bnx2_tx_avail(bp, txr) <
  5357. (skb_shinfo(skb)->nr_frags + 1))) {
  5358. netif_tx_stop_queue(txq);
  5359. netdev_err(dev, "BUG! Tx ring full when queue awake!\n");
  5360. return NETDEV_TX_BUSY;
  5361. }
  5362. len = skb_headlen(skb);
  5363. prod = txr->tx_prod;
  5364. ring_prod = TX_RING_IDX(prod);
  5365. vlan_tag_flags = 0;
  5366. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  5367. vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
  5368. }
  5369. if (vlan_tx_tag_present(skb)) {
  5370. vlan_tag_flags |=
  5371. (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
  5372. }
  5373. if ((mss = skb_shinfo(skb)->gso_size)) {
  5374. u32 tcp_opt_len;
  5375. struct iphdr *iph;
  5376. vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
  5377. tcp_opt_len = tcp_optlen(skb);
  5378. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
  5379. u32 tcp_off = skb_transport_offset(skb) -
  5380. sizeof(struct ipv6hdr) - ETH_HLEN;
  5381. vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
  5382. TX_BD_FLAGS_SW_FLAGS;
  5383. if (likely(tcp_off == 0))
  5384. vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
  5385. else {
  5386. tcp_off >>= 3;
  5387. vlan_tag_flags |= ((tcp_off & 0x3) <<
  5388. TX_BD_FLAGS_TCP6_OFF0_SHL) |
  5389. ((tcp_off & 0x10) <<
  5390. TX_BD_FLAGS_TCP6_OFF4_SHL);
  5391. mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
  5392. }
  5393. } else {
  5394. iph = ip_hdr(skb);
  5395. if (tcp_opt_len || (iph->ihl > 5)) {
  5396. vlan_tag_flags |= ((iph->ihl - 5) +
  5397. (tcp_opt_len >> 2)) << 8;
  5398. }
  5399. }
  5400. } else
  5401. mss = 0;
  5402. mapping = dma_map_single(&bp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
  5403. if (dma_mapping_error(&bp->pdev->dev, mapping)) {
  5404. dev_kfree_skb(skb);
  5405. return NETDEV_TX_OK;
  5406. }
  5407. tx_buf = &txr->tx_buf_ring[ring_prod];
  5408. tx_buf->skb = skb;
  5409. dma_unmap_addr_set(tx_buf, mapping, mapping);
  5410. txbd = &txr->tx_desc_ring[ring_prod];
  5411. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5412. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5413. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5414. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
  5415. last_frag = skb_shinfo(skb)->nr_frags;
  5416. tx_buf->nr_frags = last_frag;
  5417. tx_buf->is_gso = skb_is_gso(skb);
  5418. for (i = 0; i < last_frag; i++) {
  5419. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5420. prod = NEXT_TX_BD(prod);
  5421. ring_prod = TX_RING_IDX(prod);
  5422. txbd = &txr->tx_desc_ring[ring_prod];
  5423. len = skb_frag_size(frag);
  5424. mapping = skb_frag_dma_map(&bp->pdev->dev, frag, 0, len,
  5425. DMA_TO_DEVICE);
  5426. if (dma_mapping_error(&bp->pdev->dev, mapping))
  5427. goto dma_error;
  5428. dma_unmap_addr_set(&txr->tx_buf_ring[ring_prod], mapping,
  5429. mapping);
  5430. txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
  5431. txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
  5432. txbd->tx_bd_mss_nbytes = len | (mss << 16);
  5433. txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
  5434. }
  5435. txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
  5436. /* Sync BD data before updating TX mailbox */
  5437. wmb();
  5438. netdev_tx_sent_queue(txq, skb->len);
  5439. prod = NEXT_TX_BD(prod);
  5440. txr->tx_prod_bseq += skb->len;
  5441. REG_WR16(bp, txr->tx_bidx_addr, prod);
  5442. REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
  5443. mmiowb();
  5444. txr->tx_prod = prod;
  5445. if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
  5446. netif_tx_stop_queue(txq);
  5447. /* netif_tx_stop_queue() must be done before checking
  5448. * tx index in bnx2_tx_avail() below, because in
  5449. * bnx2_tx_int(), we update tx index before checking for
  5450. * netif_tx_queue_stopped().
  5451. */
  5452. smp_mb();
  5453. if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
  5454. netif_tx_wake_queue(txq);
  5455. }
  5456. return NETDEV_TX_OK;
  5457. dma_error:
  5458. /* save value of frag that failed */
  5459. last_frag = i;
  5460. /* start back at beginning and unmap skb */
  5461. prod = txr->tx_prod;
  5462. ring_prod = TX_RING_IDX(prod);
  5463. tx_buf = &txr->tx_buf_ring[ring_prod];
  5464. tx_buf->skb = NULL;
  5465. dma_unmap_single(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5466. skb_headlen(skb), PCI_DMA_TODEVICE);
  5467. /* unmap remaining mapped pages */
  5468. for (i = 0; i < last_frag; i++) {
  5469. prod = NEXT_TX_BD(prod);
  5470. ring_prod = TX_RING_IDX(prod);
  5471. tx_buf = &txr->tx_buf_ring[ring_prod];
  5472. dma_unmap_page(&bp->pdev->dev, dma_unmap_addr(tx_buf, mapping),
  5473. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  5474. PCI_DMA_TODEVICE);
  5475. }
  5476. dev_kfree_skb(skb);
  5477. return NETDEV_TX_OK;
  5478. }
  5479. /* Called with rtnl_lock */
  5480. static int
  5481. bnx2_close(struct net_device *dev)
  5482. {
  5483. struct bnx2 *bp = netdev_priv(dev);
  5484. bnx2_disable_int_sync(bp);
  5485. bnx2_napi_disable(bp);
  5486. del_timer_sync(&bp->timer);
  5487. bnx2_shutdown_chip(bp);
  5488. bnx2_free_irq(bp);
  5489. bnx2_free_skbs(bp);
  5490. bnx2_free_mem(bp);
  5491. bnx2_del_napi(bp);
  5492. bp->link_up = 0;
  5493. netif_carrier_off(bp->dev);
  5494. bnx2_set_power_state(bp, PCI_D3hot);
  5495. return 0;
  5496. }
  5497. static void
  5498. bnx2_save_stats(struct bnx2 *bp)
  5499. {
  5500. u32 *hw_stats = (u32 *) bp->stats_blk;
  5501. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  5502. int i;
  5503. /* The 1st 10 counters are 64-bit counters */
  5504. for (i = 0; i < 20; i += 2) {
  5505. u32 hi;
  5506. u64 lo;
  5507. hi = temp_stats[i] + hw_stats[i];
  5508. lo = (u64) temp_stats[i + 1] + (u64) hw_stats[i + 1];
  5509. if (lo > 0xffffffff)
  5510. hi++;
  5511. temp_stats[i] = hi;
  5512. temp_stats[i + 1] = lo & 0xffffffff;
  5513. }
  5514. for ( ; i < sizeof(struct statistics_block) / 4; i++)
  5515. temp_stats[i] += hw_stats[i];
  5516. }
  5517. #define GET_64BIT_NET_STATS64(ctr) \
  5518. (((u64) (ctr##_hi) << 32) + (u64) (ctr##_lo))
  5519. #define GET_64BIT_NET_STATS(ctr) \
  5520. GET_64BIT_NET_STATS64(bp->stats_blk->ctr) + \
  5521. GET_64BIT_NET_STATS64(bp->temp_stats_blk->ctr)
  5522. #define GET_32BIT_NET_STATS(ctr) \
  5523. (unsigned long) (bp->stats_blk->ctr + \
  5524. bp->temp_stats_blk->ctr)
  5525. static struct rtnl_link_stats64 *
  5526. bnx2_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *net_stats)
  5527. {
  5528. struct bnx2 *bp = netdev_priv(dev);
  5529. if (bp->stats_blk == NULL)
  5530. return net_stats;
  5531. net_stats->rx_packets =
  5532. GET_64BIT_NET_STATS(stat_IfHCInUcastPkts) +
  5533. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts) +
  5534. GET_64BIT_NET_STATS(stat_IfHCInBroadcastPkts);
  5535. net_stats->tx_packets =
  5536. GET_64BIT_NET_STATS(stat_IfHCOutUcastPkts) +
  5537. GET_64BIT_NET_STATS(stat_IfHCOutMulticastPkts) +
  5538. GET_64BIT_NET_STATS(stat_IfHCOutBroadcastPkts);
  5539. net_stats->rx_bytes =
  5540. GET_64BIT_NET_STATS(stat_IfHCInOctets);
  5541. net_stats->tx_bytes =
  5542. GET_64BIT_NET_STATS(stat_IfHCOutOctets);
  5543. net_stats->multicast =
  5544. GET_64BIT_NET_STATS(stat_IfHCInMulticastPkts);
  5545. net_stats->collisions =
  5546. GET_32BIT_NET_STATS(stat_EtherStatsCollisions);
  5547. net_stats->rx_length_errors =
  5548. GET_32BIT_NET_STATS(stat_EtherStatsUndersizePkts) +
  5549. GET_32BIT_NET_STATS(stat_EtherStatsOverrsizePkts);
  5550. net_stats->rx_over_errors =
  5551. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5552. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards);
  5553. net_stats->rx_frame_errors =
  5554. GET_32BIT_NET_STATS(stat_Dot3StatsAlignmentErrors);
  5555. net_stats->rx_crc_errors =
  5556. GET_32BIT_NET_STATS(stat_Dot3StatsFCSErrors);
  5557. net_stats->rx_errors = net_stats->rx_length_errors +
  5558. net_stats->rx_over_errors + net_stats->rx_frame_errors +
  5559. net_stats->rx_crc_errors;
  5560. net_stats->tx_aborted_errors =
  5561. GET_32BIT_NET_STATS(stat_Dot3StatsExcessiveCollisions) +
  5562. GET_32BIT_NET_STATS(stat_Dot3StatsLateCollisions);
  5563. if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
  5564. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  5565. net_stats->tx_carrier_errors = 0;
  5566. else {
  5567. net_stats->tx_carrier_errors =
  5568. GET_32BIT_NET_STATS(stat_Dot3StatsCarrierSenseErrors);
  5569. }
  5570. net_stats->tx_errors =
  5571. GET_32BIT_NET_STATS(stat_emac_tx_stat_dot3statsinternalmactransmiterrors) +
  5572. net_stats->tx_aborted_errors +
  5573. net_stats->tx_carrier_errors;
  5574. net_stats->rx_missed_errors =
  5575. GET_32BIT_NET_STATS(stat_IfInFTQDiscards) +
  5576. GET_32BIT_NET_STATS(stat_IfInMBUFDiscards) +
  5577. GET_32BIT_NET_STATS(stat_FwRxDrop);
  5578. return net_stats;
  5579. }
  5580. /* All ethtool functions called with rtnl_lock */
  5581. static int
  5582. bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5583. {
  5584. struct bnx2 *bp = netdev_priv(dev);
  5585. int support_serdes = 0, support_copper = 0;
  5586. cmd->supported = SUPPORTED_Autoneg;
  5587. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5588. support_serdes = 1;
  5589. support_copper = 1;
  5590. } else if (bp->phy_port == PORT_FIBRE)
  5591. support_serdes = 1;
  5592. else
  5593. support_copper = 1;
  5594. if (support_serdes) {
  5595. cmd->supported |= SUPPORTED_1000baseT_Full |
  5596. SUPPORTED_FIBRE;
  5597. if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
  5598. cmd->supported |= SUPPORTED_2500baseX_Full;
  5599. }
  5600. if (support_copper) {
  5601. cmd->supported |= SUPPORTED_10baseT_Half |
  5602. SUPPORTED_10baseT_Full |
  5603. SUPPORTED_100baseT_Half |
  5604. SUPPORTED_100baseT_Full |
  5605. SUPPORTED_1000baseT_Full |
  5606. SUPPORTED_TP;
  5607. }
  5608. spin_lock_bh(&bp->phy_lock);
  5609. cmd->port = bp->phy_port;
  5610. cmd->advertising = bp->advertising;
  5611. if (bp->autoneg & AUTONEG_SPEED) {
  5612. cmd->autoneg = AUTONEG_ENABLE;
  5613. } else {
  5614. cmd->autoneg = AUTONEG_DISABLE;
  5615. }
  5616. if (netif_carrier_ok(dev)) {
  5617. ethtool_cmd_speed_set(cmd, bp->line_speed);
  5618. cmd->duplex = bp->duplex;
  5619. }
  5620. else {
  5621. ethtool_cmd_speed_set(cmd, -1);
  5622. cmd->duplex = -1;
  5623. }
  5624. spin_unlock_bh(&bp->phy_lock);
  5625. cmd->transceiver = XCVR_INTERNAL;
  5626. cmd->phy_address = bp->phy_addr;
  5627. return 0;
  5628. }
  5629. static int
  5630. bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5631. {
  5632. struct bnx2 *bp = netdev_priv(dev);
  5633. u8 autoneg = bp->autoneg;
  5634. u8 req_duplex = bp->req_duplex;
  5635. u16 req_line_speed = bp->req_line_speed;
  5636. u32 advertising = bp->advertising;
  5637. int err = -EINVAL;
  5638. spin_lock_bh(&bp->phy_lock);
  5639. if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
  5640. goto err_out_unlock;
  5641. if (cmd->port != bp->phy_port &&
  5642. !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
  5643. goto err_out_unlock;
  5644. /* If device is down, we can store the settings only if the user
  5645. * is setting the currently active port.
  5646. */
  5647. if (!netif_running(dev) && cmd->port != bp->phy_port)
  5648. goto err_out_unlock;
  5649. if (cmd->autoneg == AUTONEG_ENABLE) {
  5650. autoneg |= AUTONEG_SPEED;
  5651. advertising = cmd->advertising;
  5652. if (cmd->port == PORT_TP) {
  5653. advertising &= ETHTOOL_ALL_COPPER_SPEED;
  5654. if (!advertising)
  5655. advertising = ETHTOOL_ALL_COPPER_SPEED;
  5656. } else {
  5657. advertising &= ETHTOOL_ALL_FIBRE_SPEED;
  5658. if (!advertising)
  5659. advertising = ETHTOOL_ALL_FIBRE_SPEED;
  5660. }
  5661. advertising |= ADVERTISED_Autoneg;
  5662. }
  5663. else {
  5664. u32 speed = ethtool_cmd_speed(cmd);
  5665. if (cmd->port == PORT_FIBRE) {
  5666. if ((speed != SPEED_1000 &&
  5667. speed != SPEED_2500) ||
  5668. (cmd->duplex != DUPLEX_FULL))
  5669. goto err_out_unlock;
  5670. if (speed == SPEED_2500 &&
  5671. !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
  5672. goto err_out_unlock;
  5673. } else if (speed == SPEED_1000 || speed == SPEED_2500)
  5674. goto err_out_unlock;
  5675. autoneg &= ~AUTONEG_SPEED;
  5676. req_line_speed = speed;
  5677. req_duplex = cmd->duplex;
  5678. advertising = 0;
  5679. }
  5680. bp->autoneg = autoneg;
  5681. bp->advertising = advertising;
  5682. bp->req_line_speed = req_line_speed;
  5683. bp->req_duplex = req_duplex;
  5684. err = 0;
  5685. /* If device is down, the new settings will be picked up when it is
  5686. * brought up.
  5687. */
  5688. if (netif_running(dev))
  5689. err = bnx2_setup_phy(bp, cmd->port);
  5690. err_out_unlock:
  5691. spin_unlock_bh(&bp->phy_lock);
  5692. return err;
  5693. }
  5694. static void
  5695. bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5696. {
  5697. struct bnx2 *bp = netdev_priv(dev);
  5698. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  5699. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  5700. strlcpy(info->bus_info, pci_name(bp->pdev), sizeof(info->bus_info));
  5701. strlcpy(info->fw_version, bp->fw_version, sizeof(info->fw_version));
  5702. }
  5703. #define BNX2_REGDUMP_LEN (32 * 1024)
  5704. static int
  5705. bnx2_get_regs_len(struct net_device *dev)
  5706. {
  5707. return BNX2_REGDUMP_LEN;
  5708. }
  5709. static void
  5710. bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
  5711. {
  5712. u32 *p = _p, i, offset;
  5713. u8 *orig_p = _p;
  5714. struct bnx2 *bp = netdev_priv(dev);
  5715. static const u32 reg_boundaries[] = {
  5716. 0x0000, 0x0098, 0x0400, 0x045c,
  5717. 0x0800, 0x0880, 0x0c00, 0x0c10,
  5718. 0x0c30, 0x0d08, 0x1000, 0x101c,
  5719. 0x1040, 0x1048, 0x1080, 0x10a4,
  5720. 0x1400, 0x1490, 0x1498, 0x14f0,
  5721. 0x1500, 0x155c, 0x1580, 0x15dc,
  5722. 0x1600, 0x1658, 0x1680, 0x16d8,
  5723. 0x1800, 0x1820, 0x1840, 0x1854,
  5724. 0x1880, 0x1894, 0x1900, 0x1984,
  5725. 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
  5726. 0x1c80, 0x1c94, 0x1d00, 0x1d84,
  5727. 0x2000, 0x2030, 0x23c0, 0x2400,
  5728. 0x2800, 0x2820, 0x2830, 0x2850,
  5729. 0x2b40, 0x2c10, 0x2fc0, 0x3058,
  5730. 0x3c00, 0x3c94, 0x4000, 0x4010,
  5731. 0x4080, 0x4090, 0x43c0, 0x4458,
  5732. 0x4c00, 0x4c18, 0x4c40, 0x4c54,
  5733. 0x4fc0, 0x5010, 0x53c0, 0x5444,
  5734. 0x5c00, 0x5c18, 0x5c80, 0x5c90,
  5735. 0x5fc0, 0x6000, 0x6400, 0x6428,
  5736. 0x6800, 0x6848, 0x684c, 0x6860,
  5737. 0x6888, 0x6910, 0x8000
  5738. };
  5739. regs->version = 0;
  5740. memset(p, 0, BNX2_REGDUMP_LEN);
  5741. if (!netif_running(bp->dev))
  5742. return;
  5743. i = 0;
  5744. offset = reg_boundaries[0];
  5745. p += offset;
  5746. while (offset < BNX2_REGDUMP_LEN) {
  5747. *p++ = REG_RD(bp, offset);
  5748. offset += 4;
  5749. if (offset == reg_boundaries[i + 1]) {
  5750. offset = reg_boundaries[i + 2];
  5751. p = (u32 *) (orig_p + offset);
  5752. i += 2;
  5753. }
  5754. }
  5755. }
  5756. static void
  5757. bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5758. {
  5759. struct bnx2 *bp = netdev_priv(dev);
  5760. if (bp->flags & BNX2_FLAG_NO_WOL) {
  5761. wol->supported = 0;
  5762. wol->wolopts = 0;
  5763. }
  5764. else {
  5765. wol->supported = WAKE_MAGIC;
  5766. if (bp->wol)
  5767. wol->wolopts = WAKE_MAGIC;
  5768. else
  5769. wol->wolopts = 0;
  5770. }
  5771. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5772. }
  5773. static int
  5774. bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5775. {
  5776. struct bnx2 *bp = netdev_priv(dev);
  5777. if (wol->wolopts & ~WAKE_MAGIC)
  5778. return -EINVAL;
  5779. if (wol->wolopts & WAKE_MAGIC) {
  5780. if (bp->flags & BNX2_FLAG_NO_WOL)
  5781. return -EINVAL;
  5782. bp->wol = 1;
  5783. }
  5784. else {
  5785. bp->wol = 0;
  5786. }
  5787. return 0;
  5788. }
  5789. static int
  5790. bnx2_nway_reset(struct net_device *dev)
  5791. {
  5792. struct bnx2 *bp = netdev_priv(dev);
  5793. u32 bmcr;
  5794. if (!netif_running(dev))
  5795. return -EAGAIN;
  5796. if (!(bp->autoneg & AUTONEG_SPEED)) {
  5797. return -EINVAL;
  5798. }
  5799. spin_lock_bh(&bp->phy_lock);
  5800. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
  5801. int rc;
  5802. rc = bnx2_setup_remote_phy(bp, bp->phy_port);
  5803. spin_unlock_bh(&bp->phy_lock);
  5804. return rc;
  5805. }
  5806. /* Force a link down visible on the other side */
  5807. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  5808. bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
  5809. spin_unlock_bh(&bp->phy_lock);
  5810. msleep(20);
  5811. spin_lock_bh(&bp->phy_lock);
  5812. bp->current_interval = BNX2_SERDES_AN_TIMEOUT;
  5813. bp->serdes_an_pending = 1;
  5814. mod_timer(&bp->timer, jiffies + bp->current_interval);
  5815. }
  5816. bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
  5817. bmcr &= ~BMCR_LOOPBACK;
  5818. bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
  5819. spin_unlock_bh(&bp->phy_lock);
  5820. return 0;
  5821. }
  5822. static u32
  5823. bnx2_get_link(struct net_device *dev)
  5824. {
  5825. struct bnx2 *bp = netdev_priv(dev);
  5826. return bp->link_up;
  5827. }
  5828. static int
  5829. bnx2_get_eeprom_len(struct net_device *dev)
  5830. {
  5831. struct bnx2 *bp = netdev_priv(dev);
  5832. if (bp->flash_info == NULL)
  5833. return 0;
  5834. return (int) bp->flash_size;
  5835. }
  5836. static int
  5837. bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5838. u8 *eebuf)
  5839. {
  5840. struct bnx2 *bp = netdev_priv(dev);
  5841. int rc;
  5842. if (!netif_running(dev))
  5843. return -EAGAIN;
  5844. /* parameters already validated in ethtool_get_eeprom */
  5845. rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
  5846. return rc;
  5847. }
  5848. static int
  5849. bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  5850. u8 *eebuf)
  5851. {
  5852. struct bnx2 *bp = netdev_priv(dev);
  5853. int rc;
  5854. if (!netif_running(dev))
  5855. return -EAGAIN;
  5856. /* parameters already validated in ethtool_set_eeprom */
  5857. rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
  5858. return rc;
  5859. }
  5860. static int
  5861. bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5862. {
  5863. struct bnx2 *bp = netdev_priv(dev);
  5864. memset(coal, 0, sizeof(struct ethtool_coalesce));
  5865. coal->rx_coalesce_usecs = bp->rx_ticks;
  5866. coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
  5867. coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
  5868. coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
  5869. coal->tx_coalesce_usecs = bp->tx_ticks;
  5870. coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
  5871. coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
  5872. coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
  5873. coal->stats_block_coalesce_usecs = bp->stats_ticks;
  5874. return 0;
  5875. }
  5876. static int
  5877. bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
  5878. {
  5879. struct bnx2 *bp = netdev_priv(dev);
  5880. bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
  5881. if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
  5882. bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
  5883. if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
  5884. bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
  5885. if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
  5886. bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
  5887. if (bp->rx_quick_cons_trip_int > 0xff)
  5888. bp->rx_quick_cons_trip_int = 0xff;
  5889. bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
  5890. if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
  5891. bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
  5892. if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
  5893. bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
  5894. if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
  5895. bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
  5896. if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
  5897. 0xff;
  5898. bp->stats_ticks = coal->stats_block_coalesce_usecs;
  5899. if (bp->flags & BNX2_FLAG_BROKEN_STATS) {
  5900. if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
  5901. bp->stats_ticks = USEC_PER_SEC;
  5902. }
  5903. if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
  5904. bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5905. bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  5906. if (netif_running(bp->dev)) {
  5907. bnx2_netif_stop(bp, true);
  5908. bnx2_init_nic(bp, 0);
  5909. bnx2_netif_start(bp, true);
  5910. }
  5911. return 0;
  5912. }
  5913. static void
  5914. bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5915. {
  5916. struct bnx2 *bp = netdev_priv(dev);
  5917. ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
  5918. ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
  5919. ering->rx_pending = bp->rx_ring_size;
  5920. ering->rx_jumbo_pending = bp->rx_pg_ring_size;
  5921. ering->tx_max_pending = MAX_TX_DESC_CNT;
  5922. ering->tx_pending = bp->tx_ring_size;
  5923. }
  5924. static int
  5925. bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx, bool reset_irq)
  5926. {
  5927. if (netif_running(bp->dev)) {
  5928. /* Reset will erase chipset stats; save them */
  5929. bnx2_save_stats(bp);
  5930. bnx2_netif_stop(bp, true);
  5931. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
  5932. if (reset_irq) {
  5933. bnx2_free_irq(bp);
  5934. bnx2_del_napi(bp);
  5935. } else {
  5936. __bnx2_free_irq(bp);
  5937. }
  5938. bnx2_free_skbs(bp);
  5939. bnx2_free_mem(bp);
  5940. }
  5941. bnx2_set_rx_ring_size(bp, rx);
  5942. bp->tx_ring_size = tx;
  5943. if (netif_running(bp->dev)) {
  5944. int rc = 0;
  5945. if (reset_irq) {
  5946. rc = bnx2_setup_int_mode(bp, disable_msi);
  5947. bnx2_init_napi(bp);
  5948. }
  5949. if (!rc)
  5950. rc = bnx2_alloc_mem(bp);
  5951. if (!rc)
  5952. rc = bnx2_request_irq(bp);
  5953. if (!rc)
  5954. rc = bnx2_init_nic(bp, 0);
  5955. if (rc) {
  5956. bnx2_napi_enable(bp);
  5957. dev_close(bp->dev);
  5958. return rc;
  5959. }
  5960. #ifdef BCM_CNIC
  5961. mutex_lock(&bp->cnic_lock);
  5962. /* Let cnic know about the new status block. */
  5963. if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD)
  5964. bnx2_setup_cnic_irq_info(bp);
  5965. mutex_unlock(&bp->cnic_lock);
  5966. #endif
  5967. bnx2_netif_start(bp, true);
  5968. }
  5969. return 0;
  5970. }
  5971. static int
  5972. bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5973. {
  5974. struct bnx2 *bp = netdev_priv(dev);
  5975. int rc;
  5976. if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
  5977. (ering->tx_pending > MAX_TX_DESC_CNT) ||
  5978. (ering->tx_pending <= MAX_SKB_FRAGS)) {
  5979. return -EINVAL;
  5980. }
  5981. rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending,
  5982. false);
  5983. return rc;
  5984. }
  5985. static void
  5986. bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5987. {
  5988. struct bnx2 *bp = netdev_priv(dev);
  5989. epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
  5990. epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
  5991. epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
  5992. }
  5993. static int
  5994. bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5995. {
  5996. struct bnx2 *bp = netdev_priv(dev);
  5997. bp->req_flow_ctrl = 0;
  5998. if (epause->rx_pause)
  5999. bp->req_flow_ctrl |= FLOW_CTRL_RX;
  6000. if (epause->tx_pause)
  6001. bp->req_flow_ctrl |= FLOW_CTRL_TX;
  6002. if (epause->autoneg) {
  6003. bp->autoneg |= AUTONEG_FLOW_CTRL;
  6004. }
  6005. else {
  6006. bp->autoneg &= ~AUTONEG_FLOW_CTRL;
  6007. }
  6008. if (netif_running(dev)) {
  6009. spin_lock_bh(&bp->phy_lock);
  6010. bnx2_setup_phy(bp, bp->phy_port);
  6011. spin_unlock_bh(&bp->phy_lock);
  6012. }
  6013. return 0;
  6014. }
  6015. static struct {
  6016. char string[ETH_GSTRING_LEN];
  6017. } bnx2_stats_str_arr[] = {
  6018. { "rx_bytes" },
  6019. { "rx_error_bytes" },
  6020. { "tx_bytes" },
  6021. { "tx_error_bytes" },
  6022. { "rx_ucast_packets" },
  6023. { "rx_mcast_packets" },
  6024. { "rx_bcast_packets" },
  6025. { "tx_ucast_packets" },
  6026. { "tx_mcast_packets" },
  6027. { "tx_bcast_packets" },
  6028. { "tx_mac_errors" },
  6029. { "tx_carrier_errors" },
  6030. { "rx_crc_errors" },
  6031. { "rx_align_errors" },
  6032. { "tx_single_collisions" },
  6033. { "tx_multi_collisions" },
  6034. { "tx_deferred" },
  6035. { "tx_excess_collisions" },
  6036. { "tx_late_collisions" },
  6037. { "tx_total_collisions" },
  6038. { "rx_fragments" },
  6039. { "rx_jabbers" },
  6040. { "rx_undersize_packets" },
  6041. { "rx_oversize_packets" },
  6042. { "rx_64_byte_packets" },
  6043. { "rx_65_to_127_byte_packets" },
  6044. { "rx_128_to_255_byte_packets" },
  6045. { "rx_256_to_511_byte_packets" },
  6046. { "rx_512_to_1023_byte_packets" },
  6047. { "rx_1024_to_1522_byte_packets" },
  6048. { "rx_1523_to_9022_byte_packets" },
  6049. { "tx_64_byte_packets" },
  6050. { "tx_65_to_127_byte_packets" },
  6051. { "tx_128_to_255_byte_packets" },
  6052. { "tx_256_to_511_byte_packets" },
  6053. { "tx_512_to_1023_byte_packets" },
  6054. { "tx_1024_to_1522_byte_packets" },
  6055. { "tx_1523_to_9022_byte_packets" },
  6056. { "rx_xon_frames" },
  6057. { "rx_xoff_frames" },
  6058. { "tx_xon_frames" },
  6059. { "tx_xoff_frames" },
  6060. { "rx_mac_ctrl_frames" },
  6061. { "rx_filtered_packets" },
  6062. { "rx_ftq_discards" },
  6063. { "rx_discards" },
  6064. { "rx_fw_discards" },
  6065. };
  6066. #define BNX2_NUM_STATS ARRAY_SIZE(bnx2_stats_str_arr)
  6067. #define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
  6068. static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
  6069. STATS_OFFSET32(stat_IfHCInOctets_hi),
  6070. STATS_OFFSET32(stat_IfHCInBadOctets_hi),
  6071. STATS_OFFSET32(stat_IfHCOutOctets_hi),
  6072. STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
  6073. STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
  6074. STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
  6075. STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
  6076. STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
  6077. STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
  6078. STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
  6079. STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
  6080. STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
  6081. STATS_OFFSET32(stat_Dot3StatsFCSErrors),
  6082. STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
  6083. STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
  6084. STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
  6085. STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
  6086. STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
  6087. STATS_OFFSET32(stat_Dot3StatsLateCollisions),
  6088. STATS_OFFSET32(stat_EtherStatsCollisions),
  6089. STATS_OFFSET32(stat_EtherStatsFragments),
  6090. STATS_OFFSET32(stat_EtherStatsJabbers),
  6091. STATS_OFFSET32(stat_EtherStatsUndersizePkts),
  6092. STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
  6093. STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
  6094. STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
  6095. STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
  6096. STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
  6097. STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
  6098. STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
  6099. STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
  6100. STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
  6101. STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
  6102. STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
  6103. STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
  6104. STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
  6105. STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
  6106. STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
  6107. STATS_OFFSET32(stat_XonPauseFramesReceived),
  6108. STATS_OFFSET32(stat_XoffPauseFramesReceived),
  6109. STATS_OFFSET32(stat_OutXonSent),
  6110. STATS_OFFSET32(stat_OutXoffSent),
  6111. STATS_OFFSET32(stat_MacControlFramesReceived),
  6112. STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
  6113. STATS_OFFSET32(stat_IfInFTQDiscards),
  6114. STATS_OFFSET32(stat_IfInMBUFDiscards),
  6115. STATS_OFFSET32(stat_FwRxDrop),
  6116. };
  6117. /* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
  6118. * skipped because of errata.
  6119. */
  6120. static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
  6121. 8,0,8,8,8,8,8,8,8,8,
  6122. 4,0,4,4,4,4,4,4,4,4,
  6123. 4,4,4,4,4,4,4,4,4,4,
  6124. 4,4,4,4,4,4,4,4,4,4,
  6125. 4,4,4,4,4,4,4,
  6126. };
  6127. static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
  6128. 8,0,8,8,8,8,8,8,8,8,
  6129. 4,4,4,4,4,4,4,4,4,4,
  6130. 4,4,4,4,4,4,4,4,4,4,
  6131. 4,4,4,4,4,4,4,4,4,4,
  6132. 4,4,4,4,4,4,4,
  6133. };
  6134. #define BNX2_NUM_TESTS 6
  6135. static struct {
  6136. char string[ETH_GSTRING_LEN];
  6137. } bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
  6138. { "register_test (offline)" },
  6139. { "memory_test (offline)" },
  6140. { "loopback_test (offline)" },
  6141. { "nvram_test (online)" },
  6142. { "interrupt_test (online)" },
  6143. { "link_test (online)" },
  6144. };
  6145. static int
  6146. bnx2_get_sset_count(struct net_device *dev, int sset)
  6147. {
  6148. switch (sset) {
  6149. case ETH_SS_TEST:
  6150. return BNX2_NUM_TESTS;
  6151. case ETH_SS_STATS:
  6152. return BNX2_NUM_STATS;
  6153. default:
  6154. return -EOPNOTSUPP;
  6155. }
  6156. }
  6157. static void
  6158. bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
  6159. {
  6160. struct bnx2 *bp = netdev_priv(dev);
  6161. bnx2_set_power_state(bp, PCI_D0);
  6162. memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
  6163. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  6164. int i;
  6165. bnx2_netif_stop(bp, true);
  6166. bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
  6167. bnx2_free_skbs(bp);
  6168. if (bnx2_test_registers(bp) != 0) {
  6169. buf[0] = 1;
  6170. etest->flags |= ETH_TEST_FL_FAILED;
  6171. }
  6172. if (bnx2_test_memory(bp) != 0) {
  6173. buf[1] = 1;
  6174. etest->flags |= ETH_TEST_FL_FAILED;
  6175. }
  6176. if ((buf[2] = bnx2_test_loopback(bp)) != 0)
  6177. etest->flags |= ETH_TEST_FL_FAILED;
  6178. if (!netif_running(bp->dev))
  6179. bnx2_shutdown_chip(bp);
  6180. else {
  6181. bnx2_init_nic(bp, 1);
  6182. bnx2_netif_start(bp, true);
  6183. }
  6184. /* wait for link up */
  6185. for (i = 0; i < 7; i++) {
  6186. if (bp->link_up)
  6187. break;
  6188. msleep_interruptible(1000);
  6189. }
  6190. }
  6191. if (bnx2_test_nvram(bp) != 0) {
  6192. buf[3] = 1;
  6193. etest->flags |= ETH_TEST_FL_FAILED;
  6194. }
  6195. if (bnx2_test_intr(bp) != 0) {
  6196. buf[4] = 1;
  6197. etest->flags |= ETH_TEST_FL_FAILED;
  6198. }
  6199. if (bnx2_test_link(bp) != 0) {
  6200. buf[5] = 1;
  6201. etest->flags |= ETH_TEST_FL_FAILED;
  6202. }
  6203. if (!netif_running(bp->dev))
  6204. bnx2_set_power_state(bp, PCI_D3hot);
  6205. }
  6206. static void
  6207. bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  6208. {
  6209. switch (stringset) {
  6210. case ETH_SS_STATS:
  6211. memcpy(buf, bnx2_stats_str_arr,
  6212. sizeof(bnx2_stats_str_arr));
  6213. break;
  6214. case ETH_SS_TEST:
  6215. memcpy(buf, bnx2_tests_str_arr,
  6216. sizeof(bnx2_tests_str_arr));
  6217. break;
  6218. }
  6219. }
  6220. static void
  6221. bnx2_get_ethtool_stats(struct net_device *dev,
  6222. struct ethtool_stats *stats, u64 *buf)
  6223. {
  6224. struct bnx2 *bp = netdev_priv(dev);
  6225. int i;
  6226. u32 *hw_stats = (u32 *) bp->stats_blk;
  6227. u32 *temp_stats = (u32 *) bp->temp_stats_blk;
  6228. u8 *stats_len_arr = NULL;
  6229. if (hw_stats == NULL) {
  6230. memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
  6231. return;
  6232. }
  6233. if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
  6234. (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
  6235. (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
  6236. (CHIP_ID(bp) == CHIP_ID_5708_A0))
  6237. stats_len_arr = bnx2_5706_stats_len_arr;
  6238. else
  6239. stats_len_arr = bnx2_5708_stats_len_arr;
  6240. for (i = 0; i < BNX2_NUM_STATS; i++) {
  6241. unsigned long offset;
  6242. if (stats_len_arr[i] == 0) {
  6243. /* skip this counter */
  6244. buf[i] = 0;
  6245. continue;
  6246. }
  6247. offset = bnx2_stats_offset_arr[i];
  6248. if (stats_len_arr[i] == 4) {
  6249. /* 4-byte counter */
  6250. buf[i] = (u64) *(hw_stats + offset) +
  6251. *(temp_stats + offset);
  6252. continue;
  6253. }
  6254. /* 8-byte counter */
  6255. buf[i] = (((u64) *(hw_stats + offset)) << 32) +
  6256. *(hw_stats + offset + 1) +
  6257. (((u64) *(temp_stats + offset)) << 32) +
  6258. *(temp_stats + offset + 1);
  6259. }
  6260. }
  6261. static int
  6262. bnx2_set_phys_id(struct net_device *dev, enum ethtool_phys_id_state state)
  6263. {
  6264. struct bnx2 *bp = netdev_priv(dev);
  6265. switch (state) {
  6266. case ETHTOOL_ID_ACTIVE:
  6267. bnx2_set_power_state(bp, PCI_D0);
  6268. bp->leds_save = REG_RD(bp, BNX2_MISC_CFG);
  6269. REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
  6270. return 1; /* cycle on/off once per second */
  6271. case ETHTOOL_ID_ON:
  6272. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
  6273. BNX2_EMAC_LED_1000MB_OVERRIDE |
  6274. BNX2_EMAC_LED_100MB_OVERRIDE |
  6275. BNX2_EMAC_LED_10MB_OVERRIDE |
  6276. BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
  6277. BNX2_EMAC_LED_TRAFFIC);
  6278. break;
  6279. case ETHTOOL_ID_OFF:
  6280. REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
  6281. break;
  6282. case ETHTOOL_ID_INACTIVE:
  6283. REG_WR(bp, BNX2_EMAC_LED, 0);
  6284. REG_WR(bp, BNX2_MISC_CFG, bp->leds_save);
  6285. if (!netif_running(dev))
  6286. bnx2_set_power_state(bp, PCI_D3hot);
  6287. break;
  6288. }
  6289. return 0;
  6290. }
  6291. static netdev_features_t
  6292. bnx2_fix_features(struct net_device *dev, netdev_features_t features)
  6293. {
  6294. struct bnx2 *bp = netdev_priv(dev);
  6295. if (!(bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
  6296. features |= NETIF_F_HW_VLAN_RX;
  6297. return features;
  6298. }
  6299. static int
  6300. bnx2_set_features(struct net_device *dev, netdev_features_t features)
  6301. {
  6302. struct bnx2 *bp = netdev_priv(dev);
  6303. /* TSO with VLAN tag won't work with current firmware */
  6304. if (features & NETIF_F_HW_VLAN_TX)
  6305. dev->vlan_features |= (dev->hw_features & NETIF_F_ALL_TSO);
  6306. else
  6307. dev->vlan_features &= ~NETIF_F_ALL_TSO;
  6308. if ((!!(features & NETIF_F_HW_VLAN_RX) !=
  6309. !!(bp->rx_mode & BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG)) &&
  6310. netif_running(dev)) {
  6311. bnx2_netif_stop(bp, false);
  6312. dev->features = features;
  6313. bnx2_set_rx_mode(dev);
  6314. bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
  6315. bnx2_netif_start(bp, false);
  6316. return 1;
  6317. }
  6318. return 0;
  6319. }
  6320. static void bnx2_get_channels(struct net_device *dev,
  6321. struct ethtool_channels *channels)
  6322. {
  6323. struct bnx2 *bp = netdev_priv(dev);
  6324. u32 max_rx_rings = 1;
  6325. u32 max_tx_rings = 1;
  6326. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6327. max_rx_rings = RX_MAX_RINGS;
  6328. max_tx_rings = TX_MAX_RINGS;
  6329. }
  6330. channels->max_rx = max_rx_rings;
  6331. channels->max_tx = max_tx_rings;
  6332. channels->max_other = 0;
  6333. channels->max_combined = 0;
  6334. channels->rx_count = bp->num_rx_rings;
  6335. channels->tx_count = bp->num_tx_rings;
  6336. channels->other_count = 0;
  6337. channels->combined_count = 0;
  6338. }
  6339. static int bnx2_set_channels(struct net_device *dev,
  6340. struct ethtool_channels *channels)
  6341. {
  6342. struct bnx2 *bp = netdev_priv(dev);
  6343. u32 max_rx_rings = 1;
  6344. u32 max_tx_rings = 1;
  6345. int rc = 0;
  6346. if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !disable_msi) {
  6347. max_rx_rings = RX_MAX_RINGS;
  6348. max_tx_rings = TX_MAX_RINGS;
  6349. }
  6350. if (channels->rx_count > max_rx_rings ||
  6351. channels->tx_count > max_tx_rings)
  6352. return -EINVAL;
  6353. bp->num_req_rx_rings = channels->rx_count;
  6354. bp->num_req_tx_rings = channels->tx_count;
  6355. if (netif_running(dev))
  6356. rc = bnx2_change_ring_size(bp, bp->rx_ring_size,
  6357. bp->tx_ring_size, true);
  6358. return rc;
  6359. }
  6360. static const struct ethtool_ops bnx2_ethtool_ops = {
  6361. .get_settings = bnx2_get_settings,
  6362. .set_settings = bnx2_set_settings,
  6363. .get_drvinfo = bnx2_get_drvinfo,
  6364. .get_regs_len = bnx2_get_regs_len,
  6365. .get_regs = bnx2_get_regs,
  6366. .get_wol = bnx2_get_wol,
  6367. .set_wol = bnx2_set_wol,
  6368. .nway_reset = bnx2_nway_reset,
  6369. .get_link = bnx2_get_link,
  6370. .get_eeprom_len = bnx2_get_eeprom_len,
  6371. .get_eeprom = bnx2_get_eeprom,
  6372. .set_eeprom = bnx2_set_eeprom,
  6373. .get_coalesce = bnx2_get_coalesce,
  6374. .set_coalesce = bnx2_set_coalesce,
  6375. .get_ringparam = bnx2_get_ringparam,
  6376. .set_ringparam = bnx2_set_ringparam,
  6377. .get_pauseparam = bnx2_get_pauseparam,
  6378. .set_pauseparam = bnx2_set_pauseparam,
  6379. .self_test = bnx2_self_test,
  6380. .get_strings = bnx2_get_strings,
  6381. .set_phys_id = bnx2_set_phys_id,
  6382. .get_ethtool_stats = bnx2_get_ethtool_stats,
  6383. .get_sset_count = bnx2_get_sset_count,
  6384. .get_channels = bnx2_get_channels,
  6385. .set_channels = bnx2_set_channels,
  6386. };
  6387. /* Called with rtnl_lock */
  6388. static int
  6389. bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  6390. {
  6391. struct mii_ioctl_data *data = if_mii(ifr);
  6392. struct bnx2 *bp = netdev_priv(dev);
  6393. int err;
  6394. switch(cmd) {
  6395. case SIOCGMIIPHY:
  6396. data->phy_id = bp->phy_addr;
  6397. /* fallthru */
  6398. case SIOCGMIIREG: {
  6399. u32 mii_regval;
  6400. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6401. return -EOPNOTSUPP;
  6402. if (!netif_running(dev))
  6403. return -EAGAIN;
  6404. spin_lock_bh(&bp->phy_lock);
  6405. err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
  6406. spin_unlock_bh(&bp->phy_lock);
  6407. data->val_out = mii_regval;
  6408. return err;
  6409. }
  6410. case SIOCSMIIREG:
  6411. if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
  6412. return -EOPNOTSUPP;
  6413. if (!netif_running(dev))
  6414. return -EAGAIN;
  6415. spin_lock_bh(&bp->phy_lock);
  6416. err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
  6417. spin_unlock_bh(&bp->phy_lock);
  6418. return err;
  6419. default:
  6420. /* do nothing */
  6421. break;
  6422. }
  6423. return -EOPNOTSUPP;
  6424. }
  6425. /* Called with rtnl_lock */
  6426. static int
  6427. bnx2_change_mac_addr(struct net_device *dev, void *p)
  6428. {
  6429. struct sockaddr *addr = p;
  6430. struct bnx2 *bp = netdev_priv(dev);
  6431. if (!is_valid_ether_addr(addr->sa_data))
  6432. return -EADDRNOTAVAIL;
  6433. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6434. if (netif_running(dev))
  6435. bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
  6436. return 0;
  6437. }
  6438. /* Called with rtnl_lock */
  6439. static int
  6440. bnx2_change_mtu(struct net_device *dev, int new_mtu)
  6441. {
  6442. struct bnx2 *bp = netdev_priv(dev);
  6443. if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
  6444. ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
  6445. return -EINVAL;
  6446. dev->mtu = new_mtu;
  6447. return bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size,
  6448. false);
  6449. }
  6450. #ifdef CONFIG_NET_POLL_CONTROLLER
  6451. static void
  6452. poll_bnx2(struct net_device *dev)
  6453. {
  6454. struct bnx2 *bp = netdev_priv(dev);
  6455. int i;
  6456. for (i = 0; i < bp->irq_nvecs; i++) {
  6457. struct bnx2_irq *irq = &bp->irq_tbl[i];
  6458. disable_irq(irq->vector);
  6459. irq->handler(irq->vector, &bp->bnx2_napi[i]);
  6460. enable_irq(irq->vector);
  6461. }
  6462. }
  6463. #endif
  6464. static void __devinit
  6465. bnx2_get_5709_media(struct bnx2 *bp)
  6466. {
  6467. u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
  6468. u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
  6469. u32 strap;
  6470. if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
  6471. return;
  6472. else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
  6473. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6474. return;
  6475. }
  6476. if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
  6477. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
  6478. else
  6479. strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
  6480. if (PCI_FUNC(bp->pdev->devfn) == 0) {
  6481. switch (strap) {
  6482. case 0x4:
  6483. case 0x5:
  6484. case 0x6:
  6485. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6486. return;
  6487. }
  6488. } else {
  6489. switch (strap) {
  6490. case 0x1:
  6491. case 0x2:
  6492. case 0x4:
  6493. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6494. return;
  6495. }
  6496. }
  6497. }
  6498. static void __devinit
  6499. bnx2_get_pci_speed(struct bnx2 *bp)
  6500. {
  6501. u32 reg;
  6502. reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
  6503. if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
  6504. u32 clkreg;
  6505. bp->flags |= BNX2_FLAG_PCIX;
  6506. clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
  6507. clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
  6508. switch (clkreg) {
  6509. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
  6510. bp->bus_speed_mhz = 133;
  6511. break;
  6512. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
  6513. bp->bus_speed_mhz = 100;
  6514. break;
  6515. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
  6516. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
  6517. bp->bus_speed_mhz = 66;
  6518. break;
  6519. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
  6520. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
  6521. bp->bus_speed_mhz = 50;
  6522. break;
  6523. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
  6524. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
  6525. case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
  6526. bp->bus_speed_mhz = 33;
  6527. break;
  6528. }
  6529. }
  6530. else {
  6531. if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
  6532. bp->bus_speed_mhz = 66;
  6533. else
  6534. bp->bus_speed_mhz = 33;
  6535. }
  6536. if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
  6537. bp->flags |= BNX2_FLAG_PCI_32BIT;
  6538. }
  6539. static void __devinit
  6540. bnx2_read_vpd_fw_ver(struct bnx2 *bp)
  6541. {
  6542. int rc, i, j;
  6543. u8 *data;
  6544. unsigned int block_end, rosize, len;
  6545. #define BNX2_VPD_NVRAM_OFFSET 0x300
  6546. #define BNX2_VPD_LEN 128
  6547. #define BNX2_MAX_VER_SLEN 30
  6548. data = kmalloc(256, GFP_KERNEL);
  6549. if (!data)
  6550. return;
  6551. rc = bnx2_nvram_read(bp, BNX2_VPD_NVRAM_OFFSET, data + BNX2_VPD_LEN,
  6552. BNX2_VPD_LEN);
  6553. if (rc)
  6554. goto vpd_done;
  6555. for (i = 0; i < BNX2_VPD_LEN; i += 4) {
  6556. data[i] = data[i + BNX2_VPD_LEN + 3];
  6557. data[i + 1] = data[i + BNX2_VPD_LEN + 2];
  6558. data[i + 2] = data[i + BNX2_VPD_LEN + 1];
  6559. data[i + 3] = data[i + BNX2_VPD_LEN];
  6560. }
  6561. i = pci_vpd_find_tag(data, 0, BNX2_VPD_LEN, PCI_VPD_LRDT_RO_DATA);
  6562. if (i < 0)
  6563. goto vpd_done;
  6564. rosize = pci_vpd_lrdt_size(&data[i]);
  6565. i += PCI_VPD_LRDT_TAG_SIZE;
  6566. block_end = i + rosize;
  6567. if (block_end > BNX2_VPD_LEN)
  6568. goto vpd_done;
  6569. j = pci_vpd_find_info_keyword(data, i, rosize,
  6570. PCI_VPD_RO_KEYWORD_MFR_ID);
  6571. if (j < 0)
  6572. goto vpd_done;
  6573. len = pci_vpd_info_field_size(&data[j]);
  6574. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6575. if (j + len > block_end || len != 4 ||
  6576. memcmp(&data[j], "1028", 4))
  6577. goto vpd_done;
  6578. j = pci_vpd_find_info_keyword(data, i, rosize,
  6579. PCI_VPD_RO_KEYWORD_VENDOR0);
  6580. if (j < 0)
  6581. goto vpd_done;
  6582. len = pci_vpd_info_field_size(&data[j]);
  6583. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  6584. if (j + len > block_end || len > BNX2_MAX_VER_SLEN)
  6585. goto vpd_done;
  6586. memcpy(bp->fw_version, &data[j], len);
  6587. bp->fw_version[len] = ' ';
  6588. vpd_done:
  6589. kfree(data);
  6590. }
  6591. static int __devinit
  6592. bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
  6593. {
  6594. struct bnx2 *bp;
  6595. int rc, i, j;
  6596. u32 reg;
  6597. u64 dma_mask, persist_dma_mask;
  6598. int err;
  6599. SET_NETDEV_DEV(dev, &pdev->dev);
  6600. bp = netdev_priv(dev);
  6601. bp->flags = 0;
  6602. bp->phy_flags = 0;
  6603. bp->temp_stats_blk =
  6604. kzalloc(sizeof(struct statistics_block), GFP_KERNEL);
  6605. if (bp->temp_stats_blk == NULL) {
  6606. rc = -ENOMEM;
  6607. goto err_out;
  6608. }
  6609. /* enable device (incl. PCI PM wakeup), and bus-mastering */
  6610. rc = pci_enable_device(pdev);
  6611. if (rc) {
  6612. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  6613. goto err_out;
  6614. }
  6615. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  6616. dev_err(&pdev->dev,
  6617. "Cannot find PCI device base address, aborting\n");
  6618. rc = -ENODEV;
  6619. goto err_out_disable;
  6620. }
  6621. rc = pci_request_regions(pdev, DRV_MODULE_NAME);
  6622. if (rc) {
  6623. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  6624. goto err_out_disable;
  6625. }
  6626. pci_set_master(pdev);
  6627. bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  6628. if (bp->pm_cap == 0) {
  6629. dev_err(&pdev->dev,
  6630. "Cannot find power management capability, aborting\n");
  6631. rc = -EIO;
  6632. goto err_out_release;
  6633. }
  6634. bp->dev = dev;
  6635. bp->pdev = pdev;
  6636. spin_lock_init(&bp->phy_lock);
  6637. spin_lock_init(&bp->indirect_lock);
  6638. #ifdef BCM_CNIC
  6639. mutex_init(&bp->cnic_lock);
  6640. #endif
  6641. INIT_WORK(&bp->reset_task, bnx2_reset_task);
  6642. bp->regview = pci_iomap(pdev, 0, MB_GET_CID_ADDR(TX_TSS_CID +
  6643. TX_MAX_TSS_RINGS + 1));
  6644. if (!bp->regview) {
  6645. dev_err(&pdev->dev, "Cannot map register space, aborting\n");
  6646. rc = -ENOMEM;
  6647. goto err_out_release;
  6648. }
  6649. bnx2_set_power_state(bp, PCI_D0);
  6650. /* Configure byte swap and enable write to the reg_window registers.
  6651. * Rely on CPU to do target byte swapping on big endian systems
  6652. * The chip's target access swapping will not swap all accesses
  6653. */
  6654. REG_WR(bp, BNX2_PCICFG_MISC_CONFIG,
  6655. BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
  6656. BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
  6657. bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
  6658. if (CHIP_NUM(bp) == CHIP_NUM_5709) {
  6659. if (!pci_is_pcie(pdev)) {
  6660. dev_err(&pdev->dev, "Not PCIE, aborting\n");
  6661. rc = -EIO;
  6662. goto err_out_unmap;
  6663. }
  6664. bp->flags |= BNX2_FLAG_PCIE;
  6665. if (CHIP_REV(bp) == CHIP_REV_Ax)
  6666. bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
  6667. /* AER (Advanced Error Reporting) hooks */
  6668. err = pci_enable_pcie_error_reporting(pdev);
  6669. if (!err)
  6670. bp->flags |= BNX2_FLAG_AER_ENABLED;
  6671. } else {
  6672. bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
  6673. if (bp->pcix_cap == 0) {
  6674. dev_err(&pdev->dev,
  6675. "Cannot find PCIX capability, aborting\n");
  6676. rc = -EIO;
  6677. goto err_out_unmap;
  6678. }
  6679. bp->flags |= BNX2_FLAG_BROKEN_STATS;
  6680. }
  6681. if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
  6682. if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
  6683. bp->flags |= BNX2_FLAG_MSIX_CAP;
  6684. }
  6685. if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
  6686. if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
  6687. bp->flags |= BNX2_FLAG_MSI_CAP;
  6688. }
  6689. /* 5708 cannot support DMA addresses > 40-bit. */
  6690. if (CHIP_NUM(bp) == CHIP_NUM_5708)
  6691. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  6692. else
  6693. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  6694. /* Configure DMA attributes. */
  6695. if (pci_set_dma_mask(pdev, dma_mask) == 0) {
  6696. dev->features |= NETIF_F_HIGHDMA;
  6697. rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
  6698. if (rc) {
  6699. dev_err(&pdev->dev,
  6700. "pci_set_consistent_dma_mask failed, aborting\n");
  6701. goto err_out_unmap;
  6702. }
  6703. } else if ((rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) != 0) {
  6704. dev_err(&pdev->dev, "System does not support DMA, aborting\n");
  6705. goto err_out_unmap;
  6706. }
  6707. if (!(bp->flags & BNX2_FLAG_PCIE))
  6708. bnx2_get_pci_speed(bp);
  6709. /* 5706A0 may falsely detect SERR and PERR. */
  6710. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6711. reg = REG_RD(bp, PCI_COMMAND);
  6712. reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  6713. REG_WR(bp, PCI_COMMAND, reg);
  6714. }
  6715. else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
  6716. !(bp->flags & BNX2_FLAG_PCIX)) {
  6717. dev_err(&pdev->dev,
  6718. "5706 A1 can only be used in a PCIX bus, aborting\n");
  6719. goto err_out_unmap;
  6720. }
  6721. bnx2_init_nvram(bp);
  6722. reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
  6723. if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
  6724. BNX2_SHM_HDR_SIGNATURE_SIG) {
  6725. u32 off = PCI_FUNC(pdev->devfn) << 2;
  6726. bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
  6727. } else
  6728. bp->shmem_base = HOST_VIEW_SHMEM_BASE;
  6729. /* Get the permanent MAC address. First we need to make sure the
  6730. * firmware is actually running.
  6731. */
  6732. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
  6733. if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
  6734. BNX2_DEV_INFO_SIGNATURE_MAGIC) {
  6735. dev_err(&pdev->dev, "Firmware not running, aborting\n");
  6736. rc = -ENODEV;
  6737. goto err_out_unmap;
  6738. }
  6739. bnx2_read_vpd_fw_ver(bp);
  6740. j = strlen(bp->fw_version);
  6741. reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
  6742. for (i = 0; i < 3 && j < 24; i++) {
  6743. u8 num, k, skip0;
  6744. if (i == 0) {
  6745. bp->fw_version[j++] = 'b';
  6746. bp->fw_version[j++] = 'c';
  6747. bp->fw_version[j++] = ' ';
  6748. }
  6749. num = (u8) (reg >> (24 - (i * 8)));
  6750. for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
  6751. if (num >= k || !skip0 || k == 1) {
  6752. bp->fw_version[j++] = (num / k) + '0';
  6753. skip0 = 0;
  6754. }
  6755. }
  6756. if (i != 2)
  6757. bp->fw_version[j++] = '.';
  6758. }
  6759. reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
  6760. if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
  6761. bp->wol = 1;
  6762. if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
  6763. bp->flags |= BNX2_FLAG_ASF_ENABLE;
  6764. for (i = 0; i < 30; i++) {
  6765. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6766. if (reg & BNX2_CONDITION_MFW_RUN_MASK)
  6767. break;
  6768. msleep(10);
  6769. }
  6770. }
  6771. reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
  6772. reg &= BNX2_CONDITION_MFW_RUN_MASK;
  6773. if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
  6774. reg != BNX2_CONDITION_MFW_RUN_NONE) {
  6775. u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
  6776. if (j < 32)
  6777. bp->fw_version[j++] = ' ';
  6778. for (i = 0; i < 3 && j < 28; i++) {
  6779. reg = bnx2_reg_rd_ind(bp, addr + i * 4);
  6780. reg = be32_to_cpu(reg);
  6781. memcpy(&bp->fw_version[j], &reg, 4);
  6782. j += 4;
  6783. }
  6784. }
  6785. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
  6786. bp->mac_addr[0] = (u8) (reg >> 8);
  6787. bp->mac_addr[1] = (u8) reg;
  6788. reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
  6789. bp->mac_addr[2] = (u8) (reg >> 24);
  6790. bp->mac_addr[3] = (u8) (reg >> 16);
  6791. bp->mac_addr[4] = (u8) (reg >> 8);
  6792. bp->mac_addr[5] = (u8) reg;
  6793. bp->tx_ring_size = MAX_TX_DESC_CNT;
  6794. bnx2_set_rx_ring_size(bp, 255);
  6795. bp->tx_quick_cons_trip_int = 2;
  6796. bp->tx_quick_cons_trip = 20;
  6797. bp->tx_ticks_int = 18;
  6798. bp->tx_ticks = 80;
  6799. bp->rx_quick_cons_trip_int = 2;
  6800. bp->rx_quick_cons_trip = 12;
  6801. bp->rx_ticks_int = 18;
  6802. bp->rx_ticks = 18;
  6803. bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
  6804. bp->current_interval = BNX2_TIMER_INTERVAL;
  6805. bp->phy_addr = 1;
  6806. /* Disable WOL support if we are running on a SERDES chip. */
  6807. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6808. bnx2_get_5709_media(bp);
  6809. else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
  6810. bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
  6811. bp->phy_port = PORT_TP;
  6812. if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
  6813. bp->phy_port = PORT_FIBRE;
  6814. reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
  6815. if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
  6816. bp->flags |= BNX2_FLAG_NO_WOL;
  6817. bp->wol = 0;
  6818. }
  6819. if (CHIP_NUM(bp) == CHIP_NUM_5706) {
  6820. /* Don't do parallel detect on this board because of
  6821. * some board problems. The link will not go down
  6822. * if we do parallel detect.
  6823. */
  6824. if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
  6825. pdev->subsystem_device == 0x310c)
  6826. bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
  6827. } else {
  6828. bp->phy_addr = 2;
  6829. if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
  6830. bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
  6831. }
  6832. } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
  6833. CHIP_NUM(bp) == CHIP_NUM_5708)
  6834. bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
  6835. else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
  6836. (CHIP_REV(bp) == CHIP_REV_Ax ||
  6837. CHIP_REV(bp) == CHIP_REV_Bx))
  6838. bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
  6839. bnx2_init_fw_cap(bp);
  6840. if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
  6841. (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
  6842. (CHIP_ID(bp) == CHIP_ID_5708_B1) ||
  6843. !(REG_RD(bp, BNX2_PCI_CONFIG_3) & BNX2_PCI_CONFIG_3_VAUX_PRESET)) {
  6844. bp->flags |= BNX2_FLAG_NO_WOL;
  6845. bp->wol = 0;
  6846. }
  6847. if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
  6848. bp->tx_quick_cons_trip_int =
  6849. bp->tx_quick_cons_trip;
  6850. bp->tx_ticks_int = bp->tx_ticks;
  6851. bp->rx_quick_cons_trip_int =
  6852. bp->rx_quick_cons_trip;
  6853. bp->rx_ticks_int = bp->rx_ticks;
  6854. bp->comp_prod_trip_int = bp->comp_prod_trip;
  6855. bp->com_ticks_int = bp->com_ticks;
  6856. bp->cmd_ticks_int = bp->cmd_ticks;
  6857. }
  6858. /* Disable MSI on 5706 if AMD 8132 bridge is found.
  6859. *
  6860. * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
  6861. * with byte enables disabled on the unused 32-bit word. This is legal
  6862. * but causes problems on the AMD 8132 which will eventually stop
  6863. * responding after a while.
  6864. *
  6865. * AMD believes this incompatibility is unique to the 5706, and
  6866. * prefers to locally disable MSI rather than globally disabling it.
  6867. */
  6868. if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
  6869. struct pci_dev *amd_8132 = NULL;
  6870. while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
  6871. PCI_DEVICE_ID_AMD_8132_BRIDGE,
  6872. amd_8132))) {
  6873. if (amd_8132->revision >= 0x10 &&
  6874. amd_8132->revision <= 0x13) {
  6875. disable_msi = 1;
  6876. pci_dev_put(amd_8132);
  6877. break;
  6878. }
  6879. }
  6880. }
  6881. bnx2_set_default_link(bp);
  6882. bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
  6883. init_timer(&bp->timer);
  6884. bp->timer.expires = RUN_AT(BNX2_TIMER_INTERVAL);
  6885. bp->timer.data = (unsigned long) bp;
  6886. bp->timer.function = bnx2_timer;
  6887. #ifdef BCM_CNIC
  6888. if (bnx2_shmem_rd(bp, BNX2_ISCSI_INITIATOR) & BNX2_ISCSI_INITIATOR_EN)
  6889. bp->cnic_eth_dev.max_iscsi_conn =
  6890. (bnx2_shmem_rd(bp, BNX2_ISCSI_MAX_CONN) &
  6891. BNX2_ISCSI_MAX_CONN_MASK) >> BNX2_ISCSI_MAX_CONN_SHIFT;
  6892. #endif
  6893. pci_save_state(pdev);
  6894. return 0;
  6895. err_out_unmap:
  6896. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  6897. pci_disable_pcie_error_reporting(pdev);
  6898. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  6899. }
  6900. pci_iounmap(pdev, bp->regview);
  6901. bp->regview = NULL;
  6902. err_out_release:
  6903. pci_release_regions(pdev);
  6904. err_out_disable:
  6905. pci_disable_device(pdev);
  6906. pci_set_drvdata(pdev, NULL);
  6907. err_out:
  6908. return rc;
  6909. }
  6910. static char * __devinit
  6911. bnx2_bus_string(struct bnx2 *bp, char *str)
  6912. {
  6913. char *s = str;
  6914. if (bp->flags & BNX2_FLAG_PCIE) {
  6915. s += sprintf(s, "PCI Express");
  6916. } else {
  6917. s += sprintf(s, "PCI");
  6918. if (bp->flags & BNX2_FLAG_PCIX)
  6919. s += sprintf(s, "-X");
  6920. if (bp->flags & BNX2_FLAG_PCI_32BIT)
  6921. s += sprintf(s, " 32-bit");
  6922. else
  6923. s += sprintf(s, " 64-bit");
  6924. s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
  6925. }
  6926. return str;
  6927. }
  6928. static void
  6929. bnx2_del_napi(struct bnx2 *bp)
  6930. {
  6931. int i;
  6932. for (i = 0; i < bp->irq_nvecs; i++)
  6933. netif_napi_del(&bp->bnx2_napi[i].napi);
  6934. }
  6935. static void
  6936. bnx2_init_napi(struct bnx2 *bp)
  6937. {
  6938. int i;
  6939. for (i = 0; i < bp->irq_nvecs; i++) {
  6940. struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
  6941. int (*poll)(struct napi_struct *, int);
  6942. if (i == 0)
  6943. poll = bnx2_poll;
  6944. else
  6945. poll = bnx2_poll_msix;
  6946. netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
  6947. bnapi->bp = bp;
  6948. }
  6949. }
  6950. static const struct net_device_ops bnx2_netdev_ops = {
  6951. .ndo_open = bnx2_open,
  6952. .ndo_start_xmit = bnx2_start_xmit,
  6953. .ndo_stop = bnx2_close,
  6954. .ndo_get_stats64 = bnx2_get_stats64,
  6955. .ndo_set_rx_mode = bnx2_set_rx_mode,
  6956. .ndo_do_ioctl = bnx2_ioctl,
  6957. .ndo_validate_addr = eth_validate_addr,
  6958. .ndo_set_mac_address = bnx2_change_mac_addr,
  6959. .ndo_change_mtu = bnx2_change_mtu,
  6960. .ndo_fix_features = bnx2_fix_features,
  6961. .ndo_set_features = bnx2_set_features,
  6962. .ndo_tx_timeout = bnx2_tx_timeout,
  6963. #ifdef CONFIG_NET_POLL_CONTROLLER
  6964. .ndo_poll_controller = poll_bnx2,
  6965. #endif
  6966. };
  6967. static int __devinit
  6968. bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  6969. {
  6970. static int version_printed = 0;
  6971. struct net_device *dev;
  6972. struct bnx2 *bp;
  6973. int rc;
  6974. char str[40];
  6975. if (version_printed++ == 0)
  6976. pr_info("%s", version);
  6977. /* dev zeroed in init_etherdev */
  6978. dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
  6979. if (!dev)
  6980. return -ENOMEM;
  6981. rc = bnx2_init_board(pdev, dev);
  6982. if (rc < 0)
  6983. goto err_free;
  6984. dev->netdev_ops = &bnx2_netdev_ops;
  6985. dev->watchdog_timeo = TX_TIMEOUT;
  6986. dev->ethtool_ops = &bnx2_ethtool_ops;
  6987. bp = netdev_priv(dev);
  6988. pci_set_drvdata(pdev, dev);
  6989. memcpy(dev->dev_addr, bp->mac_addr, 6);
  6990. memcpy(dev->perm_addr, bp->mac_addr, 6);
  6991. dev->hw_features = NETIF_F_IP_CSUM | NETIF_F_SG |
  6992. NETIF_F_TSO | NETIF_F_TSO_ECN |
  6993. NETIF_F_RXHASH | NETIF_F_RXCSUM;
  6994. if (CHIP_NUM(bp) == CHIP_NUM_5709)
  6995. dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
  6996. dev->vlan_features = dev->hw_features;
  6997. dev->hw_features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  6998. dev->features |= dev->hw_features;
  6999. dev->priv_flags |= IFF_UNICAST_FLT;
  7000. if ((rc = register_netdev(dev))) {
  7001. dev_err(&pdev->dev, "Cannot register net device\n");
  7002. goto error;
  7003. }
  7004. netdev_info(dev, "%s (%c%d) %s found at mem %lx, IRQ %d, "
  7005. "node addr %pM\n", board_info[ent->driver_data].name,
  7006. ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
  7007. ((CHIP_ID(bp) & 0x0ff0) >> 4),
  7008. bnx2_bus_string(bp, str), (long)pci_resource_start(pdev, 0),
  7009. pdev->irq, dev->dev_addr);
  7010. return 0;
  7011. error:
  7012. iounmap(bp->regview);
  7013. pci_release_regions(pdev);
  7014. pci_disable_device(pdev);
  7015. pci_set_drvdata(pdev, NULL);
  7016. err_free:
  7017. free_netdev(dev);
  7018. return rc;
  7019. }
  7020. static void __devexit
  7021. bnx2_remove_one(struct pci_dev *pdev)
  7022. {
  7023. struct net_device *dev = pci_get_drvdata(pdev);
  7024. struct bnx2 *bp = netdev_priv(dev);
  7025. unregister_netdev(dev);
  7026. del_timer_sync(&bp->timer);
  7027. cancel_work_sync(&bp->reset_task);
  7028. pci_iounmap(bp->pdev, bp->regview);
  7029. kfree(bp->temp_stats_blk);
  7030. if (bp->flags & BNX2_FLAG_AER_ENABLED) {
  7031. pci_disable_pcie_error_reporting(pdev);
  7032. bp->flags &= ~BNX2_FLAG_AER_ENABLED;
  7033. }
  7034. bnx2_release_firmware(bp);
  7035. free_netdev(dev);
  7036. pci_release_regions(pdev);
  7037. pci_disable_device(pdev);
  7038. pci_set_drvdata(pdev, NULL);
  7039. }
  7040. static int
  7041. bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
  7042. {
  7043. struct net_device *dev = pci_get_drvdata(pdev);
  7044. struct bnx2 *bp = netdev_priv(dev);
  7045. /* PCI register 4 needs to be saved whether netif_running() or not.
  7046. * MSI address and data need to be saved if using MSI and
  7047. * netif_running().
  7048. */
  7049. pci_save_state(pdev);
  7050. if (!netif_running(dev))
  7051. return 0;
  7052. cancel_work_sync(&bp->reset_task);
  7053. bnx2_netif_stop(bp, true);
  7054. netif_device_detach(dev);
  7055. del_timer_sync(&bp->timer);
  7056. bnx2_shutdown_chip(bp);
  7057. bnx2_free_skbs(bp);
  7058. bnx2_set_power_state(bp, pci_choose_state(pdev, state));
  7059. return 0;
  7060. }
  7061. static int
  7062. bnx2_resume(struct pci_dev *pdev)
  7063. {
  7064. struct net_device *dev = pci_get_drvdata(pdev);
  7065. struct bnx2 *bp = netdev_priv(dev);
  7066. pci_restore_state(pdev);
  7067. if (!netif_running(dev))
  7068. return 0;
  7069. bnx2_set_power_state(bp, PCI_D0);
  7070. netif_device_attach(dev);
  7071. bnx2_init_nic(bp, 1);
  7072. bnx2_netif_start(bp, true);
  7073. return 0;
  7074. }
  7075. /**
  7076. * bnx2_io_error_detected - called when PCI error is detected
  7077. * @pdev: Pointer to PCI device
  7078. * @state: The current pci connection state
  7079. *
  7080. * This function is called after a PCI bus error affecting
  7081. * this device has been detected.
  7082. */
  7083. static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
  7084. pci_channel_state_t state)
  7085. {
  7086. struct net_device *dev = pci_get_drvdata(pdev);
  7087. struct bnx2 *bp = netdev_priv(dev);
  7088. rtnl_lock();
  7089. netif_device_detach(dev);
  7090. if (state == pci_channel_io_perm_failure) {
  7091. rtnl_unlock();
  7092. return PCI_ERS_RESULT_DISCONNECT;
  7093. }
  7094. if (netif_running(dev)) {
  7095. bnx2_netif_stop(bp, true);
  7096. del_timer_sync(&bp->timer);
  7097. bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
  7098. }
  7099. pci_disable_device(pdev);
  7100. rtnl_unlock();
  7101. /* Request a slot slot reset. */
  7102. return PCI_ERS_RESULT_NEED_RESET;
  7103. }
  7104. /**
  7105. * bnx2_io_slot_reset - called after the pci bus has been reset.
  7106. * @pdev: Pointer to PCI device
  7107. *
  7108. * Restart the card from scratch, as if from a cold-boot.
  7109. */
  7110. static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
  7111. {
  7112. struct net_device *dev = pci_get_drvdata(pdev);
  7113. struct bnx2 *bp = netdev_priv(dev);
  7114. pci_ers_result_t result;
  7115. int err;
  7116. rtnl_lock();
  7117. if (pci_enable_device(pdev)) {
  7118. dev_err(&pdev->dev,
  7119. "Cannot re-enable PCI device after reset\n");
  7120. result = PCI_ERS_RESULT_DISCONNECT;
  7121. } else {
  7122. pci_set_master(pdev);
  7123. pci_restore_state(pdev);
  7124. pci_save_state(pdev);
  7125. if (netif_running(dev)) {
  7126. bnx2_set_power_state(bp, PCI_D0);
  7127. bnx2_init_nic(bp, 1);
  7128. }
  7129. result = PCI_ERS_RESULT_RECOVERED;
  7130. }
  7131. rtnl_unlock();
  7132. if (!(bp->flags & BNX2_FLAG_AER_ENABLED))
  7133. return result;
  7134. err = pci_cleanup_aer_uncorrect_error_status(pdev);
  7135. if (err) {
  7136. dev_err(&pdev->dev,
  7137. "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
  7138. err); /* non-fatal, continue */
  7139. }
  7140. return result;
  7141. }
  7142. /**
  7143. * bnx2_io_resume - called when traffic can start flowing again.
  7144. * @pdev: Pointer to PCI device
  7145. *
  7146. * This callback is called when the error recovery driver tells us that
  7147. * its OK to resume normal operation.
  7148. */
  7149. static void bnx2_io_resume(struct pci_dev *pdev)
  7150. {
  7151. struct net_device *dev = pci_get_drvdata(pdev);
  7152. struct bnx2 *bp = netdev_priv(dev);
  7153. rtnl_lock();
  7154. if (netif_running(dev))
  7155. bnx2_netif_start(bp, true);
  7156. netif_device_attach(dev);
  7157. rtnl_unlock();
  7158. }
  7159. static struct pci_error_handlers bnx2_err_handler = {
  7160. .error_detected = bnx2_io_error_detected,
  7161. .slot_reset = bnx2_io_slot_reset,
  7162. .resume = bnx2_io_resume,
  7163. };
  7164. static struct pci_driver bnx2_pci_driver = {
  7165. .name = DRV_MODULE_NAME,
  7166. .id_table = bnx2_pci_tbl,
  7167. .probe = bnx2_init_one,
  7168. .remove = __devexit_p(bnx2_remove_one),
  7169. .suspend = bnx2_suspend,
  7170. .resume = bnx2_resume,
  7171. .err_handler = &bnx2_err_handler,
  7172. };
  7173. static int __init bnx2_init(void)
  7174. {
  7175. return pci_register_driver(&bnx2_pci_driver);
  7176. }
  7177. static void __exit bnx2_cleanup(void)
  7178. {
  7179. pci_unregister_driver(&bnx2_pci_driver);
  7180. }
  7181. module_init(bnx2_init);
  7182. module_exit(bnx2_cleanup);