cpuidle.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /* linux/arch/arm/mach-exynos4/cpuidle.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/cpuidle.h>
  13. #include <linux/cpu_pm.h>
  14. #include <linux/io.h>
  15. #include <linux/export.h>
  16. #include <linux/time.h>
  17. #include <asm/proc-fns.h>
  18. #include <asm/smp_scu.h>
  19. #include <asm/suspend.h>
  20. #include <asm/unified.h>
  21. #include <asm/cpuidle.h>
  22. #include <mach/regs-clock.h>
  23. #include <mach/regs-pmu.h>
  24. #include <plat/cpu.h>
  25. #include "common.h"
  26. #define REG_DIRECTGO_ADDR (samsung_rev() == EXYNOS4210_REV_1_1 ? \
  27. S5P_INFORM7 : (samsung_rev() == EXYNOS4210_REV_1_0 ? \
  28. (S5P_VA_SYSRAM + 0x24) : S5P_INFORM0))
  29. #define REG_DIRECTGO_FLAG (samsung_rev() == EXYNOS4210_REV_1_1 ? \
  30. S5P_INFORM6 : (samsung_rev() == EXYNOS4210_REV_1_0 ? \
  31. (S5P_VA_SYSRAM + 0x20) : S5P_INFORM1))
  32. #define S5P_CHECK_AFTR 0xFCBA0D10
  33. static int exynos4_enter_lowpower(struct cpuidle_device *dev,
  34. struct cpuidle_driver *drv,
  35. int index);
  36. static struct cpuidle_state exynos4_cpuidle_set[] __initdata = {
  37. [0] = ARM_CPUIDLE_WFI_STATE,
  38. [1] = {
  39. .enter = exynos4_enter_lowpower,
  40. .exit_latency = 300,
  41. .target_residency = 100000,
  42. .flags = CPUIDLE_FLAG_TIME_VALID,
  43. .name = "C1",
  44. .desc = "ARM power down",
  45. },
  46. };
  47. static DEFINE_PER_CPU(struct cpuidle_device, exynos4_cpuidle_device);
  48. static struct cpuidle_driver exynos4_idle_driver = {
  49. .name = "exynos4_idle",
  50. .owner = THIS_MODULE,
  51. };
  52. /* Ext-GIC nIRQ/nFIQ is the only wakeup source in AFTR */
  53. static void exynos4_set_wakeupmask(void)
  54. {
  55. __raw_writel(0x0000ff3e, S5P_WAKEUP_MASK);
  56. }
  57. static unsigned int g_pwr_ctrl, g_diag_reg;
  58. static void save_cpu_arch_register(void)
  59. {
  60. /*read power control register*/
  61. asm("mrc p15, 0, %0, c15, c0, 0" : "=r"(g_pwr_ctrl) : : "cc");
  62. /*read diagnostic register*/
  63. asm("mrc p15, 0, %0, c15, c0, 1" : "=r"(g_diag_reg) : : "cc");
  64. return;
  65. }
  66. static void restore_cpu_arch_register(void)
  67. {
  68. /*write power control register*/
  69. asm("mcr p15, 0, %0, c15, c0, 0" : : "r"(g_pwr_ctrl) : "cc");
  70. /*write diagnostic register*/
  71. asm("mcr p15, 0, %0, c15, c0, 1" : : "r"(g_diag_reg) : "cc");
  72. return;
  73. }
  74. static int idle_finisher(unsigned long flags)
  75. {
  76. cpu_do_idle();
  77. return 1;
  78. }
  79. static int exynos4_enter_core0_aftr(struct cpuidle_device *dev,
  80. struct cpuidle_driver *drv,
  81. int index)
  82. {
  83. unsigned long tmp;
  84. exynos4_set_wakeupmask();
  85. /* Set value of power down register for aftr mode */
  86. exynos_sys_powerdown_conf(SYS_AFTR);
  87. __raw_writel(virt_to_phys(s3c_cpu_resume), REG_DIRECTGO_ADDR);
  88. __raw_writel(S5P_CHECK_AFTR, REG_DIRECTGO_FLAG);
  89. save_cpu_arch_register();
  90. /* Setting Central Sequence Register for power down mode */
  91. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  92. tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
  93. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  94. cpu_pm_enter();
  95. cpu_suspend(0, idle_finisher);
  96. #ifdef CONFIG_SMP
  97. if (!soc_is_exynos5250())
  98. scu_enable(S5P_VA_SCU);
  99. #endif
  100. cpu_pm_exit();
  101. restore_cpu_arch_register();
  102. /*
  103. * If PMU failed while entering sleep mode, WFI will be
  104. * ignored by PMU and then exiting cpu_do_idle().
  105. * S5P_CENTRAL_LOWPWR_CFG bit will not be set automatically
  106. * in this situation.
  107. */
  108. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  109. if (!(tmp & S5P_CENTRAL_LOWPWR_CFG)) {
  110. tmp |= S5P_CENTRAL_LOWPWR_CFG;
  111. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  112. }
  113. /* Clear wakeup state register */
  114. __raw_writel(0x0, S5P_WAKEUP_STAT);
  115. return index;
  116. }
  117. static int exynos4_enter_lowpower(struct cpuidle_device *dev,
  118. struct cpuidle_driver *drv,
  119. int index)
  120. {
  121. int new_index = index;
  122. /* This mode only can be entered when other core's are offline */
  123. if (num_online_cpus() > 1)
  124. new_index = drv->safe_state_index;
  125. if (new_index == 0)
  126. return arm_cpuidle_simple_enter(dev, drv, new_index);
  127. else
  128. return exynos4_enter_core0_aftr(dev, drv, new_index);
  129. }
  130. static void __init exynos5_core_down_clk(void)
  131. {
  132. unsigned int tmp;
  133. /*
  134. * Enable arm clock down (in idle) and set arm divider
  135. * ratios in WFI/WFE state.
  136. */
  137. tmp = PWR_CTRL1_CORE2_DOWN_RATIO | \
  138. PWR_CTRL1_CORE1_DOWN_RATIO | \
  139. PWR_CTRL1_DIV2_DOWN_EN | \
  140. PWR_CTRL1_DIV1_DOWN_EN | \
  141. PWR_CTRL1_USE_CORE1_WFE | \
  142. PWR_CTRL1_USE_CORE0_WFE | \
  143. PWR_CTRL1_USE_CORE1_WFI | \
  144. PWR_CTRL1_USE_CORE0_WFI;
  145. __raw_writel(tmp, EXYNOS5_PWR_CTRL1);
  146. /*
  147. * Enable arm clock up (on exiting idle). Set arm divider
  148. * ratios when not in idle along with the standby duration
  149. * ratios.
  150. */
  151. tmp = PWR_CTRL2_DIV2_UP_EN | \
  152. PWR_CTRL2_DIV1_UP_EN | \
  153. PWR_CTRL2_DUR_STANDBY2_VAL | \
  154. PWR_CTRL2_DUR_STANDBY1_VAL | \
  155. PWR_CTRL2_CORE2_UP_RATIO | \
  156. PWR_CTRL2_CORE1_UP_RATIO;
  157. __raw_writel(tmp, EXYNOS5_PWR_CTRL2);
  158. }
  159. static int __init exynos4_init_cpuidle(void)
  160. {
  161. int i, max_cpuidle_state, cpu_id;
  162. struct cpuidle_device *device;
  163. struct cpuidle_driver *drv = &exynos4_idle_driver;
  164. if (soc_is_exynos5250())
  165. exynos5_core_down_clk();
  166. /* Setup cpuidle driver */
  167. drv->state_count = (sizeof(exynos4_cpuidle_set) /
  168. sizeof(struct cpuidle_state));
  169. max_cpuidle_state = drv->state_count;
  170. for (i = 0; i < max_cpuidle_state; i++) {
  171. memcpy(&drv->states[i], &exynos4_cpuidle_set[i],
  172. sizeof(struct cpuidle_state));
  173. }
  174. drv->safe_state_index = 0;
  175. cpuidle_register_driver(&exynos4_idle_driver);
  176. for_each_cpu(cpu_id, cpu_online_mask) {
  177. device = &per_cpu(exynos4_cpuidle_device, cpu_id);
  178. device->cpu = cpu_id;
  179. if (cpu_id == 0)
  180. device->state_count = (sizeof(exynos4_cpuidle_set) /
  181. sizeof(struct cpuidle_state));
  182. else
  183. device->state_count = 1; /* Support IDLE only */
  184. if (cpuidle_register_device(device)) {
  185. printk(KERN_ERR "CPUidle register device failed\n,");
  186. return -EIO;
  187. }
  188. }
  189. return 0;
  190. }
  191. device_initcall(exynos4_init_cpuidle);