radeon_asic.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_ASIC_H__
  29. #define __RADEON_ASIC_H__
  30. /*
  31. * common functions
  32. */
  33. void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  34. void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  35. void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
  36. void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
  37. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  38. /*
  39. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  40. */
  41. int r100_init(struct radeon_device *rdev);
  42. int r200_init(struct radeon_device *rdev);
  43. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  44. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  45. void r100_errata(struct radeon_device *rdev);
  46. void r100_vram_info(struct radeon_device *rdev);
  47. int r100_gpu_reset(struct radeon_device *rdev);
  48. int r100_mc_init(struct radeon_device *rdev);
  49. void r100_mc_fini(struct radeon_device *rdev);
  50. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
  51. int r100_wb_init(struct radeon_device *rdev);
  52. void r100_wb_fini(struct radeon_device *rdev);
  53. int r100_gart_enable(struct radeon_device *rdev);
  54. void r100_pci_gart_disable(struct radeon_device *rdev);
  55. void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
  56. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  57. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  58. void r100_cp_fini(struct radeon_device *rdev);
  59. void r100_cp_disable(struct radeon_device *rdev);
  60. void r100_ring_start(struct radeon_device *rdev);
  61. int r100_irq_set(struct radeon_device *rdev);
  62. int r100_irq_process(struct radeon_device *rdev);
  63. void r100_fence_ring_emit(struct radeon_device *rdev,
  64. struct radeon_fence *fence);
  65. int r100_cs_parse(struct radeon_cs_parser *p);
  66. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  67. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
  68. int r100_copy_blit(struct radeon_device *rdev,
  69. uint64_t src_offset,
  70. uint64_t dst_offset,
  71. unsigned num_pages,
  72. struct radeon_fence *fence);
  73. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  74. uint32_t tiling_flags, uint32_t pitch,
  75. uint32_t offset, uint32_t obj_size);
  76. int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
  77. void r100_bandwidth_update(struct radeon_device *rdev);
  78. static struct radeon_asic r100_asic = {
  79. .init = &r100_init,
  80. .errata = &r100_errata,
  81. .vram_info = &r100_vram_info,
  82. .gpu_reset = &r100_gpu_reset,
  83. .mc_init = &r100_mc_init,
  84. .mc_fini = &r100_mc_fini,
  85. .wb_init = &r100_wb_init,
  86. .wb_fini = &r100_wb_fini,
  87. .gart_enable = &r100_gart_enable,
  88. .gart_disable = &r100_pci_gart_disable,
  89. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  90. .gart_set_page = &r100_pci_gart_set_page,
  91. .cp_init = &r100_cp_init,
  92. .cp_fini = &r100_cp_fini,
  93. .cp_disable = &r100_cp_disable,
  94. .ring_start = &r100_ring_start,
  95. .irq_set = &r100_irq_set,
  96. .irq_process = &r100_irq_process,
  97. .get_vblank_counter = &r100_get_vblank_counter,
  98. .fence_ring_emit = &r100_fence_ring_emit,
  99. .cs_parse = &r100_cs_parse,
  100. .copy_blit = &r100_copy_blit,
  101. .copy_dma = NULL,
  102. .copy = &r100_copy_blit,
  103. .set_engine_clock = &radeon_legacy_set_engine_clock,
  104. .set_memory_clock = NULL,
  105. .set_pcie_lanes = NULL,
  106. .set_clock_gating = &radeon_legacy_set_clock_gating,
  107. .set_surface_reg = r100_set_surface_reg,
  108. .clear_surface_reg = r100_clear_surface_reg,
  109. .bandwidth_update = &r100_bandwidth_update,
  110. };
  111. /*
  112. * r300,r350,rv350,rv380
  113. */
  114. int r300_init(struct radeon_device *rdev);
  115. void r300_errata(struct radeon_device *rdev);
  116. void r300_vram_info(struct radeon_device *rdev);
  117. int r300_gpu_reset(struct radeon_device *rdev);
  118. int r300_mc_init(struct radeon_device *rdev);
  119. void r300_mc_fini(struct radeon_device *rdev);
  120. void r300_ring_start(struct radeon_device *rdev);
  121. void r300_fence_ring_emit(struct radeon_device *rdev,
  122. struct radeon_fence *fence);
  123. int r300_cs_parse(struct radeon_cs_parser *p);
  124. int r300_gart_enable(struct radeon_device *rdev);
  125. void rv370_pcie_gart_disable(struct radeon_device *rdev);
  126. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
  127. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  128. uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  129. void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  130. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
  131. int r300_copy_dma(struct radeon_device *rdev,
  132. uint64_t src_offset,
  133. uint64_t dst_offset,
  134. unsigned num_pages,
  135. struct radeon_fence *fence);
  136. static struct radeon_asic r300_asic = {
  137. .init = &r300_init,
  138. .errata = &r300_errata,
  139. .vram_info = &r300_vram_info,
  140. .gpu_reset = &r300_gpu_reset,
  141. .mc_init = &r300_mc_init,
  142. .mc_fini = &r300_mc_fini,
  143. .wb_init = &r100_wb_init,
  144. .wb_fini = &r100_wb_fini,
  145. .gart_enable = &r300_gart_enable,
  146. .gart_disable = &r100_pci_gart_disable,
  147. .gart_tlb_flush = &r100_pci_gart_tlb_flush,
  148. .gart_set_page = &r100_pci_gart_set_page,
  149. .cp_init = &r100_cp_init,
  150. .cp_fini = &r100_cp_fini,
  151. .cp_disable = &r100_cp_disable,
  152. .ring_start = &r300_ring_start,
  153. .irq_set = &r100_irq_set,
  154. .irq_process = &r100_irq_process,
  155. .get_vblank_counter = &r100_get_vblank_counter,
  156. .fence_ring_emit = &r300_fence_ring_emit,
  157. .cs_parse = &r300_cs_parse,
  158. .copy_blit = &r100_copy_blit,
  159. .copy_dma = &r300_copy_dma,
  160. .copy = &r100_copy_blit,
  161. .set_engine_clock = &radeon_legacy_set_engine_clock,
  162. .set_memory_clock = NULL,
  163. .set_pcie_lanes = &rv370_set_pcie_lanes,
  164. .set_clock_gating = &radeon_legacy_set_clock_gating,
  165. .set_surface_reg = r100_set_surface_reg,
  166. .clear_surface_reg = r100_clear_surface_reg,
  167. .bandwidth_update = &r100_bandwidth_update,
  168. };
  169. /*
  170. * r420,r423,rv410
  171. */
  172. void r420_errata(struct radeon_device *rdev);
  173. void r420_vram_info(struct radeon_device *rdev);
  174. int r420_mc_init(struct radeon_device *rdev);
  175. void r420_mc_fini(struct radeon_device *rdev);
  176. static struct radeon_asic r420_asic = {
  177. .init = &r300_init,
  178. .errata = &r420_errata,
  179. .vram_info = &r420_vram_info,
  180. .gpu_reset = &r300_gpu_reset,
  181. .mc_init = &r420_mc_init,
  182. .mc_fini = &r420_mc_fini,
  183. .wb_init = &r100_wb_init,
  184. .wb_fini = &r100_wb_fini,
  185. .gart_enable = &r300_gart_enable,
  186. .gart_disable = &rv370_pcie_gart_disable,
  187. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  188. .gart_set_page = &rv370_pcie_gart_set_page,
  189. .cp_init = &r100_cp_init,
  190. .cp_fini = &r100_cp_fini,
  191. .cp_disable = &r100_cp_disable,
  192. .ring_start = &r300_ring_start,
  193. .irq_set = &r100_irq_set,
  194. .irq_process = &r100_irq_process,
  195. .get_vblank_counter = &r100_get_vblank_counter,
  196. .fence_ring_emit = &r300_fence_ring_emit,
  197. .cs_parse = &r300_cs_parse,
  198. .copy_blit = &r100_copy_blit,
  199. .copy_dma = &r300_copy_dma,
  200. .copy = &r100_copy_blit,
  201. .set_engine_clock = &radeon_atom_set_engine_clock,
  202. .set_memory_clock = &radeon_atom_set_memory_clock,
  203. .set_pcie_lanes = &rv370_set_pcie_lanes,
  204. .set_clock_gating = &radeon_atom_set_clock_gating,
  205. .set_surface_reg = r100_set_surface_reg,
  206. .clear_surface_reg = r100_clear_surface_reg,
  207. .bandwidth_update = &r100_bandwidth_update,
  208. };
  209. /*
  210. * rs400,rs480
  211. */
  212. void rs400_errata(struct radeon_device *rdev);
  213. void rs400_vram_info(struct radeon_device *rdev);
  214. int rs400_mc_init(struct radeon_device *rdev);
  215. void rs400_mc_fini(struct radeon_device *rdev);
  216. int rs400_gart_enable(struct radeon_device *rdev);
  217. void rs400_gart_disable(struct radeon_device *rdev);
  218. void rs400_gart_tlb_flush(struct radeon_device *rdev);
  219. int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  220. uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  221. void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  222. static struct radeon_asic rs400_asic = {
  223. .init = &r300_init,
  224. .errata = &rs400_errata,
  225. .vram_info = &rs400_vram_info,
  226. .gpu_reset = &r300_gpu_reset,
  227. .mc_init = &rs400_mc_init,
  228. .mc_fini = &rs400_mc_fini,
  229. .wb_init = &r100_wb_init,
  230. .wb_fini = &r100_wb_fini,
  231. .gart_enable = &rs400_gart_enable,
  232. .gart_disable = &rs400_gart_disable,
  233. .gart_tlb_flush = &rs400_gart_tlb_flush,
  234. .gart_set_page = &rs400_gart_set_page,
  235. .cp_init = &r100_cp_init,
  236. .cp_fini = &r100_cp_fini,
  237. .cp_disable = &r100_cp_disable,
  238. .ring_start = &r300_ring_start,
  239. .irq_set = &r100_irq_set,
  240. .irq_process = &r100_irq_process,
  241. .get_vblank_counter = &r100_get_vblank_counter,
  242. .fence_ring_emit = &r300_fence_ring_emit,
  243. .cs_parse = &r300_cs_parse,
  244. .copy_blit = &r100_copy_blit,
  245. .copy_dma = &r300_copy_dma,
  246. .copy = &r100_copy_blit,
  247. .set_engine_clock = &radeon_legacy_set_engine_clock,
  248. .set_memory_clock = NULL,
  249. .set_pcie_lanes = NULL,
  250. .set_clock_gating = &radeon_legacy_set_clock_gating,
  251. .set_surface_reg = r100_set_surface_reg,
  252. .clear_surface_reg = r100_clear_surface_reg,
  253. .bandwidth_update = &r100_bandwidth_update,
  254. };
  255. /*
  256. * rs600.
  257. */
  258. int rs600_init(struct radeon_device *rdev);
  259. void rs600_errata(struct radeon_device *rdev);
  260. void rs600_vram_info(struct radeon_device *rdev);
  261. int rs600_mc_init(struct radeon_device *rdev);
  262. void rs600_mc_fini(struct radeon_device *rdev);
  263. int rs600_irq_set(struct radeon_device *rdev);
  264. int rs600_irq_process(struct radeon_device *rdev);
  265. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
  266. int rs600_gart_enable(struct radeon_device *rdev);
  267. void rs600_gart_disable(struct radeon_device *rdev);
  268. void rs600_gart_tlb_flush(struct radeon_device *rdev);
  269. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
  270. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  271. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  272. void rs600_bandwidth_update(struct radeon_device *rdev);
  273. static struct radeon_asic rs600_asic = {
  274. .init = &rs600_init,
  275. .errata = &rs600_errata,
  276. .vram_info = &rs600_vram_info,
  277. .gpu_reset = &r300_gpu_reset,
  278. .mc_init = &rs600_mc_init,
  279. .mc_fini = &rs600_mc_fini,
  280. .wb_init = &r100_wb_init,
  281. .wb_fini = &r100_wb_fini,
  282. .gart_enable = &rs600_gart_enable,
  283. .gart_disable = &rs600_gart_disable,
  284. .gart_tlb_flush = &rs600_gart_tlb_flush,
  285. .gart_set_page = &rs600_gart_set_page,
  286. .cp_init = &r100_cp_init,
  287. .cp_fini = &r100_cp_fini,
  288. .cp_disable = &r100_cp_disable,
  289. .ring_start = &r300_ring_start,
  290. .irq_set = &rs600_irq_set,
  291. .irq_process = &rs600_irq_process,
  292. .get_vblank_counter = &rs600_get_vblank_counter,
  293. .fence_ring_emit = &r300_fence_ring_emit,
  294. .cs_parse = &r300_cs_parse,
  295. .copy_blit = &r100_copy_blit,
  296. .copy_dma = &r300_copy_dma,
  297. .copy = &r100_copy_blit,
  298. .set_engine_clock = &radeon_atom_set_engine_clock,
  299. .set_memory_clock = &radeon_atom_set_memory_clock,
  300. .set_pcie_lanes = NULL,
  301. .set_clock_gating = &radeon_atom_set_clock_gating,
  302. .bandwidth_update = &rs600_bandwidth_update,
  303. };
  304. /*
  305. * rs690,rs740
  306. */
  307. void rs690_errata(struct radeon_device *rdev);
  308. void rs690_vram_info(struct radeon_device *rdev);
  309. int rs690_mc_init(struct radeon_device *rdev);
  310. void rs690_mc_fini(struct radeon_device *rdev);
  311. uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  312. void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  313. void rs690_bandwidth_update(struct radeon_device *rdev);
  314. static struct radeon_asic rs690_asic = {
  315. .init = &rs600_init,
  316. .errata = &rs690_errata,
  317. .vram_info = &rs690_vram_info,
  318. .gpu_reset = &r300_gpu_reset,
  319. .mc_init = &rs690_mc_init,
  320. .mc_fini = &rs690_mc_fini,
  321. .wb_init = &r100_wb_init,
  322. .wb_fini = &r100_wb_fini,
  323. .gart_enable = &rs400_gart_enable,
  324. .gart_disable = &rs400_gart_disable,
  325. .gart_tlb_flush = &rs400_gart_tlb_flush,
  326. .gart_set_page = &rs400_gart_set_page,
  327. .cp_init = &r100_cp_init,
  328. .cp_fini = &r100_cp_fini,
  329. .cp_disable = &r100_cp_disable,
  330. .ring_start = &r300_ring_start,
  331. .irq_set = &rs600_irq_set,
  332. .irq_process = &rs600_irq_process,
  333. .get_vblank_counter = &rs600_get_vblank_counter,
  334. .fence_ring_emit = &r300_fence_ring_emit,
  335. .cs_parse = &r300_cs_parse,
  336. .copy_blit = &r100_copy_blit,
  337. .copy_dma = &r300_copy_dma,
  338. .copy = &r300_copy_dma,
  339. .set_engine_clock = &radeon_atom_set_engine_clock,
  340. .set_memory_clock = &radeon_atom_set_memory_clock,
  341. .set_pcie_lanes = NULL,
  342. .set_clock_gating = &radeon_atom_set_clock_gating,
  343. .set_surface_reg = r100_set_surface_reg,
  344. .clear_surface_reg = r100_clear_surface_reg,
  345. .bandwidth_update = &rs690_bandwidth_update,
  346. };
  347. /*
  348. * rv515
  349. */
  350. int rv515_init(struct radeon_device *rdev);
  351. void rv515_errata(struct radeon_device *rdev);
  352. void rv515_vram_info(struct radeon_device *rdev);
  353. int rv515_gpu_reset(struct radeon_device *rdev);
  354. int rv515_mc_init(struct radeon_device *rdev);
  355. void rv515_mc_fini(struct radeon_device *rdev);
  356. uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
  357. void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  358. void rv515_ring_start(struct radeon_device *rdev);
  359. uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
  360. void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  361. void rv515_bandwidth_update(struct radeon_device *rdev);
  362. static struct radeon_asic rv515_asic = {
  363. .init = &rv515_init,
  364. .errata = &rv515_errata,
  365. .vram_info = &rv515_vram_info,
  366. .gpu_reset = &rv515_gpu_reset,
  367. .mc_init = &rv515_mc_init,
  368. .mc_fini = &rv515_mc_fini,
  369. .wb_init = &r100_wb_init,
  370. .wb_fini = &r100_wb_fini,
  371. .gart_enable = &r300_gart_enable,
  372. .gart_disable = &rv370_pcie_gart_disable,
  373. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  374. .gart_set_page = &rv370_pcie_gart_set_page,
  375. .cp_init = &r100_cp_init,
  376. .cp_fini = &r100_cp_fini,
  377. .cp_disable = &r100_cp_disable,
  378. .ring_start = &rv515_ring_start,
  379. .irq_set = &rs600_irq_set,
  380. .irq_process = &rs600_irq_process,
  381. .get_vblank_counter = &rs600_get_vblank_counter,
  382. .fence_ring_emit = &r300_fence_ring_emit,
  383. .cs_parse = &r300_cs_parse,
  384. .copy_blit = &r100_copy_blit,
  385. .copy_dma = &r300_copy_dma,
  386. .copy = &r100_copy_blit,
  387. .set_engine_clock = &radeon_atom_set_engine_clock,
  388. .set_memory_clock = &radeon_atom_set_memory_clock,
  389. .set_pcie_lanes = &rv370_set_pcie_lanes,
  390. .set_clock_gating = &radeon_atom_set_clock_gating,
  391. .set_surface_reg = r100_set_surface_reg,
  392. .clear_surface_reg = r100_clear_surface_reg,
  393. .bandwidth_update = &rv515_bandwidth_update,
  394. };
  395. /*
  396. * r520,rv530,rv560,rv570,r580
  397. */
  398. void r520_errata(struct radeon_device *rdev);
  399. void r520_vram_info(struct radeon_device *rdev);
  400. int r520_mc_init(struct radeon_device *rdev);
  401. void r520_mc_fini(struct radeon_device *rdev);
  402. void r520_bandwidth_update(struct radeon_device *rdev);
  403. static struct radeon_asic r520_asic = {
  404. .init = &rv515_init,
  405. .errata = &r520_errata,
  406. .vram_info = &r520_vram_info,
  407. .gpu_reset = &rv515_gpu_reset,
  408. .mc_init = &r520_mc_init,
  409. .mc_fini = &r520_mc_fini,
  410. .wb_init = &r100_wb_init,
  411. .wb_fini = &r100_wb_fini,
  412. .gart_enable = &r300_gart_enable,
  413. .gart_disable = &rv370_pcie_gart_disable,
  414. .gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
  415. .gart_set_page = &rv370_pcie_gart_set_page,
  416. .cp_init = &r100_cp_init,
  417. .cp_fini = &r100_cp_fini,
  418. .cp_disable = &r100_cp_disable,
  419. .ring_start = &rv515_ring_start,
  420. .irq_set = &rs600_irq_set,
  421. .irq_process = &rs600_irq_process,
  422. .get_vblank_counter = &rs600_get_vblank_counter,
  423. .fence_ring_emit = &r300_fence_ring_emit,
  424. .cs_parse = &r300_cs_parse,
  425. .copy_blit = &r100_copy_blit,
  426. .copy_dma = &r300_copy_dma,
  427. .copy = &r100_copy_blit,
  428. .set_engine_clock = &radeon_atom_set_engine_clock,
  429. .set_memory_clock = &radeon_atom_set_memory_clock,
  430. .set_pcie_lanes = &rv370_set_pcie_lanes,
  431. .set_clock_gating = &radeon_atom_set_clock_gating,
  432. .set_surface_reg = r100_set_surface_reg,
  433. .clear_surface_reg = r100_clear_surface_reg,
  434. .bandwidth_update = &r520_bandwidth_update,
  435. };
  436. /*
  437. * r600,rv610,rv630,rv620,rv635,rv670,rs780,rv770,rv730,rv710
  438. */
  439. uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
  440. void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  441. #endif