r100.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_drm.h"
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include <linux/firmware.h>
  35. #include <linux/platform_device.h>
  36. #include "r100_reg_safe.h"
  37. #include "rn50_reg_safe.h"
  38. /* Firmware Names */
  39. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  40. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  41. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  42. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  43. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  44. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  45. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  46. MODULE_FIRMWARE(FIRMWARE_R100);
  47. MODULE_FIRMWARE(FIRMWARE_R200);
  48. MODULE_FIRMWARE(FIRMWARE_R300);
  49. MODULE_FIRMWARE(FIRMWARE_R420);
  50. MODULE_FIRMWARE(FIRMWARE_RS690);
  51. MODULE_FIRMWARE(FIRMWARE_RS600);
  52. MODULE_FIRMWARE(FIRMWARE_R520);
  53. #include "r100_track.h"
  54. /* This files gather functions specifics to:
  55. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  56. *
  57. * Some of these functions might be used by newer ASICs.
  58. */
  59. int r200_init(struct radeon_device *rdev);
  60. void r100_hdp_reset(struct radeon_device *rdev);
  61. void r100_gpu_init(struct radeon_device *rdev);
  62. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  63. int r100_mc_wait_for_idle(struct radeon_device *rdev);
  64. void r100_gpu_wait_for_vsync(struct radeon_device *rdev);
  65. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev);
  66. int r100_debugfs_mc_info_init(struct radeon_device *rdev);
  67. /*
  68. * PCI GART
  69. */
  70. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  71. {
  72. /* TODO: can we do somethings here ? */
  73. /* It seems hw only cache one entry so we should discard this
  74. * entry otherwise if first GPU GART read hit this entry it
  75. * could end up in wrong address. */
  76. }
  77. int r100_pci_gart_enable(struct radeon_device *rdev)
  78. {
  79. uint32_t tmp;
  80. int r;
  81. /* Initialize common gart structure */
  82. r = radeon_gart_init(rdev);
  83. if (r) {
  84. return r;
  85. }
  86. if (rdev->gart.table.ram.ptr == NULL) {
  87. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  88. r = radeon_gart_table_ram_alloc(rdev);
  89. if (r) {
  90. return r;
  91. }
  92. }
  93. /* discard memory request outside of configured range */
  94. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  95. WREG32(RADEON_AIC_CNTL, tmp);
  96. /* set address range for PCI address translate */
  97. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_location);
  98. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  99. WREG32(RADEON_AIC_HI_ADDR, tmp);
  100. /* Enable bus mastering */
  101. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  102. WREG32(RADEON_BUS_CNTL, tmp);
  103. /* set PCI GART page-table base address */
  104. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  105. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  106. WREG32(RADEON_AIC_CNTL, tmp);
  107. r100_pci_gart_tlb_flush(rdev);
  108. rdev->gart.ready = true;
  109. return 0;
  110. }
  111. void r100_pci_gart_disable(struct radeon_device *rdev)
  112. {
  113. uint32_t tmp;
  114. /* discard memory request outside of configured range */
  115. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  116. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  117. WREG32(RADEON_AIC_LO_ADDR, 0);
  118. WREG32(RADEON_AIC_HI_ADDR, 0);
  119. }
  120. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  121. {
  122. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  123. return -EINVAL;
  124. }
  125. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  126. return 0;
  127. }
  128. int r100_gart_enable(struct radeon_device *rdev)
  129. {
  130. if (rdev->flags & RADEON_IS_AGP) {
  131. r100_pci_gart_disable(rdev);
  132. return 0;
  133. }
  134. return r100_pci_gart_enable(rdev);
  135. }
  136. /*
  137. * MC
  138. */
  139. void r100_mc_disable_clients(struct radeon_device *rdev)
  140. {
  141. uint32_t ov0_scale_cntl, crtc_ext_cntl, crtc_gen_cntl, crtc2_gen_cntl;
  142. /* FIXME: is this function correct for rs100,rs200,rs300 ? */
  143. if (r100_gui_wait_for_idle(rdev)) {
  144. printk(KERN_WARNING "Failed to wait GUI idle while "
  145. "programming pipes. Bad things might happen.\n");
  146. }
  147. /* stop display and memory access */
  148. ov0_scale_cntl = RREG32(RADEON_OV0_SCALE_CNTL);
  149. WREG32(RADEON_OV0_SCALE_CNTL, ov0_scale_cntl & ~RADEON_SCALER_ENABLE);
  150. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  151. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl | RADEON_CRTC_DISPLAY_DIS);
  152. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  153. r100_gpu_wait_for_vsync(rdev);
  154. WREG32(RADEON_CRTC_GEN_CNTL,
  155. (crtc_gen_cntl & ~(RADEON_CRTC_CUR_EN | RADEON_CRTC_ICON_EN)) |
  156. RADEON_CRTC_DISP_REQ_EN_B | RADEON_CRTC_EXT_DISP_EN);
  157. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  158. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  159. r100_gpu_wait_for_vsync2(rdev);
  160. WREG32(RADEON_CRTC2_GEN_CNTL,
  161. (crtc2_gen_cntl &
  162. ~(RADEON_CRTC2_CUR_EN | RADEON_CRTC2_ICON_EN)) |
  163. RADEON_CRTC2_DISP_REQ_EN_B);
  164. }
  165. udelay(500);
  166. }
  167. void r100_mc_setup(struct radeon_device *rdev)
  168. {
  169. uint32_t tmp;
  170. int r;
  171. r = r100_debugfs_mc_info_init(rdev);
  172. if (r) {
  173. DRM_ERROR("Failed to register debugfs file for R100 MC !\n");
  174. }
  175. /* Write VRAM size in case we are limiting it */
  176. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  177. /* Novell bug 204882 for RN50/M6/M7 with 8/16/32MB VRAM,
  178. * if the aperture is 64MB but we have 32MB VRAM
  179. * we report only 32MB VRAM but we have to set MC_FB_LOCATION
  180. * to 64MB, otherwise the gpu accidentially dies */
  181. tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1;
  182. tmp = REG_SET(RADEON_MC_FB_TOP, tmp >> 16);
  183. tmp |= REG_SET(RADEON_MC_FB_START, rdev->mc.vram_location >> 16);
  184. WREG32(RADEON_MC_FB_LOCATION, tmp);
  185. /* Enable bus mastering */
  186. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  187. WREG32(RADEON_BUS_CNTL, tmp);
  188. if (rdev->flags & RADEON_IS_AGP) {
  189. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 1;
  190. tmp = REG_SET(RADEON_MC_AGP_TOP, tmp >> 16);
  191. tmp |= REG_SET(RADEON_MC_AGP_START, rdev->mc.gtt_location >> 16);
  192. WREG32(RADEON_MC_AGP_LOCATION, tmp);
  193. WREG32(RADEON_AGP_BASE, rdev->mc.agp_base);
  194. } else {
  195. WREG32(RADEON_MC_AGP_LOCATION, 0x0FFFFFFF);
  196. WREG32(RADEON_AGP_BASE, 0);
  197. }
  198. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  199. tmp |= (7 << 28);
  200. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  201. (void)RREG32(RADEON_HOST_PATH_CNTL);
  202. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  203. (void)RREG32(RADEON_HOST_PATH_CNTL);
  204. }
  205. int r100_mc_init(struct radeon_device *rdev)
  206. {
  207. int r;
  208. if (r100_debugfs_rbbm_init(rdev)) {
  209. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  210. }
  211. r100_gpu_init(rdev);
  212. /* Disable gart which also disable out of gart access */
  213. r100_pci_gart_disable(rdev);
  214. /* Setup GPU memory space */
  215. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  216. if (rdev->flags & RADEON_IS_AGP) {
  217. r = radeon_agp_init(rdev);
  218. if (r) {
  219. printk(KERN_WARNING "[drm] Disabling AGP\n");
  220. rdev->flags &= ~RADEON_IS_AGP;
  221. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  222. } else {
  223. rdev->mc.gtt_location = rdev->mc.agp_base;
  224. }
  225. }
  226. r = radeon_mc_setup(rdev);
  227. if (r) {
  228. return r;
  229. }
  230. r100_mc_disable_clients(rdev);
  231. if (r100_mc_wait_for_idle(rdev)) {
  232. printk(KERN_WARNING "Failed to wait MC idle while "
  233. "programming pipes. Bad things might happen.\n");
  234. }
  235. r100_mc_setup(rdev);
  236. return 0;
  237. }
  238. void r100_mc_fini(struct radeon_device *rdev)
  239. {
  240. r100_pci_gart_disable(rdev);
  241. radeon_gart_table_ram_free(rdev);
  242. radeon_gart_fini(rdev);
  243. }
  244. /*
  245. * Interrupts
  246. */
  247. int r100_irq_set(struct radeon_device *rdev)
  248. {
  249. uint32_t tmp = 0;
  250. if (rdev->irq.sw_int) {
  251. tmp |= RADEON_SW_INT_ENABLE;
  252. }
  253. if (rdev->irq.crtc_vblank_int[0]) {
  254. tmp |= RADEON_CRTC_VBLANK_MASK;
  255. }
  256. if (rdev->irq.crtc_vblank_int[1]) {
  257. tmp |= RADEON_CRTC2_VBLANK_MASK;
  258. }
  259. WREG32(RADEON_GEN_INT_CNTL, tmp);
  260. return 0;
  261. }
  262. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  263. {
  264. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  265. uint32_t irq_mask = RADEON_SW_INT_TEST | RADEON_CRTC_VBLANK_STAT |
  266. RADEON_CRTC2_VBLANK_STAT;
  267. if (irqs) {
  268. WREG32(RADEON_GEN_INT_STATUS, irqs);
  269. }
  270. return irqs & irq_mask;
  271. }
  272. int r100_irq_process(struct radeon_device *rdev)
  273. {
  274. uint32_t status;
  275. status = r100_irq_ack(rdev);
  276. if (!status) {
  277. return IRQ_NONE;
  278. }
  279. while (status) {
  280. /* SW interrupt */
  281. if (status & RADEON_SW_INT_TEST) {
  282. radeon_fence_process(rdev);
  283. }
  284. /* Vertical blank interrupts */
  285. if (status & RADEON_CRTC_VBLANK_STAT) {
  286. drm_handle_vblank(rdev->ddev, 0);
  287. }
  288. if (status & RADEON_CRTC2_VBLANK_STAT) {
  289. drm_handle_vblank(rdev->ddev, 1);
  290. }
  291. status = r100_irq_ack(rdev);
  292. }
  293. return IRQ_HANDLED;
  294. }
  295. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  296. {
  297. if (crtc == 0)
  298. return RREG32(RADEON_CRTC_CRNT_FRAME);
  299. else
  300. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  301. }
  302. /*
  303. * Fence emission
  304. */
  305. void r100_fence_ring_emit(struct radeon_device *rdev,
  306. struct radeon_fence *fence)
  307. {
  308. /* Who ever call radeon_fence_emit should call ring_lock and ask
  309. * for enough space (today caller are ib schedule and buffer move) */
  310. /* Wait until IDLE & CLEAN */
  311. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  312. radeon_ring_write(rdev, (1 << 16) | (1 << 17));
  313. /* Emit fence sequence & fire IRQ */
  314. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  315. radeon_ring_write(rdev, fence->seq);
  316. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  317. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  318. }
  319. /*
  320. * Writeback
  321. */
  322. int r100_wb_init(struct radeon_device *rdev)
  323. {
  324. int r;
  325. if (rdev->wb.wb_obj == NULL) {
  326. r = radeon_object_create(rdev, NULL, 4096,
  327. true,
  328. RADEON_GEM_DOMAIN_GTT,
  329. false, &rdev->wb.wb_obj);
  330. if (r) {
  331. DRM_ERROR("radeon: failed to create WB buffer (%d).\n", r);
  332. return r;
  333. }
  334. r = radeon_object_pin(rdev->wb.wb_obj,
  335. RADEON_GEM_DOMAIN_GTT,
  336. &rdev->wb.gpu_addr);
  337. if (r) {
  338. DRM_ERROR("radeon: failed to pin WB buffer (%d).\n", r);
  339. return r;
  340. }
  341. r = radeon_object_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  342. if (r) {
  343. DRM_ERROR("radeon: failed to map WB buffer (%d).\n", r);
  344. return r;
  345. }
  346. }
  347. WREG32(0x774, rdev->wb.gpu_addr);
  348. WREG32(0x70C, rdev->wb.gpu_addr + 1024);
  349. WREG32(0x770, 0xff);
  350. return 0;
  351. }
  352. void r100_wb_fini(struct radeon_device *rdev)
  353. {
  354. if (rdev->wb.wb_obj) {
  355. radeon_object_kunmap(rdev->wb.wb_obj);
  356. radeon_object_unpin(rdev->wb.wb_obj);
  357. radeon_object_unref(&rdev->wb.wb_obj);
  358. rdev->wb.wb = NULL;
  359. rdev->wb.wb_obj = NULL;
  360. }
  361. }
  362. int r100_copy_blit(struct radeon_device *rdev,
  363. uint64_t src_offset,
  364. uint64_t dst_offset,
  365. unsigned num_pages,
  366. struct radeon_fence *fence)
  367. {
  368. uint32_t cur_pages;
  369. uint32_t stride_bytes = PAGE_SIZE;
  370. uint32_t pitch;
  371. uint32_t stride_pixels;
  372. unsigned ndw;
  373. int num_loops;
  374. int r = 0;
  375. /* radeon limited to 16k stride */
  376. stride_bytes &= 0x3fff;
  377. /* radeon pitch is /64 */
  378. pitch = stride_bytes / 64;
  379. stride_pixels = stride_bytes / 4;
  380. num_loops = DIV_ROUND_UP(num_pages, 8191);
  381. /* Ask for enough room for blit + flush + fence */
  382. ndw = 64 + (10 * num_loops);
  383. r = radeon_ring_lock(rdev, ndw);
  384. if (r) {
  385. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  386. return -EINVAL;
  387. }
  388. while (num_pages > 0) {
  389. cur_pages = num_pages;
  390. if (cur_pages > 8191) {
  391. cur_pages = 8191;
  392. }
  393. num_pages -= cur_pages;
  394. /* pages are in Y direction - height
  395. page width in X direction - width */
  396. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  397. radeon_ring_write(rdev,
  398. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  399. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  400. RADEON_GMC_SRC_CLIPPING |
  401. RADEON_GMC_DST_CLIPPING |
  402. RADEON_GMC_BRUSH_NONE |
  403. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  404. RADEON_GMC_SRC_DATATYPE_COLOR |
  405. RADEON_ROP3_S |
  406. RADEON_DP_SRC_SOURCE_MEMORY |
  407. RADEON_GMC_CLR_CMP_CNTL_DIS |
  408. RADEON_GMC_WR_MSK_DIS);
  409. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  410. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  411. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  412. radeon_ring_write(rdev, 0);
  413. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  414. radeon_ring_write(rdev, num_pages);
  415. radeon_ring_write(rdev, num_pages);
  416. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  417. }
  418. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  419. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  420. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  421. radeon_ring_write(rdev,
  422. RADEON_WAIT_2D_IDLECLEAN |
  423. RADEON_WAIT_HOST_IDLECLEAN |
  424. RADEON_WAIT_DMA_GUI_IDLE);
  425. if (fence) {
  426. r = radeon_fence_emit(rdev, fence);
  427. }
  428. radeon_ring_unlock_commit(rdev);
  429. return r;
  430. }
  431. /*
  432. * CP
  433. */
  434. void r100_ring_start(struct radeon_device *rdev)
  435. {
  436. int r;
  437. r = radeon_ring_lock(rdev, 2);
  438. if (r) {
  439. return;
  440. }
  441. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  442. radeon_ring_write(rdev,
  443. RADEON_ISYNC_ANY2D_IDLE3D |
  444. RADEON_ISYNC_ANY3D_IDLE2D |
  445. RADEON_ISYNC_WAIT_IDLEGUI |
  446. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  447. radeon_ring_unlock_commit(rdev);
  448. }
  449. /* Load the microcode for the CP */
  450. static int r100_cp_init_microcode(struct radeon_device *rdev)
  451. {
  452. struct platform_device *pdev;
  453. const char *fw_name = NULL;
  454. int err;
  455. DRM_DEBUG("\n");
  456. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  457. err = IS_ERR(pdev);
  458. if (err) {
  459. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  460. return -EINVAL;
  461. }
  462. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  463. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  464. (rdev->family == CHIP_RS200)) {
  465. DRM_INFO("Loading R100 Microcode\n");
  466. fw_name = FIRMWARE_R100;
  467. } else if ((rdev->family == CHIP_R200) ||
  468. (rdev->family == CHIP_RV250) ||
  469. (rdev->family == CHIP_RV280) ||
  470. (rdev->family == CHIP_RS300)) {
  471. DRM_INFO("Loading R200 Microcode\n");
  472. fw_name = FIRMWARE_R200;
  473. } else if ((rdev->family == CHIP_R300) ||
  474. (rdev->family == CHIP_R350) ||
  475. (rdev->family == CHIP_RV350) ||
  476. (rdev->family == CHIP_RV380) ||
  477. (rdev->family == CHIP_RS400) ||
  478. (rdev->family == CHIP_RS480)) {
  479. DRM_INFO("Loading R300 Microcode\n");
  480. fw_name = FIRMWARE_R300;
  481. } else if ((rdev->family == CHIP_R420) ||
  482. (rdev->family == CHIP_R423) ||
  483. (rdev->family == CHIP_RV410)) {
  484. DRM_INFO("Loading R400 Microcode\n");
  485. fw_name = FIRMWARE_R420;
  486. } else if ((rdev->family == CHIP_RS690) ||
  487. (rdev->family == CHIP_RS740)) {
  488. DRM_INFO("Loading RS690/RS740 Microcode\n");
  489. fw_name = FIRMWARE_RS690;
  490. } else if (rdev->family == CHIP_RS600) {
  491. DRM_INFO("Loading RS600 Microcode\n");
  492. fw_name = FIRMWARE_RS600;
  493. } else if ((rdev->family == CHIP_RV515) ||
  494. (rdev->family == CHIP_R520) ||
  495. (rdev->family == CHIP_RV530) ||
  496. (rdev->family == CHIP_R580) ||
  497. (rdev->family == CHIP_RV560) ||
  498. (rdev->family == CHIP_RV570)) {
  499. DRM_INFO("Loading R500 Microcode\n");
  500. fw_name = FIRMWARE_R520;
  501. }
  502. err = request_firmware(&rdev->fw, fw_name, &pdev->dev);
  503. platform_device_unregister(pdev);
  504. if (err) {
  505. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  506. fw_name);
  507. } else if (rdev->fw->size % 8) {
  508. printk(KERN_ERR
  509. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  510. rdev->fw->size, fw_name);
  511. err = -EINVAL;
  512. release_firmware(rdev->fw);
  513. rdev->fw = NULL;
  514. }
  515. return err;
  516. }
  517. static void r100_cp_load_microcode(struct radeon_device *rdev)
  518. {
  519. const __be32 *fw_data;
  520. int i, size;
  521. if (r100_gui_wait_for_idle(rdev)) {
  522. printk(KERN_WARNING "Failed to wait GUI idle while "
  523. "programming pipes. Bad things might happen.\n");
  524. }
  525. if (rdev->fw) {
  526. size = rdev->fw->size / 4;
  527. fw_data = (const __be32 *)&rdev->fw->data[0];
  528. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  529. for (i = 0; i < size; i += 2) {
  530. WREG32(RADEON_CP_ME_RAM_DATAH,
  531. be32_to_cpup(&fw_data[i]));
  532. WREG32(RADEON_CP_ME_RAM_DATAL,
  533. be32_to_cpup(&fw_data[i + 1]));
  534. }
  535. }
  536. }
  537. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  538. {
  539. unsigned rb_bufsz;
  540. unsigned rb_blksz;
  541. unsigned max_fetch;
  542. unsigned pre_write_timer;
  543. unsigned pre_write_limit;
  544. unsigned indirect2_start;
  545. unsigned indirect1_start;
  546. uint32_t tmp;
  547. int r;
  548. if (r100_debugfs_cp_init(rdev)) {
  549. DRM_ERROR("Failed to register debugfs file for CP !\n");
  550. }
  551. /* Reset CP */
  552. tmp = RREG32(RADEON_CP_CSQ_STAT);
  553. if ((tmp & (1 << 31))) {
  554. DRM_INFO("radeon: cp busy (0x%08X) resetting\n", tmp);
  555. WREG32(RADEON_CP_CSQ_MODE, 0);
  556. WREG32(RADEON_CP_CSQ_CNTL, 0);
  557. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  558. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  559. mdelay(2);
  560. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  561. tmp = RREG32(RADEON_RBBM_SOFT_RESET);
  562. mdelay(2);
  563. tmp = RREG32(RADEON_CP_CSQ_STAT);
  564. if ((tmp & (1 << 31))) {
  565. DRM_INFO("radeon: cp reset failed (0x%08X)\n", tmp);
  566. }
  567. } else {
  568. DRM_INFO("radeon: cp idle (0x%08X)\n", tmp);
  569. }
  570. if (!rdev->fw) {
  571. r = r100_cp_init_microcode(rdev);
  572. if (r) {
  573. DRM_ERROR("Failed to load firmware!\n");
  574. return r;
  575. }
  576. }
  577. /* Align ring size */
  578. rb_bufsz = drm_order(ring_size / 8);
  579. ring_size = (1 << (rb_bufsz + 1)) * 4;
  580. r100_cp_load_microcode(rdev);
  581. r = radeon_ring_init(rdev, ring_size);
  582. if (r) {
  583. return r;
  584. }
  585. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  586. * the rptr copy in system ram */
  587. rb_blksz = 9;
  588. /* cp will read 128bytes at a time (4 dwords) */
  589. max_fetch = 1;
  590. rdev->cp.align_mask = 16 - 1;
  591. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  592. pre_write_timer = 64;
  593. /* Force CP_RB_WPTR write if written more than one time before the
  594. * delay expire
  595. */
  596. pre_write_limit = 0;
  597. /* Setup the cp cache like this (cache size is 96 dwords) :
  598. * RING 0 to 15
  599. * INDIRECT1 16 to 79
  600. * INDIRECT2 80 to 95
  601. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  602. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  603. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  604. * Idea being that most of the gpu cmd will be through indirect1 buffer
  605. * so it gets the bigger cache.
  606. */
  607. indirect2_start = 80;
  608. indirect1_start = 16;
  609. /* cp setup */
  610. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  611. WREG32(RADEON_CP_RB_CNTL,
  612. #ifdef __BIG_ENDIAN
  613. RADEON_BUF_SWAP_32BIT |
  614. #endif
  615. REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  616. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  617. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  618. RADEON_RB_NO_UPDATE);
  619. /* Set ring address */
  620. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  621. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  622. /* Force read & write ptr to 0 */
  623. tmp = RREG32(RADEON_CP_RB_CNTL);
  624. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  625. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  626. WREG32(RADEON_CP_RB_WPTR, 0);
  627. WREG32(RADEON_CP_RB_CNTL, tmp);
  628. udelay(10);
  629. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  630. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  631. /* Set cp mode to bus mastering & enable cp*/
  632. WREG32(RADEON_CP_CSQ_MODE,
  633. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  634. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  635. WREG32(0x718, 0);
  636. WREG32(0x744, 0x00004D4D);
  637. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  638. radeon_ring_start(rdev);
  639. r = radeon_ring_test(rdev);
  640. if (r) {
  641. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  642. return r;
  643. }
  644. rdev->cp.ready = true;
  645. return 0;
  646. }
  647. void r100_cp_fini(struct radeon_device *rdev)
  648. {
  649. /* Disable ring */
  650. rdev->cp.ready = false;
  651. WREG32(RADEON_CP_CSQ_CNTL, 0);
  652. radeon_ring_fini(rdev);
  653. DRM_INFO("radeon: cp finalized\n");
  654. }
  655. void r100_cp_disable(struct radeon_device *rdev)
  656. {
  657. /* Disable ring */
  658. rdev->cp.ready = false;
  659. WREG32(RADEON_CP_CSQ_MODE, 0);
  660. WREG32(RADEON_CP_CSQ_CNTL, 0);
  661. if (r100_gui_wait_for_idle(rdev)) {
  662. printk(KERN_WARNING "Failed to wait GUI idle while "
  663. "programming pipes. Bad things might happen.\n");
  664. }
  665. }
  666. int r100_cp_reset(struct radeon_device *rdev)
  667. {
  668. uint32_t tmp;
  669. bool reinit_cp;
  670. int i;
  671. reinit_cp = rdev->cp.ready;
  672. rdev->cp.ready = false;
  673. WREG32(RADEON_CP_CSQ_MODE, 0);
  674. WREG32(RADEON_CP_CSQ_CNTL, 0);
  675. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_CP);
  676. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  677. udelay(200);
  678. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  679. /* Wait to prevent race in RBBM_STATUS */
  680. mdelay(1);
  681. for (i = 0; i < rdev->usec_timeout; i++) {
  682. tmp = RREG32(RADEON_RBBM_STATUS);
  683. if (!(tmp & (1 << 16))) {
  684. DRM_INFO("CP reset succeed (RBBM_STATUS=0x%08X)\n",
  685. tmp);
  686. if (reinit_cp) {
  687. return r100_cp_init(rdev, rdev->cp.ring_size);
  688. }
  689. return 0;
  690. }
  691. DRM_UDELAY(1);
  692. }
  693. tmp = RREG32(RADEON_RBBM_STATUS);
  694. DRM_ERROR("Failed to reset CP (RBBM_STATUS=0x%08X)!\n", tmp);
  695. return -1;
  696. }
  697. /*
  698. * CS functions
  699. */
  700. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  701. struct radeon_cs_packet *pkt,
  702. const unsigned *auth, unsigned n,
  703. radeon_packet0_check_t check)
  704. {
  705. unsigned reg;
  706. unsigned i, j, m;
  707. unsigned idx;
  708. int r;
  709. idx = pkt->idx + 1;
  710. reg = pkt->reg;
  711. /* Check that register fall into register range
  712. * determined by the number of entry (n) in the
  713. * safe register bitmap.
  714. */
  715. if (pkt->one_reg_wr) {
  716. if ((reg >> 7) > n) {
  717. return -EINVAL;
  718. }
  719. } else {
  720. if (((reg + (pkt->count << 2)) >> 7) > n) {
  721. return -EINVAL;
  722. }
  723. }
  724. for (i = 0; i <= pkt->count; i++, idx++) {
  725. j = (reg >> 7);
  726. m = 1 << ((reg >> 2) & 31);
  727. if (auth[j] & m) {
  728. r = check(p, pkt, idx, reg);
  729. if (r) {
  730. return r;
  731. }
  732. }
  733. if (pkt->one_reg_wr) {
  734. if (!(auth[j] & m)) {
  735. break;
  736. }
  737. } else {
  738. reg += 4;
  739. }
  740. }
  741. return 0;
  742. }
  743. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  744. struct radeon_cs_packet *pkt)
  745. {
  746. struct radeon_cs_chunk *ib_chunk;
  747. volatile uint32_t *ib;
  748. unsigned i;
  749. unsigned idx;
  750. ib = p->ib->ptr;
  751. ib_chunk = &p->chunks[p->chunk_ib_idx];
  752. idx = pkt->idx;
  753. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  754. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  755. }
  756. }
  757. /**
  758. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  759. * @parser: parser structure holding parsing context.
  760. * @pkt: where to store packet informations
  761. *
  762. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  763. * if packet is bigger than remaining ib size. or if packets is unknown.
  764. **/
  765. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  766. struct radeon_cs_packet *pkt,
  767. unsigned idx)
  768. {
  769. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  770. uint32_t header;
  771. if (idx >= ib_chunk->length_dw) {
  772. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  773. idx, ib_chunk->length_dw);
  774. return -EINVAL;
  775. }
  776. header = ib_chunk->kdata[idx];
  777. pkt->idx = idx;
  778. pkt->type = CP_PACKET_GET_TYPE(header);
  779. pkt->count = CP_PACKET_GET_COUNT(header);
  780. switch (pkt->type) {
  781. case PACKET_TYPE0:
  782. pkt->reg = CP_PACKET0_GET_REG(header);
  783. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  784. break;
  785. case PACKET_TYPE3:
  786. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  787. break;
  788. case PACKET_TYPE2:
  789. pkt->count = -1;
  790. break;
  791. default:
  792. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  793. return -EINVAL;
  794. }
  795. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  796. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  797. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  798. return -EINVAL;
  799. }
  800. return 0;
  801. }
  802. /**
  803. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  804. * @parser: parser structure holding parsing context.
  805. *
  806. * Userspace sends a special sequence for VLINE waits.
  807. * PACKET0 - VLINE_START_END + value
  808. * PACKET0 - WAIT_UNTIL +_value
  809. * RELOC (P3) - crtc_id in reloc.
  810. *
  811. * This function parses this and relocates the VLINE START END
  812. * and WAIT UNTIL packets to the correct crtc.
  813. * It also detects a switched off crtc and nulls out the
  814. * wait in that case.
  815. */
  816. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  817. {
  818. struct radeon_cs_chunk *ib_chunk;
  819. struct drm_mode_object *obj;
  820. struct drm_crtc *crtc;
  821. struct radeon_crtc *radeon_crtc;
  822. struct radeon_cs_packet p3reloc, waitreloc;
  823. int crtc_id;
  824. int r;
  825. uint32_t header, h_idx, reg;
  826. ib_chunk = &p->chunks[p->chunk_ib_idx];
  827. /* parse the wait until */
  828. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  829. if (r)
  830. return r;
  831. /* check its a wait until and only 1 count */
  832. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  833. waitreloc.count != 0) {
  834. DRM_ERROR("vline wait had illegal wait until segment\n");
  835. r = -EINVAL;
  836. return r;
  837. }
  838. if (ib_chunk->kdata[waitreloc.idx + 1] != RADEON_WAIT_CRTC_VLINE) {
  839. DRM_ERROR("vline wait had illegal wait until\n");
  840. r = -EINVAL;
  841. return r;
  842. }
  843. /* jump over the NOP */
  844. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  845. if (r)
  846. return r;
  847. h_idx = p->idx - 2;
  848. p->idx += waitreloc.count;
  849. p->idx += p3reloc.count;
  850. header = ib_chunk->kdata[h_idx];
  851. crtc_id = ib_chunk->kdata[h_idx + 5];
  852. reg = ib_chunk->kdata[h_idx] >> 2;
  853. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  854. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  855. if (!obj) {
  856. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  857. r = -EINVAL;
  858. goto out;
  859. }
  860. crtc = obj_to_crtc(obj);
  861. radeon_crtc = to_radeon_crtc(crtc);
  862. crtc_id = radeon_crtc->crtc_id;
  863. if (!crtc->enabled) {
  864. /* if the CRTC isn't enabled - we need to nop out the wait until */
  865. ib_chunk->kdata[h_idx + 2] = PACKET2(0);
  866. ib_chunk->kdata[h_idx + 3] = PACKET2(0);
  867. } else if (crtc_id == 1) {
  868. switch (reg) {
  869. case AVIVO_D1MODE_VLINE_START_END:
  870. header &= R300_CP_PACKET0_REG_MASK;
  871. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  872. break;
  873. case RADEON_CRTC_GUI_TRIG_VLINE:
  874. header &= R300_CP_PACKET0_REG_MASK;
  875. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  876. break;
  877. default:
  878. DRM_ERROR("unknown crtc reloc\n");
  879. r = -EINVAL;
  880. goto out;
  881. }
  882. ib_chunk->kdata[h_idx] = header;
  883. ib_chunk->kdata[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  884. }
  885. out:
  886. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  887. return r;
  888. }
  889. /**
  890. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  891. * @parser: parser structure holding parsing context.
  892. * @data: pointer to relocation data
  893. * @offset_start: starting offset
  894. * @offset_mask: offset mask (to align start offset on)
  895. * @reloc: reloc informations
  896. *
  897. * Check next packet is relocation packet3, do bo validation and compute
  898. * GPU offset using the provided start.
  899. **/
  900. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  901. struct radeon_cs_reloc **cs_reloc)
  902. {
  903. struct radeon_cs_chunk *ib_chunk;
  904. struct radeon_cs_chunk *relocs_chunk;
  905. struct radeon_cs_packet p3reloc;
  906. unsigned idx;
  907. int r;
  908. if (p->chunk_relocs_idx == -1) {
  909. DRM_ERROR("No relocation chunk !\n");
  910. return -EINVAL;
  911. }
  912. *cs_reloc = NULL;
  913. ib_chunk = &p->chunks[p->chunk_ib_idx];
  914. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  915. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  916. if (r) {
  917. return r;
  918. }
  919. p->idx += p3reloc.count + 2;
  920. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  921. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  922. p3reloc.idx);
  923. r100_cs_dump_packet(p, &p3reloc);
  924. return -EINVAL;
  925. }
  926. idx = ib_chunk->kdata[p3reloc.idx + 1];
  927. if (idx >= relocs_chunk->length_dw) {
  928. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  929. idx, relocs_chunk->length_dw);
  930. r100_cs_dump_packet(p, &p3reloc);
  931. return -EINVAL;
  932. }
  933. /* FIXME: we assume reloc size is 4 dwords */
  934. *cs_reloc = p->relocs_ptr[(idx / 4)];
  935. return 0;
  936. }
  937. static int r100_get_vtx_size(uint32_t vtx_fmt)
  938. {
  939. int vtx_size;
  940. vtx_size = 2;
  941. /* ordered according to bits in spec */
  942. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  943. vtx_size++;
  944. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  945. vtx_size += 3;
  946. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  947. vtx_size++;
  948. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  949. vtx_size++;
  950. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  951. vtx_size += 3;
  952. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  953. vtx_size++;
  954. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  955. vtx_size++;
  956. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  957. vtx_size += 2;
  958. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  959. vtx_size += 2;
  960. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  961. vtx_size++;
  962. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  963. vtx_size += 2;
  964. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  965. vtx_size++;
  966. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  967. vtx_size += 2;
  968. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  969. vtx_size++;
  970. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  971. vtx_size++;
  972. /* blend weight */
  973. if (vtx_fmt & (0x7 << 15))
  974. vtx_size += (vtx_fmt >> 15) & 0x7;
  975. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  976. vtx_size += 3;
  977. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  978. vtx_size += 2;
  979. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  980. vtx_size++;
  981. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  982. vtx_size++;
  983. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  984. vtx_size++;
  985. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  986. vtx_size++;
  987. return vtx_size;
  988. }
  989. static int r100_packet0_check(struct radeon_cs_parser *p,
  990. struct radeon_cs_packet *pkt,
  991. unsigned idx, unsigned reg)
  992. {
  993. struct radeon_cs_chunk *ib_chunk;
  994. struct radeon_cs_reloc *reloc;
  995. struct r100_cs_track *track;
  996. volatile uint32_t *ib;
  997. uint32_t tmp;
  998. int r;
  999. int i, face;
  1000. u32 tile_flags = 0;
  1001. ib = p->ib->ptr;
  1002. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1003. track = (struct r100_cs_track *)p->track;
  1004. switch (reg) {
  1005. case RADEON_CRTC_GUI_TRIG_VLINE:
  1006. r = r100_cs_packet_parse_vline(p);
  1007. if (r) {
  1008. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1009. idx, reg);
  1010. r100_cs_dump_packet(p, pkt);
  1011. return r;
  1012. }
  1013. break;
  1014. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1015. * range access */
  1016. case RADEON_DST_PITCH_OFFSET:
  1017. case RADEON_SRC_PITCH_OFFSET:
  1018. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1019. if (r)
  1020. return r;
  1021. break;
  1022. case RADEON_RB3D_DEPTHOFFSET:
  1023. r = r100_cs_packet_next_reloc(p, &reloc);
  1024. if (r) {
  1025. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1026. idx, reg);
  1027. r100_cs_dump_packet(p, pkt);
  1028. return r;
  1029. }
  1030. track->zb.robj = reloc->robj;
  1031. track->zb.offset = ib_chunk->kdata[idx];
  1032. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1033. break;
  1034. case RADEON_RB3D_COLOROFFSET:
  1035. r = r100_cs_packet_next_reloc(p, &reloc);
  1036. if (r) {
  1037. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1038. idx, reg);
  1039. r100_cs_dump_packet(p, pkt);
  1040. return r;
  1041. }
  1042. track->cb[0].robj = reloc->robj;
  1043. track->cb[0].offset = ib_chunk->kdata[idx];
  1044. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1045. break;
  1046. case RADEON_PP_TXOFFSET_0:
  1047. case RADEON_PP_TXOFFSET_1:
  1048. case RADEON_PP_TXOFFSET_2:
  1049. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1050. r = r100_cs_packet_next_reloc(p, &reloc);
  1051. if (r) {
  1052. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1053. idx, reg);
  1054. r100_cs_dump_packet(p, pkt);
  1055. return r;
  1056. }
  1057. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1058. track->textures[i].robj = reloc->robj;
  1059. break;
  1060. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1061. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1062. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1063. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1064. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1065. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1066. r = r100_cs_packet_next_reloc(p, &reloc);
  1067. if (r) {
  1068. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1069. idx, reg);
  1070. r100_cs_dump_packet(p, pkt);
  1071. return r;
  1072. }
  1073. track->textures[0].cube_info[i].offset = ib_chunk->kdata[idx];
  1074. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1075. track->textures[0].cube_info[i].robj = reloc->robj;
  1076. break;
  1077. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1078. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1079. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1080. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1081. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1082. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1083. r = r100_cs_packet_next_reloc(p, &reloc);
  1084. if (r) {
  1085. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1086. idx, reg);
  1087. r100_cs_dump_packet(p, pkt);
  1088. return r;
  1089. }
  1090. track->textures[1].cube_info[i].offset = ib_chunk->kdata[idx];
  1091. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1092. track->textures[1].cube_info[i].robj = reloc->robj;
  1093. break;
  1094. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1095. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1096. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1097. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1098. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1099. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1100. r = r100_cs_packet_next_reloc(p, &reloc);
  1101. if (r) {
  1102. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1103. idx, reg);
  1104. r100_cs_dump_packet(p, pkt);
  1105. return r;
  1106. }
  1107. track->textures[2].cube_info[i].offset = ib_chunk->kdata[idx];
  1108. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1109. track->textures[2].cube_info[i].robj = reloc->robj;
  1110. break;
  1111. case RADEON_RE_WIDTH_HEIGHT:
  1112. track->maxy = ((ib_chunk->kdata[idx] >> 16) & 0x7FF);
  1113. break;
  1114. case RADEON_RB3D_COLORPITCH:
  1115. r = r100_cs_packet_next_reloc(p, &reloc);
  1116. if (r) {
  1117. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1118. idx, reg);
  1119. r100_cs_dump_packet(p, pkt);
  1120. return r;
  1121. }
  1122. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1123. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1124. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1125. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1126. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  1127. tmp |= tile_flags;
  1128. ib[idx] = tmp;
  1129. track->cb[0].pitch = ib_chunk->kdata[idx] & RADEON_COLORPITCH_MASK;
  1130. break;
  1131. case RADEON_RB3D_DEPTHPITCH:
  1132. track->zb.pitch = ib_chunk->kdata[idx] & RADEON_DEPTHPITCH_MASK;
  1133. break;
  1134. case RADEON_RB3D_CNTL:
  1135. switch ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1136. case 7:
  1137. case 8:
  1138. case 9:
  1139. case 11:
  1140. case 12:
  1141. track->cb[0].cpp = 1;
  1142. break;
  1143. case 3:
  1144. case 4:
  1145. case 15:
  1146. track->cb[0].cpp = 2;
  1147. break;
  1148. case 6:
  1149. track->cb[0].cpp = 4;
  1150. break;
  1151. default:
  1152. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1153. ((ib_chunk->kdata[idx] >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1154. return -EINVAL;
  1155. }
  1156. track->z_enabled = !!(ib_chunk->kdata[idx] & RADEON_Z_ENABLE);
  1157. break;
  1158. case RADEON_RB3D_ZSTENCILCNTL:
  1159. switch (ib_chunk->kdata[idx] & 0xf) {
  1160. case 0:
  1161. track->zb.cpp = 2;
  1162. break;
  1163. case 2:
  1164. case 3:
  1165. case 4:
  1166. case 5:
  1167. case 9:
  1168. case 11:
  1169. track->zb.cpp = 4;
  1170. break;
  1171. default:
  1172. break;
  1173. }
  1174. break;
  1175. case RADEON_RB3D_ZPASS_ADDR:
  1176. r = r100_cs_packet_next_reloc(p, &reloc);
  1177. if (r) {
  1178. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1179. idx, reg);
  1180. r100_cs_dump_packet(p, pkt);
  1181. return r;
  1182. }
  1183. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1184. break;
  1185. case RADEON_PP_CNTL:
  1186. {
  1187. uint32_t temp = ib_chunk->kdata[idx] >> 4;
  1188. for (i = 0; i < track->num_texture; i++)
  1189. track->textures[i].enabled = !!(temp & (1 << i));
  1190. }
  1191. break;
  1192. case RADEON_SE_VF_CNTL:
  1193. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1194. break;
  1195. case RADEON_SE_VTX_FMT:
  1196. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx]);
  1197. break;
  1198. case RADEON_PP_TEX_SIZE_0:
  1199. case RADEON_PP_TEX_SIZE_1:
  1200. case RADEON_PP_TEX_SIZE_2:
  1201. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1202. track->textures[i].width = (ib_chunk->kdata[idx] & RADEON_TEX_USIZE_MASK) + 1;
  1203. track->textures[i].height = ((ib_chunk->kdata[idx] & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1204. break;
  1205. case RADEON_PP_TEX_PITCH_0:
  1206. case RADEON_PP_TEX_PITCH_1:
  1207. case RADEON_PP_TEX_PITCH_2:
  1208. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1209. track->textures[i].pitch = ib_chunk->kdata[idx] + 32;
  1210. break;
  1211. case RADEON_PP_TXFILTER_0:
  1212. case RADEON_PP_TXFILTER_1:
  1213. case RADEON_PP_TXFILTER_2:
  1214. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1215. track->textures[i].num_levels = ((ib_chunk->kdata[idx] & RADEON_MAX_MIP_LEVEL_MASK)
  1216. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1217. tmp = (ib_chunk->kdata[idx] >> 23) & 0x7;
  1218. if (tmp == 2 || tmp == 6)
  1219. track->textures[i].roundup_w = false;
  1220. tmp = (ib_chunk->kdata[idx] >> 27) & 0x7;
  1221. if (tmp == 2 || tmp == 6)
  1222. track->textures[i].roundup_h = false;
  1223. break;
  1224. case RADEON_PP_TXFORMAT_0:
  1225. case RADEON_PP_TXFORMAT_1:
  1226. case RADEON_PP_TXFORMAT_2:
  1227. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1228. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_NON_POWER2) {
  1229. track->textures[i].use_pitch = 1;
  1230. } else {
  1231. track->textures[i].use_pitch = 0;
  1232. track->textures[i].width = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1233. track->textures[i].height = 1 << ((ib_chunk->kdata[idx] >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1234. }
  1235. if (ib_chunk->kdata[idx] & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1236. track->textures[i].tex_coord_type = 2;
  1237. switch ((ib_chunk->kdata[idx] & RADEON_TXFORMAT_FORMAT_MASK)) {
  1238. case RADEON_TXFORMAT_I8:
  1239. case RADEON_TXFORMAT_RGB332:
  1240. case RADEON_TXFORMAT_Y8:
  1241. track->textures[i].cpp = 1;
  1242. break;
  1243. case RADEON_TXFORMAT_AI88:
  1244. case RADEON_TXFORMAT_ARGB1555:
  1245. case RADEON_TXFORMAT_RGB565:
  1246. case RADEON_TXFORMAT_ARGB4444:
  1247. case RADEON_TXFORMAT_VYUY422:
  1248. case RADEON_TXFORMAT_YVYU422:
  1249. case RADEON_TXFORMAT_DXT1:
  1250. case RADEON_TXFORMAT_SHADOW16:
  1251. case RADEON_TXFORMAT_LDUDV655:
  1252. case RADEON_TXFORMAT_DUDV88:
  1253. track->textures[i].cpp = 2;
  1254. break;
  1255. case RADEON_TXFORMAT_ARGB8888:
  1256. case RADEON_TXFORMAT_RGBA8888:
  1257. case RADEON_TXFORMAT_DXT23:
  1258. case RADEON_TXFORMAT_DXT45:
  1259. case RADEON_TXFORMAT_SHADOW32:
  1260. case RADEON_TXFORMAT_LDUDUV8888:
  1261. track->textures[i].cpp = 4;
  1262. break;
  1263. }
  1264. track->textures[i].cube_info[4].width = 1 << ((ib_chunk->kdata[idx] >> 16) & 0xf);
  1265. track->textures[i].cube_info[4].height = 1 << ((ib_chunk->kdata[idx] >> 20) & 0xf);
  1266. break;
  1267. case RADEON_PP_CUBIC_FACES_0:
  1268. case RADEON_PP_CUBIC_FACES_1:
  1269. case RADEON_PP_CUBIC_FACES_2:
  1270. tmp = ib_chunk->kdata[idx];
  1271. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1272. for (face = 0; face < 4; face++) {
  1273. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1274. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1275. }
  1276. break;
  1277. default:
  1278. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1279. reg, idx);
  1280. return -EINVAL;
  1281. }
  1282. return 0;
  1283. }
  1284. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1285. struct radeon_cs_packet *pkt,
  1286. struct radeon_object *robj)
  1287. {
  1288. struct radeon_cs_chunk *ib_chunk;
  1289. unsigned idx;
  1290. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1291. idx = pkt->idx + 1;
  1292. if ((ib_chunk->kdata[idx+2] + 1) > radeon_object_size(robj)) {
  1293. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1294. "(need %u have %lu) !\n",
  1295. ib_chunk->kdata[idx+2] + 1,
  1296. radeon_object_size(robj));
  1297. return -EINVAL;
  1298. }
  1299. return 0;
  1300. }
  1301. static int r100_packet3_check(struct radeon_cs_parser *p,
  1302. struct radeon_cs_packet *pkt)
  1303. {
  1304. struct radeon_cs_chunk *ib_chunk;
  1305. struct radeon_cs_reloc *reloc;
  1306. struct r100_cs_track *track;
  1307. unsigned idx;
  1308. unsigned i, c;
  1309. volatile uint32_t *ib;
  1310. int r;
  1311. ib = p->ib->ptr;
  1312. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1313. idx = pkt->idx + 1;
  1314. track = (struct r100_cs_track *)p->track;
  1315. switch (pkt->opcode) {
  1316. case PACKET3_3D_LOAD_VBPNTR:
  1317. c = ib_chunk->kdata[idx++];
  1318. track->num_arrays = c;
  1319. for (i = 0; i < (c - 1); i += 2, idx += 3) {
  1320. r = r100_cs_packet_next_reloc(p, &reloc);
  1321. if (r) {
  1322. DRM_ERROR("No reloc for packet3 %d\n",
  1323. pkt->opcode);
  1324. r100_cs_dump_packet(p, pkt);
  1325. return r;
  1326. }
  1327. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1328. track->arrays[i + 0].robj = reloc->robj;
  1329. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1330. track->arrays[i + 0].esize &= 0x7F;
  1331. r = r100_cs_packet_next_reloc(p, &reloc);
  1332. if (r) {
  1333. DRM_ERROR("No reloc for packet3 %d\n",
  1334. pkt->opcode);
  1335. r100_cs_dump_packet(p, pkt);
  1336. return r;
  1337. }
  1338. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1339. track->arrays[i + 1].robj = reloc->robj;
  1340. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1341. track->arrays[i + 1].esize &= 0x7F;
  1342. }
  1343. if (c & 1) {
  1344. r = r100_cs_packet_next_reloc(p, &reloc);
  1345. if (r) {
  1346. DRM_ERROR("No reloc for packet3 %d\n",
  1347. pkt->opcode);
  1348. r100_cs_dump_packet(p, pkt);
  1349. return r;
  1350. }
  1351. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1352. track->arrays[i + 0].robj = reloc->robj;
  1353. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1354. track->arrays[i + 0].esize &= 0x7F;
  1355. }
  1356. break;
  1357. case PACKET3_INDX_BUFFER:
  1358. r = r100_cs_packet_next_reloc(p, &reloc);
  1359. if (r) {
  1360. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1361. r100_cs_dump_packet(p, pkt);
  1362. return r;
  1363. }
  1364. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1365. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1366. if (r) {
  1367. return r;
  1368. }
  1369. break;
  1370. case 0x23:
  1371. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1372. r = r100_cs_packet_next_reloc(p, &reloc);
  1373. if (r) {
  1374. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1375. r100_cs_dump_packet(p, pkt);
  1376. return r;
  1377. }
  1378. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1379. track->num_arrays = 1;
  1380. track->vtx_size = r100_get_vtx_size(ib_chunk->kdata[idx+2]);
  1381. track->arrays[0].robj = reloc->robj;
  1382. track->arrays[0].esize = track->vtx_size;
  1383. track->max_indx = ib_chunk->kdata[idx+1];
  1384. track->vap_vf_cntl = ib_chunk->kdata[idx+3];
  1385. track->immd_dwords = pkt->count - 1;
  1386. r = r100_cs_track_check(p->rdev, track);
  1387. if (r)
  1388. return r;
  1389. break;
  1390. case PACKET3_3D_DRAW_IMMD:
  1391. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1392. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1393. return -EINVAL;
  1394. }
  1395. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1396. track->immd_dwords = pkt->count - 1;
  1397. r = r100_cs_track_check(p->rdev, track);
  1398. if (r)
  1399. return r;
  1400. break;
  1401. /* triggers drawing using in-packet vertex data */
  1402. case PACKET3_3D_DRAW_IMMD_2:
  1403. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1404. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1405. return -EINVAL;
  1406. }
  1407. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1408. track->immd_dwords = pkt->count;
  1409. r = r100_cs_track_check(p->rdev, track);
  1410. if (r)
  1411. return r;
  1412. break;
  1413. /* triggers drawing using in-packet vertex data */
  1414. case PACKET3_3D_DRAW_VBUF_2:
  1415. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1416. r = r100_cs_track_check(p->rdev, track);
  1417. if (r)
  1418. return r;
  1419. break;
  1420. /* triggers drawing of vertex buffers setup elsewhere */
  1421. case PACKET3_3D_DRAW_INDX_2:
  1422. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1423. r = r100_cs_track_check(p->rdev, track);
  1424. if (r)
  1425. return r;
  1426. break;
  1427. /* triggers drawing using indices to vertex buffer */
  1428. case PACKET3_3D_DRAW_VBUF:
  1429. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1430. r = r100_cs_track_check(p->rdev, track);
  1431. if (r)
  1432. return r;
  1433. break;
  1434. /* triggers drawing of vertex buffers setup elsewhere */
  1435. case PACKET3_3D_DRAW_INDX:
  1436. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1437. r = r100_cs_track_check(p->rdev, track);
  1438. if (r)
  1439. return r;
  1440. break;
  1441. /* triggers drawing using indices to vertex buffer */
  1442. case PACKET3_NOP:
  1443. break;
  1444. default:
  1445. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1446. return -EINVAL;
  1447. }
  1448. return 0;
  1449. }
  1450. int r100_cs_parse(struct radeon_cs_parser *p)
  1451. {
  1452. struct radeon_cs_packet pkt;
  1453. struct r100_cs_track track;
  1454. int r;
  1455. r100_cs_track_clear(p->rdev, &track);
  1456. p->track = &track;
  1457. do {
  1458. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1459. if (r) {
  1460. return r;
  1461. }
  1462. p->idx += pkt.count + 2;
  1463. switch (pkt.type) {
  1464. case PACKET_TYPE0:
  1465. if (p->rdev->family >= CHIP_R200)
  1466. r = r100_cs_parse_packet0(p, &pkt,
  1467. p->rdev->config.r100.reg_safe_bm,
  1468. p->rdev->config.r100.reg_safe_bm_size,
  1469. &r200_packet0_check);
  1470. else
  1471. r = r100_cs_parse_packet0(p, &pkt,
  1472. p->rdev->config.r100.reg_safe_bm,
  1473. p->rdev->config.r100.reg_safe_bm_size,
  1474. &r100_packet0_check);
  1475. break;
  1476. case PACKET_TYPE2:
  1477. break;
  1478. case PACKET_TYPE3:
  1479. r = r100_packet3_check(p, &pkt);
  1480. break;
  1481. default:
  1482. DRM_ERROR("Unknown packet type %d !\n",
  1483. pkt.type);
  1484. return -EINVAL;
  1485. }
  1486. if (r) {
  1487. return r;
  1488. }
  1489. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1490. return 0;
  1491. }
  1492. /*
  1493. * Global GPU functions
  1494. */
  1495. void r100_errata(struct radeon_device *rdev)
  1496. {
  1497. rdev->pll_errata = 0;
  1498. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1499. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1500. }
  1501. if (rdev->family == CHIP_RV100 ||
  1502. rdev->family == CHIP_RS100 ||
  1503. rdev->family == CHIP_RS200) {
  1504. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1505. }
  1506. }
  1507. /* Wait for vertical sync on primary CRTC */
  1508. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1509. {
  1510. uint32_t crtc_gen_cntl, tmp;
  1511. int i;
  1512. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1513. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1514. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1515. return;
  1516. }
  1517. /* Clear the CRTC_VBLANK_SAVE bit */
  1518. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1519. for (i = 0; i < rdev->usec_timeout; i++) {
  1520. tmp = RREG32(RADEON_CRTC_STATUS);
  1521. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1522. return;
  1523. }
  1524. DRM_UDELAY(1);
  1525. }
  1526. }
  1527. /* Wait for vertical sync on secondary CRTC */
  1528. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1529. {
  1530. uint32_t crtc2_gen_cntl, tmp;
  1531. int i;
  1532. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1533. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1534. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1535. return;
  1536. /* Clear the CRTC_VBLANK_SAVE bit */
  1537. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1538. for (i = 0; i < rdev->usec_timeout; i++) {
  1539. tmp = RREG32(RADEON_CRTC2_STATUS);
  1540. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1541. return;
  1542. }
  1543. DRM_UDELAY(1);
  1544. }
  1545. }
  1546. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1547. {
  1548. unsigned i;
  1549. uint32_t tmp;
  1550. for (i = 0; i < rdev->usec_timeout; i++) {
  1551. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1552. if (tmp >= n) {
  1553. return 0;
  1554. }
  1555. DRM_UDELAY(1);
  1556. }
  1557. return -1;
  1558. }
  1559. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1560. {
  1561. unsigned i;
  1562. uint32_t tmp;
  1563. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1564. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1565. " Bad things might happen.\n");
  1566. }
  1567. for (i = 0; i < rdev->usec_timeout; i++) {
  1568. tmp = RREG32(RADEON_RBBM_STATUS);
  1569. if (!(tmp & (1 << 31))) {
  1570. return 0;
  1571. }
  1572. DRM_UDELAY(1);
  1573. }
  1574. return -1;
  1575. }
  1576. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1577. {
  1578. unsigned i;
  1579. uint32_t tmp;
  1580. for (i = 0; i < rdev->usec_timeout; i++) {
  1581. /* read MC_STATUS */
  1582. tmp = RREG32(0x0150);
  1583. if (tmp & (1 << 2)) {
  1584. return 0;
  1585. }
  1586. DRM_UDELAY(1);
  1587. }
  1588. return -1;
  1589. }
  1590. void r100_gpu_init(struct radeon_device *rdev)
  1591. {
  1592. /* TODO: anythings to do here ? pipes ? */
  1593. r100_hdp_reset(rdev);
  1594. }
  1595. void r100_hdp_reset(struct radeon_device *rdev)
  1596. {
  1597. uint32_t tmp;
  1598. tmp = RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL;
  1599. tmp |= (7 << 28);
  1600. WREG32(RADEON_HOST_PATH_CNTL, tmp | RADEON_HDP_SOFT_RESET | RADEON_HDP_READ_BUFFER_INVALIDATE);
  1601. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1602. udelay(200);
  1603. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1604. WREG32(RADEON_HOST_PATH_CNTL, tmp);
  1605. (void)RREG32(RADEON_HOST_PATH_CNTL);
  1606. }
  1607. int r100_rb2d_reset(struct radeon_device *rdev)
  1608. {
  1609. uint32_t tmp;
  1610. int i;
  1611. WREG32(RADEON_RBBM_SOFT_RESET, RADEON_SOFT_RESET_E2);
  1612. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  1613. udelay(200);
  1614. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  1615. /* Wait to prevent race in RBBM_STATUS */
  1616. mdelay(1);
  1617. for (i = 0; i < rdev->usec_timeout; i++) {
  1618. tmp = RREG32(RADEON_RBBM_STATUS);
  1619. if (!(tmp & (1 << 26))) {
  1620. DRM_INFO("RB2D reset succeed (RBBM_STATUS=0x%08X)\n",
  1621. tmp);
  1622. return 0;
  1623. }
  1624. DRM_UDELAY(1);
  1625. }
  1626. tmp = RREG32(RADEON_RBBM_STATUS);
  1627. DRM_ERROR("Failed to reset RB2D (RBBM_STATUS=0x%08X)!\n", tmp);
  1628. return -1;
  1629. }
  1630. int r100_gpu_reset(struct radeon_device *rdev)
  1631. {
  1632. uint32_t status;
  1633. /* reset order likely matter */
  1634. status = RREG32(RADEON_RBBM_STATUS);
  1635. /* reset HDP */
  1636. r100_hdp_reset(rdev);
  1637. /* reset rb2d */
  1638. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  1639. r100_rb2d_reset(rdev);
  1640. }
  1641. /* TODO: reset 3D engine */
  1642. /* reset CP */
  1643. status = RREG32(RADEON_RBBM_STATUS);
  1644. if (status & (1 << 16)) {
  1645. r100_cp_reset(rdev);
  1646. }
  1647. /* Check if GPU is idle */
  1648. status = RREG32(RADEON_RBBM_STATUS);
  1649. if (status & (1 << 31)) {
  1650. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  1651. return -1;
  1652. }
  1653. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  1654. return 0;
  1655. }
  1656. /*
  1657. * VRAM info
  1658. */
  1659. static void r100_vram_get_type(struct radeon_device *rdev)
  1660. {
  1661. uint32_t tmp;
  1662. rdev->mc.vram_is_ddr = false;
  1663. if (rdev->flags & RADEON_IS_IGP)
  1664. rdev->mc.vram_is_ddr = true;
  1665. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  1666. rdev->mc.vram_is_ddr = true;
  1667. if ((rdev->family == CHIP_RV100) ||
  1668. (rdev->family == CHIP_RS100) ||
  1669. (rdev->family == CHIP_RS200)) {
  1670. tmp = RREG32(RADEON_MEM_CNTL);
  1671. if (tmp & RV100_HALF_MODE) {
  1672. rdev->mc.vram_width = 32;
  1673. } else {
  1674. rdev->mc.vram_width = 64;
  1675. }
  1676. if (rdev->flags & RADEON_SINGLE_CRTC) {
  1677. rdev->mc.vram_width /= 4;
  1678. rdev->mc.vram_is_ddr = true;
  1679. }
  1680. } else if (rdev->family <= CHIP_RV280) {
  1681. tmp = RREG32(RADEON_MEM_CNTL);
  1682. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  1683. rdev->mc.vram_width = 128;
  1684. } else {
  1685. rdev->mc.vram_width = 64;
  1686. }
  1687. } else {
  1688. /* newer IGPs */
  1689. rdev->mc.vram_width = 128;
  1690. }
  1691. }
  1692. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  1693. {
  1694. u32 aper_size;
  1695. u8 byte;
  1696. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1697. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  1698. * that is has the 2nd generation multifunction PCI interface
  1699. */
  1700. if (rdev->family == CHIP_RV280 ||
  1701. rdev->family >= CHIP_RV350) {
  1702. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  1703. ~RADEON_HDP_APER_CNTL);
  1704. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  1705. return aper_size * 2;
  1706. }
  1707. /* Older cards have all sorts of funny issues to deal with. First
  1708. * check if it's a multifunction card by reading the PCI config
  1709. * header type... Limit those to one aperture size
  1710. */
  1711. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  1712. if (byte & 0x80) {
  1713. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  1714. DRM_INFO("Limiting VRAM to one aperture\n");
  1715. return aper_size;
  1716. }
  1717. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  1718. * have set it up. We don't write this as it's broken on some ASICs but
  1719. * we expect the BIOS to have done the right thing (might be too optimistic...)
  1720. */
  1721. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  1722. return aper_size * 2;
  1723. return aper_size;
  1724. }
  1725. void r100_vram_init_sizes(struct radeon_device *rdev)
  1726. {
  1727. u64 config_aper_size;
  1728. u32 accessible;
  1729. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  1730. if (rdev->flags & RADEON_IS_IGP) {
  1731. uint32_t tom;
  1732. /* read NB_TOM to get the amount of ram stolen for the GPU */
  1733. tom = RREG32(RADEON_NB_TOM);
  1734. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  1735. /* for IGPs we need to keep VRAM where it was put by the BIOS */
  1736. rdev->mc.vram_location = (tom & 0xffff) << 16;
  1737. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1738. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1739. } else {
  1740. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  1741. /* Some production boards of m6 will report 0
  1742. * if it's 8 MB
  1743. */
  1744. if (rdev->mc.real_vram_size == 0) {
  1745. rdev->mc.real_vram_size = 8192 * 1024;
  1746. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  1747. }
  1748. /* let driver place VRAM */
  1749. rdev->mc.vram_location = 0xFFFFFFFFUL;
  1750. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  1751. * Novell bug 204882 + along with lots of ubuntu ones */
  1752. if (config_aper_size > rdev->mc.real_vram_size)
  1753. rdev->mc.mc_vram_size = config_aper_size;
  1754. else
  1755. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  1756. }
  1757. /* work out accessible VRAM */
  1758. accessible = r100_get_accessible_vram(rdev);
  1759. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1760. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1761. if (accessible > rdev->mc.aper_size)
  1762. accessible = rdev->mc.aper_size;
  1763. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  1764. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  1765. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  1766. rdev->mc.real_vram_size = rdev->mc.aper_size;
  1767. }
  1768. void r100_vram_info(struct radeon_device *rdev)
  1769. {
  1770. r100_vram_get_type(rdev);
  1771. r100_vram_init_sizes(rdev);
  1772. }
  1773. /*
  1774. * Indirect registers accessor
  1775. */
  1776. void r100_pll_errata_after_index(struct radeon_device *rdev)
  1777. {
  1778. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  1779. return;
  1780. }
  1781. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  1782. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  1783. }
  1784. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  1785. {
  1786. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  1787. * or the chip could hang on a subsequent access
  1788. */
  1789. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  1790. udelay(5000);
  1791. }
  1792. /* This function is required to workaround a hardware bug in some (all?)
  1793. * revisions of the R300. This workaround should be called after every
  1794. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  1795. * may not be correct.
  1796. */
  1797. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  1798. uint32_t save, tmp;
  1799. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  1800. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  1801. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  1802. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  1803. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  1804. }
  1805. }
  1806. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  1807. {
  1808. uint32_t data;
  1809. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  1810. r100_pll_errata_after_index(rdev);
  1811. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  1812. r100_pll_errata_after_data(rdev);
  1813. return data;
  1814. }
  1815. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1816. {
  1817. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  1818. r100_pll_errata_after_index(rdev);
  1819. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  1820. r100_pll_errata_after_data(rdev);
  1821. }
  1822. int r100_init(struct radeon_device *rdev)
  1823. {
  1824. if (ASIC_IS_RN50(rdev)) {
  1825. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  1826. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  1827. } else if (rdev->family < CHIP_R200) {
  1828. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  1829. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  1830. } else {
  1831. return r200_init(rdev);
  1832. }
  1833. return 0;
  1834. }
  1835. /*
  1836. * Debugfs info
  1837. */
  1838. #if defined(CONFIG_DEBUG_FS)
  1839. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  1840. {
  1841. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1842. struct drm_device *dev = node->minor->dev;
  1843. struct radeon_device *rdev = dev->dev_private;
  1844. uint32_t reg, value;
  1845. unsigned i;
  1846. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  1847. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  1848. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1849. for (i = 0; i < 64; i++) {
  1850. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  1851. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  1852. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  1853. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  1854. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  1855. }
  1856. return 0;
  1857. }
  1858. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  1859. {
  1860. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1861. struct drm_device *dev = node->minor->dev;
  1862. struct radeon_device *rdev = dev->dev_private;
  1863. uint32_t rdp, wdp;
  1864. unsigned count, i, j;
  1865. radeon_ring_free_size(rdev);
  1866. rdp = RREG32(RADEON_CP_RB_RPTR);
  1867. wdp = RREG32(RADEON_CP_RB_WPTR);
  1868. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  1869. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1870. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  1871. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  1872. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  1873. seq_printf(m, "%u dwords in ring\n", count);
  1874. for (j = 0; j <= count; j++) {
  1875. i = (rdp + j) & rdev->cp.ptr_mask;
  1876. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  1877. }
  1878. return 0;
  1879. }
  1880. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  1881. {
  1882. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1883. struct drm_device *dev = node->minor->dev;
  1884. struct radeon_device *rdev = dev->dev_private;
  1885. uint32_t csq_stat, csq2_stat, tmp;
  1886. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  1887. unsigned i;
  1888. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  1889. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  1890. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  1891. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  1892. r_rptr = (csq_stat >> 0) & 0x3ff;
  1893. r_wptr = (csq_stat >> 10) & 0x3ff;
  1894. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  1895. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  1896. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  1897. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  1898. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  1899. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  1900. seq_printf(m, "Ring rptr %u\n", r_rptr);
  1901. seq_printf(m, "Ring wptr %u\n", r_wptr);
  1902. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  1903. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  1904. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  1905. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  1906. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  1907. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  1908. seq_printf(m, "Ring fifo:\n");
  1909. for (i = 0; i < 256; i++) {
  1910. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1911. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1912. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  1913. }
  1914. seq_printf(m, "Indirect1 fifo:\n");
  1915. for (i = 256; i <= 512; i++) {
  1916. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1917. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1918. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  1919. }
  1920. seq_printf(m, "Indirect2 fifo:\n");
  1921. for (i = 640; i < ib1_wptr; i++) {
  1922. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  1923. tmp = RREG32(RADEON_CP_CSQ_DATA);
  1924. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  1925. }
  1926. return 0;
  1927. }
  1928. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  1929. {
  1930. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1931. struct drm_device *dev = node->minor->dev;
  1932. struct radeon_device *rdev = dev->dev_private;
  1933. uint32_t tmp;
  1934. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  1935. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  1936. tmp = RREG32(RADEON_MC_FB_LOCATION);
  1937. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  1938. tmp = RREG32(RADEON_BUS_CNTL);
  1939. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  1940. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  1941. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  1942. tmp = RREG32(RADEON_AGP_BASE);
  1943. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  1944. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  1945. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  1946. tmp = RREG32(0x01D0);
  1947. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  1948. tmp = RREG32(RADEON_AIC_LO_ADDR);
  1949. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  1950. tmp = RREG32(RADEON_AIC_HI_ADDR);
  1951. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  1952. tmp = RREG32(0x01E4);
  1953. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  1954. return 0;
  1955. }
  1956. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  1957. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  1958. };
  1959. static struct drm_info_list r100_debugfs_cp_list[] = {
  1960. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  1961. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  1962. };
  1963. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  1964. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  1965. };
  1966. #endif
  1967. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  1968. {
  1969. #if defined(CONFIG_DEBUG_FS)
  1970. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  1971. #else
  1972. return 0;
  1973. #endif
  1974. }
  1975. int r100_debugfs_cp_init(struct radeon_device *rdev)
  1976. {
  1977. #if defined(CONFIG_DEBUG_FS)
  1978. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  1979. #else
  1980. return 0;
  1981. #endif
  1982. }
  1983. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  1984. {
  1985. #if defined(CONFIG_DEBUG_FS)
  1986. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  1987. #else
  1988. return 0;
  1989. #endif
  1990. }
  1991. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  1992. uint32_t tiling_flags, uint32_t pitch,
  1993. uint32_t offset, uint32_t obj_size)
  1994. {
  1995. int surf_index = reg * 16;
  1996. int flags = 0;
  1997. /* r100/r200 divide by 16 */
  1998. if (rdev->family < CHIP_R300)
  1999. flags = pitch / 16;
  2000. else
  2001. flags = pitch / 8;
  2002. if (rdev->family <= CHIP_RS200) {
  2003. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2004. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2005. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2006. if (tiling_flags & RADEON_TILING_MACRO)
  2007. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2008. } else if (rdev->family <= CHIP_RV280) {
  2009. if (tiling_flags & (RADEON_TILING_MACRO))
  2010. flags |= R200_SURF_TILE_COLOR_MACRO;
  2011. if (tiling_flags & RADEON_TILING_MICRO)
  2012. flags |= R200_SURF_TILE_COLOR_MICRO;
  2013. } else {
  2014. if (tiling_flags & RADEON_TILING_MACRO)
  2015. flags |= R300_SURF_TILE_MACRO;
  2016. if (tiling_flags & RADEON_TILING_MICRO)
  2017. flags |= R300_SURF_TILE_MICRO;
  2018. }
  2019. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2020. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2021. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2022. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2023. return 0;
  2024. }
  2025. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2026. {
  2027. int surf_index = reg * 16;
  2028. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2029. }
  2030. void r100_bandwidth_update(struct radeon_device *rdev)
  2031. {
  2032. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2033. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2034. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2035. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2036. fixed20_12 memtcas_ff[8] = {
  2037. fixed_init(1),
  2038. fixed_init(2),
  2039. fixed_init(3),
  2040. fixed_init(0),
  2041. fixed_init_half(1),
  2042. fixed_init_half(2),
  2043. fixed_init(0),
  2044. };
  2045. fixed20_12 memtcas_rs480_ff[8] = {
  2046. fixed_init(0),
  2047. fixed_init(1),
  2048. fixed_init(2),
  2049. fixed_init(3),
  2050. fixed_init(0),
  2051. fixed_init_half(1),
  2052. fixed_init_half(2),
  2053. fixed_init_half(3),
  2054. };
  2055. fixed20_12 memtcas2_ff[8] = {
  2056. fixed_init(0),
  2057. fixed_init(1),
  2058. fixed_init(2),
  2059. fixed_init(3),
  2060. fixed_init(4),
  2061. fixed_init(5),
  2062. fixed_init(6),
  2063. fixed_init(7),
  2064. };
  2065. fixed20_12 memtrbs[8] = {
  2066. fixed_init(1),
  2067. fixed_init_half(1),
  2068. fixed_init(2),
  2069. fixed_init_half(2),
  2070. fixed_init(3),
  2071. fixed_init_half(3),
  2072. fixed_init(4),
  2073. fixed_init_half(4)
  2074. };
  2075. fixed20_12 memtrbs_r4xx[8] = {
  2076. fixed_init(4),
  2077. fixed_init(5),
  2078. fixed_init(6),
  2079. fixed_init(7),
  2080. fixed_init(8),
  2081. fixed_init(9),
  2082. fixed_init(10),
  2083. fixed_init(11)
  2084. };
  2085. fixed20_12 min_mem_eff;
  2086. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2087. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2088. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2089. disp_drain_rate2, read_return_rate;
  2090. fixed20_12 time_disp1_drop_priority;
  2091. int c;
  2092. int cur_size = 16; /* in octawords */
  2093. int critical_point = 0, critical_point2;
  2094. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2095. int stop_req, max_stop_req;
  2096. struct drm_display_mode *mode1 = NULL;
  2097. struct drm_display_mode *mode2 = NULL;
  2098. uint32_t pixel_bytes1 = 0;
  2099. uint32_t pixel_bytes2 = 0;
  2100. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2101. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2102. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2103. }
  2104. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2105. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2106. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2107. }
  2108. min_mem_eff.full = rfixed_const_8(0);
  2109. /* get modes */
  2110. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2111. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2112. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2113. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2114. /* check crtc enables */
  2115. if (mode2)
  2116. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2117. if (mode1)
  2118. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2119. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2120. }
  2121. /*
  2122. * determine is there is enough bw for current mode
  2123. */
  2124. mclk_ff.full = rfixed_const(rdev->clock.default_mclk);
  2125. temp_ff.full = rfixed_const(100);
  2126. mclk_ff.full = rfixed_div(mclk_ff, temp_ff);
  2127. sclk_ff.full = rfixed_const(rdev->clock.default_sclk);
  2128. sclk_ff.full = rfixed_div(sclk_ff, temp_ff);
  2129. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2130. temp_ff.full = rfixed_const(temp);
  2131. mem_bw.full = rfixed_mul(mclk_ff, temp_ff);
  2132. pix_clk.full = 0;
  2133. pix_clk2.full = 0;
  2134. peak_disp_bw.full = 0;
  2135. if (mode1) {
  2136. temp_ff.full = rfixed_const(1000);
  2137. pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */
  2138. pix_clk.full = rfixed_div(pix_clk, temp_ff);
  2139. temp_ff.full = rfixed_const(pixel_bytes1);
  2140. peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff);
  2141. }
  2142. if (mode2) {
  2143. temp_ff.full = rfixed_const(1000);
  2144. pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */
  2145. pix_clk2.full = rfixed_div(pix_clk2, temp_ff);
  2146. temp_ff.full = rfixed_const(pixel_bytes2);
  2147. peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff);
  2148. }
  2149. mem_bw.full = rfixed_mul(mem_bw, min_mem_eff);
  2150. if (peak_disp_bw.full >= mem_bw.full) {
  2151. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2152. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2153. }
  2154. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2155. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2156. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2157. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2158. mem_trp = ((temp & 0x3)) + 1;
  2159. mem_tras = ((temp & 0x70) >> 4) + 1;
  2160. } else if (rdev->family == CHIP_R300 ||
  2161. rdev->family == CHIP_R350) { /* r300, r350 */
  2162. mem_trcd = (temp & 0x7) + 1;
  2163. mem_trp = ((temp >> 8) & 0x7) + 1;
  2164. mem_tras = ((temp >> 11) & 0xf) + 4;
  2165. } else if (rdev->family == CHIP_RV350 ||
  2166. rdev->family <= CHIP_RV380) {
  2167. /* rv3x0 */
  2168. mem_trcd = (temp & 0x7) + 3;
  2169. mem_trp = ((temp >> 8) & 0x7) + 3;
  2170. mem_tras = ((temp >> 11) & 0xf) + 6;
  2171. } else if (rdev->family == CHIP_R420 ||
  2172. rdev->family == CHIP_R423 ||
  2173. rdev->family == CHIP_RV410) {
  2174. /* r4xx */
  2175. mem_trcd = (temp & 0xf) + 3;
  2176. if (mem_trcd > 15)
  2177. mem_trcd = 15;
  2178. mem_trp = ((temp >> 8) & 0xf) + 3;
  2179. if (mem_trp > 15)
  2180. mem_trp = 15;
  2181. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2182. if (mem_tras > 31)
  2183. mem_tras = 31;
  2184. } else { /* RV200, R200 */
  2185. mem_trcd = (temp & 0x7) + 1;
  2186. mem_trp = ((temp >> 8) & 0x7) + 1;
  2187. mem_tras = ((temp >> 12) & 0xf) + 4;
  2188. }
  2189. /* convert to FF */
  2190. trcd_ff.full = rfixed_const(mem_trcd);
  2191. trp_ff.full = rfixed_const(mem_trp);
  2192. tras_ff.full = rfixed_const(mem_tras);
  2193. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2194. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2195. data = (temp & (7 << 20)) >> 20;
  2196. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2197. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2198. tcas_ff = memtcas_rs480_ff[data];
  2199. else
  2200. tcas_ff = memtcas_ff[data];
  2201. } else
  2202. tcas_ff = memtcas2_ff[data];
  2203. if (rdev->family == CHIP_RS400 ||
  2204. rdev->family == CHIP_RS480) {
  2205. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2206. data = (temp >> 23) & 0x7;
  2207. if (data < 5)
  2208. tcas_ff.full += rfixed_const(data);
  2209. }
  2210. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2211. /* on the R300, Tcas is included in Trbs.
  2212. */
  2213. temp = RREG32(RADEON_MEM_CNTL);
  2214. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2215. if (data == 1) {
  2216. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2217. temp = RREG32(R300_MC_IND_INDEX);
  2218. temp &= ~R300_MC_IND_ADDR_MASK;
  2219. temp |= R300_MC_READ_CNTL_CD_mcind;
  2220. WREG32(R300_MC_IND_INDEX, temp);
  2221. temp = RREG32(R300_MC_IND_DATA);
  2222. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2223. } else {
  2224. temp = RREG32(R300_MC_READ_CNTL_AB);
  2225. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2226. }
  2227. } else {
  2228. temp = RREG32(R300_MC_READ_CNTL_AB);
  2229. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2230. }
  2231. if (rdev->family == CHIP_RV410 ||
  2232. rdev->family == CHIP_R420 ||
  2233. rdev->family == CHIP_R423)
  2234. trbs_ff = memtrbs_r4xx[data];
  2235. else
  2236. trbs_ff = memtrbs[data];
  2237. tcas_ff.full += trbs_ff.full;
  2238. }
  2239. sclk_eff_ff.full = sclk_ff.full;
  2240. if (rdev->flags & RADEON_IS_AGP) {
  2241. fixed20_12 agpmode_ff;
  2242. agpmode_ff.full = rfixed_const(radeon_agpmode);
  2243. temp_ff.full = rfixed_const_666(16);
  2244. sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff);
  2245. }
  2246. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2247. if (ASIC_IS_R300(rdev)) {
  2248. sclk_delay_ff.full = rfixed_const(250);
  2249. } else {
  2250. if ((rdev->family == CHIP_RV100) ||
  2251. rdev->flags & RADEON_IS_IGP) {
  2252. if (rdev->mc.vram_is_ddr)
  2253. sclk_delay_ff.full = rfixed_const(41);
  2254. else
  2255. sclk_delay_ff.full = rfixed_const(33);
  2256. } else {
  2257. if (rdev->mc.vram_width == 128)
  2258. sclk_delay_ff.full = rfixed_const(57);
  2259. else
  2260. sclk_delay_ff.full = rfixed_const(41);
  2261. }
  2262. }
  2263. mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff);
  2264. if (rdev->mc.vram_is_ddr) {
  2265. if (rdev->mc.vram_width == 32) {
  2266. k1.full = rfixed_const(40);
  2267. c = 3;
  2268. } else {
  2269. k1.full = rfixed_const(20);
  2270. c = 1;
  2271. }
  2272. } else {
  2273. k1.full = rfixed_const(40);
  2274. c = 3;
  2275. }
  2276. temp_ff.full = rfixed_const(2);
  2277. mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff);
  2278. temp_ff.full = rfixed_const(c);
  2279. mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff);
  2280. temp_ff.full = rfixed_const(4);
  2281. mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff);
  2282. mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff);
  2283. mc_latency_mclk.full += k1.full;
  2284. mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff);
  2285. mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff);
  2286. /*
  2287. HW cursor time assuming worst case of full size colour cursor.
  2288. */
  2289. temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2290. temp_ff.full += trcd_ff.full;
  2291. if (temp_ff.full < tras_ff.full)
  2292. temp_ff.full = tras_ff.full;
  2293. cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff);
  2294. temp_ff.full = rfixed_const(cur_size);
  2295. cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff);
  2296. /*
  2297. Find the total latency for the display data.
  2298. */
  2299. disp_latency_overhead.full = rfixed_const(80);
  2300. disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff);
  2301. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2302. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2303. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2304. disp_latency.full = mc_latency_mclk.full;
  2305. else
  2306. disp_latency.full = mc_latency_sclk.full;
  2307. /* setup Max GRPH_STOP_REQ default value */
  2308. if (ASIC_IS_RV100(rdev))
  2309. max_stop_req = 0x5c;
  2310. else
  2311. max_stop_req = 0x7c;
  2312. if (mode1) {
  2313. /* CRTC1
  2314. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2315. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2316. */
  2317. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2318. if (stop_req > max_stop_req)
  2319. stop_req = max_stop_req;
  2320. /*
  2321. Find the drain rate of the display buffer.
  2322. */
  2323. temp_ff.full = rfixed_const((16/pixel_bytes1));
  2324. disp_drain_rate.full = rfixed_div(pix_clk, temp_ff);
  2325. /*
  2326. Find the critical point of the display buffer.
  2327. */
  2328. crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency);
  2329. crit_point_ff.full += rfixed_const_half(0);
  2330. critical_point = rfixed_trunc(crit_point_ff);
  2331. if (rdev->disp_priority == 2) {
  2332. critical_point = 0;
  2333. }
  2334. /*
  2335. The critical point should never be above max_stop_req-4. Setting
  2336. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2337. */
  2338. if (max_stop_req - critical_point < 4)
  2339. critical_point = 0;
  2340. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2341. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2342. critical_point = 0x10;
  2343. }
  2344. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2345. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2346. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2347. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2348. if ((rdev->family == CHIP_R350) &&
  2349. (stop_req > 0x15)) {
  2350. stop_req -= 0x10;
  2351. }
  2352. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2353. temp |= RADEON_GRPH_BUFFER_SIZE;
  2354. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2355. RADEON_GRPH_CRITICAL_AT_SOF |
  2356. RADEON_GRPH_STOP_CNTL);
  2357. /*
  2358. Write the result into the register.
  2359. */
  2360. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2361. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2362. #if 0
  2363. if ((rdev->family == CHIP_RS400) ||
  2364. (rdev->family == CHIP_RS480)) {
  2365. /* attempt to program RS400 disp regs correctly ??? */
  2366. temp = RREG32(RS400_DISP1_REG_CNTL);
  2367. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2368. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2369. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2370. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2371. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2372. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2373. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2374. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2375. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2376. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2377. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2378. }
  2379. #endif
  2380. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2381. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2382. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2383. }
  2384. if (mode2) {
  2385. u32 grph2_cntl;
  2386. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2387. if (stop_req > max_stop_req)
  2388. stop_req = max_stop_req;
  2389. /*
  2390. Find the drain rate of the display buffer.
  2391. */
  2392. temp_ff.full = rfixed_const((16/pixel_bytes2));
  2393. disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff);
  2394. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2395. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2396. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2397. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2398. if ((rdev->family == CHIP_R350) &&
  2399. (stop_req > 0x15)) {
  2400. stop_req -= 0x10;
  2401. }
  2402. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2403. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2404. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2405. RADEON_GRPH_CRITICAL_AT_SOF |
  2406. RADEON_GRPH_STOP_CNTL);
  2407. if ((rdev->family == CHIP_RS100) ||
  2408. (rdev->family == CHIP_RS200))
  2409. critical_point2 = 0;
  2410. else {
  2411. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2412. temp_ff.full = rfixed_const(temp);
  2413. temp_ff.full = rfixed_mul(mclk_ff, temp_ff);
  2414. if (sclk_ff.full < temp_ff.full)
  2415. temp_ff.full = sclk_ff.full;
  2416. read_return_rate.full = temp_ff.full;
  2417. if (mode1) {
  2418. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2419. time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff);
  2420. } else {
  2421. time_disp1_drop_priority.full = 0;
  2422. }
  2423. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2424. crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2);
  2425. crit_point_ff.full += rfixed_const_half(0);
  2426. critical_point2 = rfixed_trunc(crit_point_ff);
  2427. if (rdev->disp_priority == 2) {
  2428. critical_point2 = 0;
  2429. }
  2430. if (max_stop_req - critical_point2 < 4)
  2431. critical_point2 = 0;
  2432. }
  2433. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2434. /* some R300 cards have problem with this set to 0 */
  2435. critical_point2 = 0x10;
  2436. }
  2437. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2438. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2439. if ((rdev->family == CHIP_RS400) ||
  2440. (rdev->family == CHIP_RS480)) {
  2441. #if 0
  2442. /* attempt to program RS400 disp2 regs correctly ??? */
  2443. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2444. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2445. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2446. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2447. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2448. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2449. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2450. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2451. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2452. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2453. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2454. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2455. #endif
  2456. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2457. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2458. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2459. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2460. }
  2461. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2462. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2463. }
  2464. }
  2465. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2466. {
  2467. DRM_ERROR("pitch %d\n", t->pitch);
  2468. DRM_ERROR("width %d\n", t->width);
  2469. DRM_ERROR("height %d\n", t->height);
  2470. DRM_ERROR("num levels %d\n", t->num_levels);
  2471. DRM_ERROR("depth %d\n", t->txdepth);
  2472. DRM_ERROR("bpp %d\n", t->cpp);
  2473. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2474. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2475. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2476. }
  2477. static int r100_cs_track_cube(struct radeon_device *rdev,
  2478. struct r100_cs_track *track, unsigned idx)
  2479. {
  2480. unsigned face, w, h;
  2481. struct radeon_object *cube_robj;
  2482. unsigned long size;
  2483. for (face = 0; face < 5; face++) {
  2484. cube_robj = track->textures[idx].cube_info[face].robj;
  2485. w = track->textures[idx].cube_info[face].width;
  2486. h = track->textures[idx].cube_info[face].height;
  2487. size = w * h;
  2488. size *= track->textures[idx].cpp;
  2489. size += track->textures[idx].cube_info[face].offset;
  2490. if (size > radeon_object_size(cube_robj)) {
  2491. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2492. size, radeon_object_size(cube_robj));
  2493. r100_cs_track_texture_print(&track->textures[idx]);
  2494. return -1;
  2495. }
  2496. }
  2497. return 0;
  2498. }
  2499. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2500. struct r100_cs_track *track)
  2501. {
  2502. struct radeon_object *robj;
  2503. unsigned long size;
  2504. unsigned u, i, w, h;
  2505. int ret;
  2506. for (u = 0; u < track->num_texture; u++) {
  2507. if (!track->textures[u].enabled)
  2508. continue;
  2509. robj = track->textures[u].robj;
  2510. if (robj == NULL) {
  2511. DRM_ERROR("No texture bound to unit %u\n", u);
  2512. return -EINVAL;
  2513. }
  2514. size = 0;
  2515. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2516. if (track->textures[u].use_pitch) {
  2517. if (rdev->family < CHIP_R300)
  2518. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2519. else
  2520. w = track->textures[u].pitch / (1 << i);
  2521. } else {
  2522. w = track->textures[u].width / (1 << i);
  2523. if (rdev->family >= CHIP_RV515)
  2524. w |= track->textures[u].width_11;
  2525. if (track->textures[u].roundup_w)
  2526. w = roundup_pow_of_two(w);
  2527. }
  2528. h = track->textures[u].height / (1 << i);
  2529. if (rdev->family >= CHIP_RV515)
  2530. h |= track->textures[u].height_11;
  2531. if (track->textures[u].roundup_h)
  2532. h = roundup_pow_of_two(h);
  2533. size += w * h;
  2534. }
  2535. size *= track->textures[u].cpp;
  2536. switch (track->textures[u].tex_coord_type) {
  2537. case 0:
  2538. break;
  2539. case 1:
  2540. size *= (1 << track->textures[u].txdepth);
  2541. break;
  2542. case 2:
  2543. if (track->separate_cube) {
  2544. ret = r100_cs_track_cube(rdev, track, u);
  2545. if (ret)
  2546. return ret;
  2547. } else
  2548. size *= 6;
  2549. break;
  2550. default:
  2551. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2552. "%u\n", track->textures[u].tex_coord_type, u);
  2553. return -EINVAL;
  2554. }
  2555. if (size > radeon_object_size(robj)) {
  2556. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2557. "%lu\n", u, size, radeon_object_size(robj));
  2558. r100_cs_track_texture_print(&track->textures[u]);
  2559. return -EINVAL;
  2560. }
  2561. }
  2562. return 0;
  2563. }
  2564. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2565. {
  2566. unsigned i;
  2567. unsigned long size;
  2568. unsigned prim_walk;
  2569. unsigned nverts;
  2570. for (i = 0; i < track->num_cb; i++) {
  2571. if (track->cb[i].robj == NULL) {
  2572. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2573. return -EINVAL;
  2574. }
  2575. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2576. size += track->cb[i].offset;
  2577. if (size > radeon_object_size(track->cb[i].robj)) {
  2578. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2579. "(need %lu have %lu) !\n", i, size,
  2580. radeon_object_size(track->cb[i].robj));
  2581. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2582. i, track->cb[i].pitch, track->cb[i].cpp,
  2583. track->cb[i].offset, track->maxy);
  2584. return -EINVAL;
  2585. }
  2586. }
  2587. if (track->z_enabled) {
  2588. if (track->zb.robj == NULL) {
  2589. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2590. return -EINVAL;
  2591. }
  2592. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2593. size += track->zb.offset;
  2594. if (size > radeon_object_size(track->zb.robj)) {
  2595. DRM_ERROR("[drm] Buffer too small for z buffer "
  2596. "(need %lu have %lu) !\n", size,
  2597. radeon_object_size(track->zb.robj));
  2598. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2599. track->zb.pitch, track->zb.cpp,
  2600. track->zb.offset, track->maxy);
  2601. return -EINVAL;
  2602. }
  2603. }
  2604. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2605. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2606. switch (prim_walk) {
  2607. case 1:
  2608. for (i = 0; i < track->num_arrays; i++) {
  2609. size = track->arrays[i].esize * track->max_indx * 4;
  2610. if (track->arrays[i].robj == NULL) {
  2611. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2612. "bound\n", prim_walk, i);
  2613. return -EINVAL;
  2614. }
  2615. if (size > radeon_object_size(track->arrays[i].robj)) {
  2616. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2617. "have %lu dwords\n", prim_walk, i,
  2618. size >> 2,
  2619. radeon_object_size(track->arrays[i].robj) >> 2);
  2620. DRM_ERROR("Max indices %u\n", track->max_indx);
  2621. return -EINVAL;
  2622. }
  2623. }
  2624. break;
  2625. case 2:
  2626. for (i = 0; i < track->num_arrays; i++) {
  2627. size = track->arrays[i].esize * (nverts - 1) * 4;
  2628. if (track->arrays[i].robj == NULL) {
  2629. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2630. "bound\n", prim_walk, i);
  2631. return -EINVAL;
  2632. }
  2633. if (size > radeon_object_size(track->arrays[i].robj)) {
  2634. DRM_ERROR("(PW %u) Vertex array %u need %lu dwords "
  2635. "have %lu dwords\n", prim_walk, i, size >> 2,
  2636. radeon_object_size(track->arrays[i].robj) >> 2);
  2637. return -EINVAL;
  2638. }
  2639. }
  2640. break;
  2641. case 3:
  2642. size = track->vtx_size * nverts;
  2643. if (size != track->immd_dwords) {
  2644. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2645. track->immd_dwords, size);
  2646. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2647. nverts, track->vtx_size);
  2648. return -EINVAL;
  2649. }
  2650. break;
  2651. default:
  2652. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2653. prim_walk);
  2654. return -EINVAL;
  2655. }
  2656. return r100_cs_track_texture_check(rdev, track);
  2657. }
  2658. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2659. {
  2660. unsigned i, face;
  2661. if (rdev->family < CHIP_R300) {
  2662. track->num_cb = 1;
  2663. if (rdev->family <= CHIP_RS200)
  2664. track->num_texture = 3;
  2665. else
  2666. track->num_texture = 6;
  2667. track->maxy = 2048;
  2668. track->separate_cube = 1;
  2669. } else {
  2670. track->num_cb = 4;
  2671. track->num_texture = 16;
  2672. track->maxy = 4096;
  2673. track->separate_cube = 0;
  2674. }
  2675. for (i = 0; i < track->num_cb; i++) {
  2676. track->cb[i].robj = NULL;
  2677. track->cb[i].pitch = 8192;
  2678. track->cb[i].cpp = 16;
  2679. track->cb[i].offset = 0;
  2680. }
  2681. track->z_enabled = true;
  2682. track->zb.robj = NULL;
  2683. track->zb.pitch = 8192;
  2684. track->zb.cpp = 4;
  2685. track->zb.offset = 0;
  2686. track->vtx_size = 0x7F;
  2687. track->immd_dwords = 0xFFFFFFFFUL;
  2688. track->num_arrays = 11;
  2689. track->max_indx = 0x00FFFFFFUL;
  2690. for (i = 0; i < track->num_arrays; i++) {
  2691. track->arrays[i].robj = NULL;
  2692. track->arrays[i].esize = 0x7F;
  2693. }
  2694. for (i = 0; i < track->num_texture; i++) {
  2695. track->textures[i].pitch = 16536;
  2696. track->textures[i].width = 16536;
  2697. track->textures[i].height = 16536;
  2698. track->textures[i].width_11 = 1 << 11;
  2699. track->textures[i].height_11 = 1 << 11;
  2700. track->textures[i].num_levels = 12;
  2701. if (rdev->family <= CHIP_RS200) {
  2702. track->textures[i].tex_coord_type = 0;
  2703. track->textures[i].txdepth = 0;
  2704. } else {
  2705. track->textures[i].txdepth = 16;
  2706. track->textures[i].tex_coord_type = 1;
  2707. }
  2708. track->textures[i].cpp = 64;
  2709. track->textures[i].robj = NULL;
  2710. /* CS IB emission code makes sure texture unit are disabled */
  2711. track->textures[i].enabled = false;
  2712. track->textures[i].roundup_w = true;
  2713. track->textures[i].roundup_h = true;
  2714. if (track->separate_cube)
  2715. for (face = 0; face < 5; face++) {
  2716. track->textures[i].cube_info[face].robj = NULL;
  2717. track->textures[i].cube_info[face].width = 16536;
  2718. track->textures[i].cube_info[face].height = 16536;
  2719. track->textures[i].cube_info[face].offset = 0;
  2720. }
  2721. }
  2722. }