mach-mx27ads.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/platform_device.h>
  21. #include <linux/mtd/mtd.h>
  22. #include <linux/mtd/map.h>
  23. #include <linux/mtd/partitions.h>
  24. #include <linux/mtd/physmap.h>
  25. #include <linux/i2c.h>
  26. #include <linux/irq.h>
  27. #include <mach/common.h>
  28. #include <mach/hardware.h>
  29. #include <asm/mach-types.h>
  30. #include <asm/mach/arch.h>
  31. #include <asm/mach/time.h>
  32. #include <asm/mach/map.h>
  33. #include <mach/gpio.h>
  34. #include <mach/imx-uart.h>
  35. #include <mach/iomux-mx27.h>
  36. #include <mach/mxc_nand.h>
  37. #include <mach/i2c.h>
  38. #include <mach/imxfb.h>
  39. #include <mach/mmc.h>
  40. #include "devices.h"
  41. /*
  42. * Base address of PBC controller, CS4
  43. */
  44. #define PBC_BASE_ADDRESS 0xf4300000
  45. #define PBC_REG_ADDR(offset) (void __force __iomem *) \
  46. (PBC_BASE_ADDRESS + (offset))
  47. /* When the PBC address connection is fixed in h/w, defined as 1 */
  48. #define PBC_ADDR_SH 0
  49. /* Offsets for the PBC Controller register */
  50. /*
  51. * PBC Board version register offset
  52. */
  53. #define PBC_VERSION_REG PBC_REG_ADDR(0x00000 >> PBC_ADDR_SH)
  54. /*
  55. * PBC Board control register 1 set address.
  56. */
  57. #define PBC_BCTRL1_SET_REG PBC_REG_ADDR(0x00008 >> PBC_ADDR_SH)
  58. /*
  59. * PBC Board control register 1 clear address.
  60. */
  61. #define PBC_BCTRL1_CLEAR_REG PBC_REG_ADDR(0x0000C >> PBC_ADDR_SH)
  62. /* PBC Board Control Register 1 bit definitions */
  63. #define PBC_BCTRL1_LCDON 0x0800 /* Enable the LCD */
  64. /* to determine the correct external crystal reference */
  65. #define CKIH_27MHZ_BIT_SET (1 << 3)
  66. static unsigned int mx27ads_pins[] = {
  67. /* UART0 */
  68. PE12_PF_UART1_TXD,
  69. PE13_PF_UART1_RXD,
  70. PE14_PF_UART1_CTS,
  71. PE15_PF_UART1_RTS,
  72. /* UART1 */
  73. PE3_PF_UART2_CTS,
  74. PE4_PF_UART2_RTS,
  75. PE6_PF_UART2_TXD,
  76. PE7_PF_UART2_RXD,
  77. /* UART2 */
  78. PE8_PF_UART3_TXD,
  79. PE9_PF_UART3_RXD,
  80. PE10_PF_UART3_CTS,
  81. PE11_PF_UART3_RTS,
  82. /* UART3 */
  83. PB26_AF_UART4_RTS,
  84. PB28_AF_UART4_TXD,
  85. PB29_AF_UART4_CTS,
  86. PB31_AF_UART4_RXD,
  87. /* UART4 */
  88. PB18_AF_UART5_TXD,
  89. PB19_AF_UART5_RXD,
  90. PB20_AF_UART5_CTS,
  91. PB21_AF_UART5_RTS,
  92. /* UART5 */
  93. PB10_AF_UART6_TXD,
  94. PB12_AF_UART6_CTS,
  95. PB11_AF_UART6_RXD,
  96. PB13_AF_UART6_RTS,
  97. /* FEC */
  98. PD0_AIN_FEC_TXD0,
  99. PD1_AIN_FEC_TXD1,
  100. PD2_AIN_FEC_TXD2,
  101. PD3_AIN_FEC_TXD3,
  102. PD4_AOUT_FEC_RX_ER,
  103. PD5_AOUT_FEC_RXD1,
  104. PD6_AOUT_FEC_RXD2,
  105. PD7_AOUT_FEC_RXD3,
  106. PD8_AF_FEC_MDIO,
  107. PD9_AIN_FEC_MDC,
  108. PD10_AOUT_FEC_CRS,
  109. PD11_AOUT_FEC_TX_CLK,
  110. PD12_AOUT_FEC_RXD0,
  111. PD13_AOUT_FEC_RX_DV,
  112. PD14_AOUT_FEC_RX_CLK,
  113. PD15_AOUT_FEC_COL,
  114. PD16_AIN_FEC_TX_ER,
  115. PF23_AIN_FEC_TX_EN,
  116. /* I2C2 */
  117. PC5_PF_I2C2_SDA,
  118. PC6_PF_I2C2_SCL,
  119. /* FB */
  120. PA5_PF_LSCLK,
  121. PA6_PF_LD0,
  122. PA7_PF_LD1,
  123. PA8_PF_LD2,
  124. PA9_PF_LD3,
  125. PA10_PF_LD4,
  126. PA11_PF_LD5,
  127. PA12_PF_LD6,
  128. PA13_PF_LD7,
  129. PA14_PF_LD8,
  130. PA15_PF_LD9,
  131. PA16_PF_LD10,
  132. PA17_PF_LD11,
  133. PA18_PF_LD12,
  134. PA19_PF_LD13,
  135. PA20_PF_LD14,
  136. PA21_PF_LD15,
  137. PA22_PF_LD16,
  138. PA23_PF_LD17,
  139. PA24_PF_REV,
  140. PA25_PF_CLS,
  141. PA26_PF_PS,
  142. PA27_PF_SPL_SPR,
  143. PA28_PF_HSYNC,
  144. PA29_PF_VSYNC,
  145. PA30_PF_CONTRAST,
  146. PA31_PF_OE_ACD,
  147. /* OWIRE */
  148. PE16_AF_OWIRE,
  149. /* SDHC1*/
  150. PE18_PF_SD1_D0,
  151. PE19_PF_SD1_D1,
  152. PE20_PF_SD1_D2,
  153. PE21_PF_SD1_D3,
  154. PE22_PF_SD1_CMD,
  155. PE23_PF_SD1_CLK,
  156. /* SDHC2*/
  157. PB4_PF_SD2_D0,
  158. PB5_PF_SD2_D1,
  159. PB6_PF_SD2_D2,
  160. PB7_PF_SD2_D3,
  161. PB8_PF_SD2_CMD,
  162. PB9_PF_SD2_CLK,
  163. };
  164. static struct mxc_nand_platform_data mx27ads_nand_board_info = {
  165. .width = 1,
  166. .hw_ecc = 1,
  167. };
  168. /* ADS's NOR flash */
  169. static struct physmap_flash_data mx27ads_flash_data = {
  170. .width = 2,
  171. };
  172. static struct resource mx27ads_flash_resource = {
  173. .start = 0xc0000000,
  174. .end = 0xc0000000 + 0x02000000 - 1,
  175. .flags = IORESOURCE_MEM,
  176. };
  177. static struct platform_device mx27ads_nor_mtd_device = {
  178. .name = "physmap-flash",
  179. .id = 0,
  180. .dev = {
  181. .platform_data = &mx27ads_flash_data,
  182. },
  183. .num_resources = 1,
  184. .resource = &mx27ads_flash_resource,
  185. };
  186. static struct imxi2c_platform_data mx27ads_i2c_data = {
  187. .bitrate = 100000,
  188. };
  189. static struct i2c_board_info mx27ads_i2c_devices[] = {
  190. };
  191. void lcd_power(int on)
  192. {
  193. if (on)
  194. __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_SET_REG);
  195. else
  196. __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_CLEAR_REG);
  197. }
  198. static struct imx_fb_videomode mx27ads_modes[] = {
  199. {
  200. .mode = {
  201. .name = "Sharp-LQ035Q7",
  202. .refresh = 60,
  203. .xres = 240,
  204. .yres = 320,
  205. .pixclock = 188679, /* in ps (5.3MHz) */
  206. .hsync_len = 1,
  207. .left_margin = 9,
  208. .right_margin = 16,
  209. .vsync_len = 1,
  210. .upper_margin = 7,
  211. .lower_margin = 9,
  212. },
  213. .bpp = 16,
  214. .pcr = 0xFB008BC0,
  215. },
  216. };
  217. static struct imx_fb_platform_data mx27ads_fb_data = {
  218. .mode = mx27ads_modes,
  219. .num_modes = ARRAY_SIZE(mx27ads_modes),
  220. /*
  221. * - HSYNC active high
  222. * - VSYNC active high
  223. * - clk notenabled while idle
  224. * - clock inverted
  225. * - data not inverted
  226. * - data enable low active
  227. * - enable sharp mode
  228. */
  229. .pwmr = 0x00A903FF,
  230. .lscr1 = 0x00120300,
  231. .dmacr = 0x00020010,
  232. .lcd_power = lcd_power,
  233. };
  234. static int mx27ads_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
  235. void *data)
  236. {
  237. return request_irq(IRQ_GPIOE(21), detect_irq, IRQF_TRIGGER_RISING,
  238. "sdhc1-card-detect", data);
  239. }
  240. static int mx27ads_sdhc2_init(struct device *dev, irq_handler_t detect_irq,
  241. void *data)
  242. {
  243. return request_irq(IRQ_GPIOB(7), detect_irq, IRQF_TRIGGER_RISING,
  244. "sdhc2-card-detect", data);
  245. }
  246. static void mx27ads_sdhc1_exit(struct device *dev, void *data)
  247. {
  248. free_irq(IRQ_GPIOE(21), data);
  249. }
  250. static void mx27ads_sdhc2_exit(struct device *dev, void *data)
  251. {
  252. free_irq(IRQ_GPIOB(7), data);
  253. }
  254. static struct imxmmc_platform_data sdhc1_pdata = {
  255. .init = mx27ads_sdhc1_init,
  256. .exit = mx27ads_sdhc1_exit,
  257. };
  258. static struct imxmmc_platform_data sdhc2_pdata = {
  259. .init = mx27ads_sdhc2_init,
  260. .exit = mx27ads_sdhc2_exit,
  261. };
  262. static struct platform_device *platform_devices[] __initdata = {
  263. &mx27ads_nor_mtd_device,
  264. &mxc_fec_device,
  265. &mxc_w1_master_device,
  266. };
  267. static struct imxuart_platform_data uart_pdata[] = {
  268. {
  269. .flags = IMXUART_HAVE_RTSCTS,
  270. }, {
  271. .flags = IMXUART_HAVE_RTSCTS,
  272. }, {
  273. .flags = IMXUART_HAVE_RTSCTS,
  274. }, {
  275. .flags = IMXUART_HAVE_RTSCTS,
  276. }, {
  277. .flags = IMXUART_HAVE_RTSCTS,
  278. }, {
  279. .flags = IMXUART_HAVE_RTSCTS,
  280. },
  281. };
  282. static void __init mx27ads_board_init(void)
  283. {
  284. mxc_gpio_setup_multiple_pins(mx27ads_pins, ARRAY_SIZE(mx27ads_pins),
  285. "mx27ads");
  286. mxc_register_device(&imx2x_uart_device0, &uart_pdata[0]);
  287. mxc_register_device(&imx2x_uart_device1, &uart_pdata[1]);
  288. mxc_register_device(&imx2x_uart_device2, &uart_pdata[2]);
  289. mxc_register_device(&imx2x_uart_device3, &uart_pdata[3]);
  290. mxc_register_device(&imx2x_uart_device4, &uart_pdata[4]);
  291. mxc_register_device(&imx2x_uart_device5, &uart_pdata[5]);
  292. mxc_register_device(&imx27_nand_device, &mx27ads_nand_board_info);
  293. /* only the i2c master 1 is used on this CPU card */
  294. i2c_register_board_info(1, mx27ads_i2c_devices,
  295. ARRAY_SIZE(mx27ads_i2c_devices));
  296. mxc_register_device(&mxc_i2c_device1, &mx27ads_i2c_data);
  297. mxc_register_device(&mxc_fb_device, &mx27ads_fb_data);
  298. mxc_register_device(&mxc_sdhc_device0, &sdhc1_pdata);
  299. mxc_register_device(&mxc_sdhc_device1, &sdhc2_pdata);
  300. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  301. }
  302. static void __init mx27ads_timer_init(void)
  303. {
  304. unsigned long fref = 26000000;
  305. if ((__raw_readw(PBC_VERSION_REG) & CKIH_27MHZ_BIT_SET) == 0)
  306. fref = 27000000;
  307. mx27_clocks_init(fref);
  308. }
  309. static struct sys_timer mx27ads_timer = {
  310. .init = mx27ads_timer_init,
  311. };
  312. static struct map_desc mx27ads_io_desc[] __initdata = {
  313. {
  314. .virtual = PBC_BASE_ADDRESS,
  315. .pfn = __phys_to_pfn(MX27_CS4_BASE_ADDR),
  316. .length = SZ_1M,
  317. .type = MT_DEVICE,
  318. },
  319. };
  320. static void __init mx27ads_map_io(void)
  321. {
  322. mx27_map_io();
  323. iotable_init(mx27ads_io_desc, ARRAY_SIZE(mx27ads_io_desc));
  324. }
  325. MACHINE_START(MX27ADS, "Freescale i.MX27ADS")
  326. /* maintainer: Freescale Semiconductor, Inc. */
  327. .phys_io = MX27_AIPI_BASE_ADDR,
  328. .io_pg_offst = ((MX27_AIPI_BASE_ADDR_VIRT) >> 18) & 0xfffc,
  329. .boot_params = MX27_PHYS_OFFSET + 0x100,
  330. .map_io = mx27ads_map_io,
  331. .init_irq = mx27_init_irq,
  332. .init_machine = mx27ads_board_init,
  333. .timer = &mx27ads_timer,
  334. MACHINE_END