perf_event.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655
  1. #undef DEBUG
  2. /*
  3. * ARM performance counter support.
  4. *
  5. * Copyright (C) 2009 picoChip Designs, Ltd., Jamie Iles
  6. * Copyright (C) 2010 ARM Ltd., Will Deacon <will.deacon@arm.com>
  7. *
  8. * This code is based on the sparc64 perf event code, which is in turn based
  9. * on the x86 code. Callchain code is based on the ARM OProfile backtrace
  10. * code.
  11. */
  12. #define pr_fmt(fmt) "hw perfevents: " fmt
  13. #include <linux/kernel.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/uaccess.h>
  17. #include <asm/irq_regs.h>
  18. #include <asm/pmu.h>
  19. #include <asm/stacktrace.h>
  20. static int
  21. armpmu_map_cache_event(const unsigned (*cache_map)
  22. [PERF_COUNT_HW_CACHE_MAX]
  23. [PERF_COUNT_HW_CACHE_OP_MAX]
  24. [PERF_COUNT_HW_CACHE_RESULT_MAX],
  25. u64 config)
  26. {
  27. unsigned int cache_type, cache_op, cache_result, ret;
  28. cache_type = (config >> 0) & 0xff;
  29. if (cache_type >= PERF_COUNT_HW_CACHE_MAX)
  30. return -EINVAL;
  31. cache_op = (config >> 8) & 0xff;
  32. if (cache_op >= PERF_COUNT_HW_CACHE_OP_MAX)
  33. return -EINVAL;
  34. cache_result = (config >> 16) & 0xff;
  35. if (cache_result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
  36. return -EINVAL;
  37. ret = (int)(*cache_map)[cache_type][cache_op][cache_result];
  38. if (ret == CACHE_OP_UNSUPPORTED)
  39. return -ENOENT;
  40. return ret;
  41. }
  42. static int
  43. armpmu_map_hw_event(const unsigned (*event_map)[PERF_COUNT_HW_MAX], u64 config)
  44. {
  45. int mapping = (*event_map)[config];
  46. return mapping == HW_OP_UNSUPPORTED ? -ENOENT : mapping;
  47. }
  48. static int
  49. armpmu_map_raw_event(u32 raw_event_mask, u64 config)
  50. {
  51. return (int)(config & raw_event_mask);
  52. }
  53. int
  54. armpmu_map_event(struct perf_event *event,
  55. const unsigned (*event_map)[PERF_COUNT_HW_MAX],
  56. const unsigned (*cache_map)
  57. [PERF_COUNT_HW_CACHE_MAX]
  58. [PERF_COUNT_HW_CACHE_OP_MAX]
  59. [PERF_COUNT_HW_CACHE_RESULT_MAX],
  60. u32 raw_event_mask)
  61. {
  62. u64 config = event->attr.config;
  63. switch (event->attr.type) {
  64. case PERF_TYPE_HARDWARE:
  65. return armpmu_map_hw_event(event_map, config);
  66. case PERF_TYPE_HW_CACHE:
  67. return armpmu_map_cache_event(cache_map, config);
  68. case PERF_TYPE_RAW:
  69. return armpmu_map_raw_event(raw_event_mask, config);
  70. }
  71. return -ENOENT;
  72. }
  73. int
  74. armpmu_event_set_period(struct perf_event *event,
  75. struct hw_perf_event *hwc,
  76. int idx)
  77. {
  78. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  79. s64 left = local64_read(&hwc->period_left);
  80. s64 period = hwc->sample_period;
  81. int ret = 0;
  82. if (unlikely(left <= -period)) {
  83. left = period;
  84. local64_set(&hwc->period_left, left);
  85. hwc->last_period = period;
  86. ret = 1;
  87. }
  88. if (unlikely(left <= 0)) {
  89. left += period;
  90. local64_set(&hwc->period_left, left);
  91. hwc->last_period = period;
  92. ret = 1;
  93. }
  94. if (left > (s64)armpmu->max_period)
  95. left = armpmu->max_period;
  96. local64_set(&hwc->prev_count, (u64)-left);
  97. armpmu->write_counter(idx, (u64)(-left) & 0xffffffff);
  98. perf_event_update_userpage(event);
  99. return ret;
  100. }
  101. u64
  102. armpmu_event_update(struct perf_event *event,
  103. struct hw_perf_event *hwc,
  104. int idx)
  105. {
  106. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  107. u64 delta, prev_raw_count, new_raw_count;
  108. again:
  109. prev_raw_count = local64_read(&hwc->prev_count);
  110. new_raw_count = armpmu->read_counter(idx);
  111. if (local64_cmpxchg(&hwc->prev_count, prev_raw_count,
  112. new_raw_count) != prev_raw_count)
  113. goto again;
  114. delta = (new_raw_count - prev_raw_count) & armpmu->max_period;
  115. local64_add(delta, &event->count);
  116. local64_sub(delta, &hwc->period_left);
  117. return new_raw_count;
  118. }
  119. static void
  120. armpmu_read(struct perf_event *event)
  121. {
  122. struct hw_perf_event *hwc = &event->hw;
  123. /* Don't read disabled counters! */
  124. if (hwc->idx < 0)
  125. return;
  126. armpmu_event_update(event, hwc, hwc->idx);
  127. }
  128. static void
  129. armpmu_stop(struct perf_event *event, int flags)
  130. {
  131. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  132. struct hw_perf_event *hwc = &event->hw;
  133. /*
  134. * ARM pmu always has to update the counter, so ignore
  135. * PERF_EF_UPDATE, see comments in armpmu_start().
  136. */
  137. if (!(hwc->state & PERF_HES_STOPPED)) {
  138. armpmu->disable(hwc, hwc->idx);
  139. armpmu_event_update(event, hwc, hwc->idx);
  140. hwc->state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
  141. }
  142. }
  143. static void
  144. armpmu_start(struct perf_event *event, int flags)
  145. {
  146. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  147. struct hw_perf_event *hwc = &event->hw;
  148. /*
  149. * ARM pmu always has to reprogram the period, so ignore
  150. * PERF_EF_RELOAD, see the comment below.
  151. */
  152. if (flags & PERF_EF_RELOAD)
  153. WARN_ON_ONCE(!(hwc->state & PERF_HES_UPTODATE));
  154. hwc->state = 0;
  155. /*
  156. * Set the period again. Some counters can't be stopped, so when we
  157. * were stopped we simply disabled the IRQ source and the counter
  158. * may have been left counting. If we don't do this step then we may
  159. * get an interrupt too soon or *way* too late if the overflow has
  160. * happened since disabling.
  161. */
  162. armpmu_event_set_period(event, hwc, hwc->idx);
  163. armpmu->enable(hwc, hwc->idx);
  164. }
  165. static void
  166. armpmu_del(struct perf_event *event, int flags)
  167. {
  168. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  169. struct pmu_hw_events *hw_events = armpmu->get_hw_events();
  170. struct hw_perf_event *hwc = &event->hw;
  171. int idx = hwc->idx;
  172. WARN_ON(idx < 0);
  173. armpmu_stop(event, PERF_EF_UPDATE);
  174. hw_events->events[idx] = NULL;
  175. clear_bit(idx, hw_events->used_mask);
  176. perf_event_update_userpage(event);
  177. }
  178. static int
  179. armpmu_add(struct perf_event *event, int flags)
  180. {
  181. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  182. struct pmu_hw_events *hw_events = armpmu->get_hw_events();
  183. struct hw_perf_event *hwc = &event->hw;
  184. int idx;
  185. int err = 0;
  186. perf_pmu_disable(event->pmu);
  187. /* If we don't have a space for the counter then finish early. */
  188. idx = armpmu->get_event_idx(hw_events, hwc);
  189. if (idx < 0) {
  190. err = idx;
  191. goto out;
  192. }
  193. /*
  194. * If there is an event in the counter we are going to use then make
  195. * sure it is disabled.
  196. */
  197. event->hw.idx = idx;
  198. armpmu->disable(hwc, idx);
  199. hw_events->events[idx] = event;
  200. hwc->state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
  201. if (flags & PERF_EF_START)
  202. armpmu_start(event, PERF_EF_RELOAD);
  203. /* Propagate our changes to the userspace mapping. */
  204. perf_event_update_userpage(event);
  205. out:
  206. perf_pmu_enable(event->pmu);
  207. return err;
  208. }
  209. static int
  210. validate_event(struct pmu_hw_events *hw_events,
  211. struct perf_event *event)
  212. {
  213. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  214. struct hw_perf_event fake_event = event->hw;
  215. struct pmu *leader_pmu = event->group_leader->pmu;
  216. if (event->pmu != leader_pmu || event->state <= PERF_EVENT_STATE_OFF)
  217. return 1;
  218. return armpmu->get_event_idx(hw_events, &fake_event) >= 0;
  219. }
  220. static int
  221. validate_group(struct perf_event *event)
  222. {
  223. struct perf_event *sibling, *leader = event->group_leader;
  224. struct pmu_hw_events fake_pmu;
  225. DECLARE_BITMAP(fake_used_mask, ARMPMU_MAX_HWEVENTS);
  226. /*
  227. * Initialise the fake PMU. We only need to populate the
  228. * used_mask for the purposes of validation.
  229. */
  230. memset(fake_used_mask, 0, sizeof(fake_used_mask));
  231. fake_pmu.used_mask = fake_used_mask;
  232. if (!validate_event(&fake_pmu, leader))
  233. return -EINVAL;
  234. list_for_each_entry(sibling, &leader->sibling_list, group_entry) {
  235. if (!validate_event(&fake_pmu, sibling))
  236. return -EINVAL;
  237. }
  238. if (!validate_event(&fake_pmu, event))
  239. return -EINVAL;
  240. return 0;
  241. }
  242. static irqreturn_t armpmu_platform_irq(int irq, void *dev)
  243. {
  244. struct arm_pmu *armpmu = (struct arm_pmu *) dev;
  245. struct platform_device *plat_device = armpmu->plat_device;
  246. struct arm_pmu_platdata *plat = dev_get_platdata(&plat_device->dev);
  247. return plat->handle_irq(irq, dev, armpmu->handle_irq);
  248. }
  249. static void
  250. armpmu_release_hardware(struct arm_pmu *armpmu)
  251. {
  252. int i, irq, irqs;
  253. struct platform_device *pmu_device = armpmu->plat_device;
  254. irqs = min(pmu_device->num_resources, num_possible_cpus());
  255. for (i = 0; i < irqs; ++i) {
  256. if (!cpumask_test_and_clear_cpu(i, &armpmu->active_irqs))
  257. continue;
  258. irq = platform_get_irq(pmu_device, i);
  259. if (irq >= 0)
  260. free_irq(irq, armpmu);
  261. }
  262. pm_runtime_put_sync(&pmu_device->dev);
  263. }
  264. static int
  265. armpmu_reserve_hardware(struct arm_pmu *armpmu)
  266. {
  267. struct arm_pmu_platdata *plat;
  268. irq_handler_t handle_irq;
  269. int i, err, irq, irqs;
  270. struct platform_device *pmu_device = armpmu->plat_device;
  271. if (!pmu_device)
  272. return -ENODEV;
  273. plat = dev_get_platdata(&pmu_device->dev);
  274. if (plat && plat->handle_irq)
  275. handle_irq = armpmu_platform_irq;
  276. else
  277. handle_irq = armpmu->handle_irq;
  278. irqs = min(pmu_device->num_resources, num_possible_cpus());
  279. if (irqs < 1) {
  280. pr_err("no irqs for PMUs defined\n");
  281. return -ENODEV;
  282. }
  283. pm_runtime_get_sync(&pmu_device->dev);
  284. for (i = 0; i < irqs; ++i) {
  285. err = 0;
  286. irq = platform_get_irq(pmu_device, i);
  287. if (irq < 0)
  288. continue;
  289. /*
  290. * If we have a single PMU interrupt that we can't shift,
  291. * assume that we're running on a uniprocessor machine and
  292. * continue. Otherwise, continue without this interrupt.
  293. */
  294. if (irq_set_affinity(irq, cpumask_of(i)) && irqs > 1) {
  295. pr_warning("unable to set irq affinity (irq=%d, cpu=%u)\n",
  296. irq, i);
  297. continue;
  298. }
  299. err = request_irq(irq, handle_irq,
  300. IRQF_DISABLED | IRQF_NOBALANCING,
  301. "arm-pmu", armpmu);
  302. if (err) {
  303. pr_err("unable to request IRQ%d for ARM PMU counters\n",
  304. irq);
  305. armpmu_release_hardware(armpmu);
  306. return err;
  307. }
  308. cpumask_set_cpu(i, &armpmu->active_irqs);
  309. }
  310. return 0;
  311. }
  312. static void
  313. hw_perf_event_destroy(struct perf_event *event)
  314. {
  315. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  316. atomic_t *active_events = &armpmu->active_events;
  317. struct mutex *pmu_reserve_mutex = &armpmu->reserve_mutex;
  318. if (atomic_dec_and_mutex_lock(active_events, pmu_reserve_mutex)) {
  319. armpmu_release_hardware(armpmu);
  320. mutex_unlock(pmu_reserve_mutex);
  321. }
  322. }
  323. static int
  324. event_requires_mode_exclusion(struct perf_event_attr *attr)
  325. {
  326. return attr->exclude_idle || attr->exclude_user ||
  327. attr->exclude_kernel || attr->exclude_hv;
  328. }
  329. static int
  330. __hw_perf_event_init(struct perf_event *event)
  331. {
  332. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  333. struct hw_perf_event *hwc = &event->hw;
  334. int mapping, err;
  335. mapping = armpmu->map_event(event);
  336. if (mapping < 0) {
  337. pr_debug("event %x:%llx not supported\n", event->attr.type,
  338. event->attr.config);
  339. return mapping;
  340. }
  341. /*
  342. * We don't assign an index until we actually place the event onto
  343. * hardware. Use -1 to signify that we haven't decided where to put it
  344. * yet. For SMP systems, each core has it's own PMU so we can't do any
  345. * clever allocation or constraints checking at this point.
  346. */
  347. hwc->idx = -1;
  348. hwc->config_base = 0;
  349. hwc->config = 0;
  350. hwc->event_base = 0;
  351. /*
  352. * Check whether we need to exclude the counter from certain modes.
  353. */
  354. if ((!armpmu->set_event_filter ||
  355. armpmu->set_event_filter(hwc, &event->attr)) &&
  356. event_requires_mode_exclusion(&event->attr)) {
  357. pr_debug("ARM performance counters do not support "
  358. "mode exclusion\n");
  359. return -EOPNOTSUPP;
  360. }
  361. /*
  362. * Store the event encoding into the config_base field.
  363. */
  364. hwc->config_base |= (unsigned long)mapping;
  365. if (!hwc->sample_period) {
  366. /*
  367. * For non-sampling runs, limit the sample_period to half
  368. * of the counter width. That way, the new counter value
  369. * is far less likely to overtake the previous one unless
  370. * you have some serious IRQ latency issues.
  371. */
  372. hwc->sample_period = armpmu->max_period >> 1;
  373. hwc->last_period = hwc->sample_period;
  374. local64_set(&hwc->period_left, hwc->sample_period);
  375. }
  376. err = 0;
  377. if (event->group_leader != event) {
  378. err = validate_group(event);
  379. if (err)
  380. return -EINVAL;
  381. }
  382. return err;
  383. }
  384. static int armpmu_event_init(struct perf_event *event)
  385. {
  386. struct arm_pmu *armpmu = to_arm_pmu(event->pmu);
  387. int err = 0;
  388. atomic_t *active_events = &armpmu->active_events;
  389. /* does not support taken branch sampling */
  390. if (has_branch_stack(event))
  391. return -EOPNOTSUPP;
  392. if (armpmu->map_event(event) == -ENOENT)
  393. return -ENOENT;
  394. event->destroy = hw_perf_event_destroy;
  395. if (!atomic_inc_not_zero(active_events)) {
  396. mutex_lock(&armpmu->reserve_mutex);
  397. if (atomic_read(active_events) == 0)
  398. err = armpmu_reserve_hardware(armpmu);
  399. if (!err)
  400. atomic_inc(active_events);
  401. mutex_unlock(&armpmu->reserve_mutex);
  402. }
  403. if (err)
  404. return err;
  405. err = __hw_perf_event_init(event);
  406. if (err)
  407. hw_perf_event_destroy(event);
  408. return err;
  409. }
  410. static void armpmu_enable(struct pmu *pmu)
  411. {
  412. struct arm_pmu *armpmu = to_arm_pmu(pmu);
  413. struct pmu_hw_events *hw_events = armpmu->get_hw_events();
  414. int enabled = bitmap_weight(hw_events->used_mask, armpmu->num_events);
  415. if (enabled)
  416. armpmu->start();
  417. }
  418. static void armpmu_disable(struct pmu *pmu)
  419. {
  420. struct arm_pmu *armpmu = to_arm_pmu(pmu);
  421. armpmu->stop();
  422. }
  423. #ifdef CONFIG_PM_RUNTIME
  424. static int armpmu_runtime_resume(struct device *dev)
  425. {
  426. struct arm_pmu_platdata *plat = dev_get_platdata(dev);
  427. if (plat && plat->runtime_resume)
  428. return plat->runtime_resume(dev);
  429. return 0;
  430. }
  431. static int armpmu_runtime_suspend(struct device *dev)
  432. {
  433. struct arm_pmu_platdata *plat = dev_get_platdata(dev);
  434. if (plat && plat->runtime_suspend)
  435. return plat->runtime_suspend(dev);
  436. return 0;
  437. }
  438. #endif
  439. const struct dev_pm_ops armpmu_dev_pm_ops = {
  440. SET_RUNTIME_PM_OPS(armpmu_runtime_suspend, armpmu_runtime_resume, NULL)
  441. };
  442. static void __init armpmu_init(struct arm_pmu *armpmu)
  443. {
  444. atomic_set(&armpmu->active_events, 0);
  445. mutex_init(&armpmu->reserve_mutex);
  446. armpmu->pmu = (struct pmu) {
  447. .pmu_enable = armpmu_enable,
  448. .pmu_disable = armpmu_disable,
  449. .event_init = armpmu_event_init,
  450. .add = armpmu_add,
  451. .del = armpmu_del,
  452. .start = armpmu_start,
  453. .stop = armpmu_stop,
  454. .read = armpmu_read,
  455. };
  456. }
  457. int armpmu_register(struct arm_pmu *armpmu, char *name, int type)
  458. {
  459. armpmu_init(armpmu);
  460. pr_info("enabled with %s PMU driver, %d counters available\n",
  461. armpmu->name, armpmu->num_events);
  462. return perf_pmu_register(&armpmu->pmu, name, type);
  463. }
  464. /*
  465. * Callchain handling code.
  466. */
  467. /*
  468. * The registers we're interested in are at the end of the variable
  469. * length saved register structure. The fp points at the end of this
  470. * structure so the address of this struct is:
  471. * (struct frame_tail *)(xxx->fp)-1
  472. *
  473. * This code has been adapted from the ARM OProfile support.
  474. */
  475. struct frame_tail {
  476. struct frame_tail __user *fp;
  477. unsigned long sp;
  478. unsigned long lr;
  479. } __attribute__((packed));
  480. /*
  481. * Get the return address for a single stackframe and return a pointer to the
  482. * next frame tail.
  483. */
  484. static struct frame_tail __user *
  485. user_backtrace(struct frame_tail __user *tail,
  486. struct perf_callchain_entry *entry)
  487. {
  488. struct frame_tail buftail;
  489. /* Also check accessibility of one struct frame_tail beyond */
  490. if (!access_ok(VERIFY_READ, tail, sizeof(buftail)))
  491. return NULL;
  492. if (__copy_from_user_inatomic(&buftail, tail, sizeof(buftail)))
  493. return NULL;
  494. perf_callchain_store(entry, buftail.lr);
  495. /*
  496. * Frame pointers should strictly progress back up the stack
  497. * (towards higher addresses).
  498. */
  499. if (tail + 1 >= buftail.fp)
  500. return NULL;
  501. return buftail.fp - 1;
  502. }
  503. void
  504. perf_callchain_user(struct perf_callchain_entry *entry, struct pt_regs *regs)
  505. {
  506. struct frame_tail __user *tail;
  507. tail = (struct frame_tail __user *)regs->ARM_fp - 1;
  508. while ((entry->nr < PERF_MAX_STACK_DEPTH) &&
  509. tail && !((unsigned long)tail & 0x3))
  510. tail = user_backtrace(tail, entry);
  511. }
  512. /*
  513. * Gets called by walk_stackframe() for every stackframe. This will be called
  514. * whist unwinding the stackframe and is like a subroutine return so we use
  515. * the PC.
  516. */
  517. static int
  518. callchain_trace(struct stackframe *fr,
  519. void *data)
  520. {
  521. struct perf_callchain_entry *entry = data;
  522. perf_callchain_store(entry, fr->pc);
  523. return 0;
  524. }
  525. void
  526. perf_callchain_kernel(struct perf_callchain_entry *entry, struct pt_regs *regs)
  527. {
  528. struct stackframe fr;
  529. fr.fp = regs->ARM_fp;
  530. fr.sp = regs->ARM_sp;
  531. fr.lr = regs->ARM_lr;
  532. fr.pc = regs->ARM_pc;
  533. walk_stackframe(&fr, callchain_trace, entry);
  534. }