macb.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578
  1. /*
  2. * Atmel MACB Ethernet Controller driver
  3. *
  4. * Copyright (C) 2004-2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef _MACB_H
  11. #define _MACB_H
  12. /* MACB register offsets */
  13. #define MACB_NCR 0x0000
  14. #define MACB_NCFGR 0x0004
  15. #define MACB_NSR 0x0008
  16. #define MACB_TAR 0x000c /* AT91RM9200 only */
  17. #define MACB_TCR 0x0010 /* AT91RM9200 only */
  18. #define MACB_TSR 0x0014
  19. #define MACB_RBQP 0x0018
  20. #define MACB_TBQP 0x001c
  21. #define MACB_RSR 0x0020
  22. #define MACB_ISR 0x0024
  23. #define MACB_IER 0x0028
  24. #define MACB_IDR 0x002c
  25. #define MACB_IMR 0x0030
  26. #define MACB_MAN 0x0034
  27. #define MACB_PTR 0x0038
  28. #define MACB_PFR 0x003c
  29. #define MACB_FTO 0x0040
  30. #define MACB_SCF 0x0044
  31. #define MACB_MCF 0x0048
  32. #define MACB_FRO 0x004c
  33. #define MACB_FCSE 0x0050
  34. #define MACB_ALE 0x0054
  35. #define MACB_DTF 0x0058
  36. #define MACB_LCOL 0x005c
  37. #define MACB_EXCOL 0x0060
  38. #define MACB_TUND 0x0064
  39. #define MACB_CSE 0x0068
  40. #define MACB_RRE 0x006c
  41. #define MACB_ROVR 0x0070
  42. #define MACB_RSE 0x0074
  43. #define MACB_ELE 0x0078
  44. #define MACB_RJA 0x007c
  45. #define MACB_USF 0x0080
  46. #define MACB_STE 0x0084
  47. #define MACB_RLE 0x0088
  48. #define MACB_TPF 0x008c
  49. #define MACB_HRB 0x0090
  50. #define MACB_HRT 0x0094
  51. #define MACB_SA1B 0x0098
  52. #define MACB_SA1T 0x009c
  53. #define MACB_SA2B 0x00a0
  54. #define MACB_SA2T 0x00a4
  55. #define MACB_SA3B 0x00a8
  56. #define MACB_SA3T 0x00ac
  57. #define MACB_SA4B 0x00b0
  58. #define MACB_SA4T 0x00b4
  59. #define MACB_TID 0x00b8
  60. #define MACB_TPQ 0x00bc
  61. #define MACB_USRIO 0x00c0
  62. #define MACB_WOL 0x00c4
  63. #define MACB_MID 0x00fc
  64. /* GEM register offsets. */
  65. #define GEM_NCFGR 0x0004
  66. #define GEM_USRIO 0x000c
  67. #define GEM_DMACFG 0x0010
  68. #define GEM_HRB 0x0080
  69. #define GEM_HRT 0x0084
  70. #define GEM_SA1B 0x0088
  71. #define GEM_SA1T 0x008C
  72. #define GEM_OTX 0x0100
  73. #define GEM_DCFG1 0x0280
  74. #define GEM_DCFG2 0x0284
  75. #define GEM_DCFG3 0x0288
  76. #define GEM_DCFG4 0x028c
  77. #define GEM_DCFG5 0x0290
  78. #define GEM_DCFG6 0x0294
  79. #define GEM_DCFG7 0x0298
  80. /* Bitfields in NCR */
  81. #define MACB_LB_OFFSET 0
  82. #define MACB_LB_SIZE 1
  83. #define MACB_LLB_OFFSET 1
  84. #define MACB_LLB_SIZE 1
  85. #define MACB_RE_OFFSET 2
  86. #define MACB_RE_SIZE 1
  87. #define MACB_TE_OFFSET 3
  88. #define MACB_TE_SIZE 1
  89. #define MACB_MPE_OFFSET 4
  90. #define MACB_MPE_SIZE 1
  91. #define MACB_CLRSTAT_OFFSET 5
  92. #define MACB_CLRSTAT_SIZE 1
  93. #define MACB_INCSTAT_OFFSET 6
  94. #define MACB_INCSTAT_SIZE 1
  95. #define MACB_WESTAT_OFFSET 7
  96. #define MACB_WESTAT_SIZE 1
  97. #define MACB_BP_OFFSET 8
  98. #define MACB_BP_SIZE 1
  99. #define MACB_TSTART_OFFSET 9
  100. #define MACB_TSTART_SIZE 1
  101. #define MACB_THALT_OFFSET 10
  102. #define MACB_THALT_SIZE 1
  103. #define MACB_NCR_TPF_OFFSET 11
  104. #define MACB_NCR_TPF_SIZE 1
  105. #define MACB_TZQ_OFFSET 12
  106. #define MACB_TZQ_SIZE 1
  107. /* Bitfields in NCFGR */
  108. #define MACB_SPD_OFFSET 0
  109. #define MACB_SPD_SIZE 1
  110. #define MACB_FD_OFFSET 1
  111. #define MACB_FD_SIZE 1
  112. #define MACB_BIT_RATE_OFFSET 2
  113. #define MACB_BIT_RATE_SIZE 1
  114. #define MACB_JFRAME_OFFSET 3
  115. #define MACB_JFRAME_SIZE 1
  116. #define MACB_CAF_OFFSET 4
  117. #define MACB_CAF_SIZE 1
  118. #define MACB_NBC_OFFSET 5
  119. #define MACB_NBC_SIZE 1
  120. #define MACB_NCFGR_MTI_OFFSET 6
  121. #define MACB_NCFGR_MTI_SIZE 1
  122. #define MACB_UNI_OFFSET 7
  123. #define MACB_UNI_SIZE 1
  124. #define MACB_BIG_OFFSET 8
  125. #define MACB_BIG_SIZE 1
  126. #define MACB_EAE_OFFSET 9
  127. #define MACB_EAE_SIZE 1
  128. #define MACB_CLK_OFFSET 10
  129. #define MACB_CLK_SIZE 2
  130. #define MACB_RTY_OFFSET 12
  131. #define MACB_RTY_SIZE 1
  132. #define MACB_PAE_OFFSET 13
  133. #define MACB_PAE_SIZE 1
  134. #define MACB_RM9200_RMII_OFFSET 13 /* AT91RM9200 only */
  135. #define MACB_RM9200_RMII_SIZE 1 /* AT91RM9200 only */
  136. #define MACB_RBOF_OFFSET 14
  137. #define MACB_RBOF_SIZE 2
  138. #define MACB_RLCE_OFFSET 16
  139. #define MACB_RLCE_SIZE 1
  140. #define MACB_DRFCS_OFFSET 17
  141. #define MACB_DRFCS_SIZE 1
  142. #define MACB_EFRHD_OFFSET 18
  143. #define MACB_EFRHD_SIZE 1
  144. #define MACB_IRXFCS_OFFSET 19
  145. #define MACB_IRXFCS_SIZE 1
  146. /* GEM specific NCFGR bitfields. */
  147. #define GEM_GBE_OFFSET 10
  148. #define GEM_GBE_SIZE 1
  149. #define GEM_CLK_OFFSET 18
  150. #define GEM_CLK_SIZE 3
  151. #define GEM_DBW_OFFSET 21
  152. #define GEM_DBW_SIZE 2
  153. /* Constants for data bus width. */
  154. #define GEM_DBW32 0
  155. #define GEM_DBW64 1
  156. #define GEM_DBW128 2
  157. /* Bitfields in DMACFG. */
  158. #define GEM_RXBS_OFFSET 16
  159. #define GEM_RXBS_SIZE 8
  160. /* Bitfields in NSR */
  161. #define MACB_NSR_LINK_OFFSET 0
  162. #define MACB_NSR_LINK_SIZE 1
  163. #define MACB_MDIO_OFFSET 1
  164. #define MACB_MDIO_SIZE 1
  165. #define MACB_IDLE_OFFSET 2
  166. #define MACB_IDLE_SIZE 1
  167. /* Bitfields in TSR */
  168. #define MACB_UBR_OFFSET 0
  169. #define MACB_UBR_SIZE 1
  170. #define MACB_COL_OFFSET 1
  171. #define MACB_COL_SIZE 1
  172. #define MACB_TSR_RLE_OFFSET 2
  173. #define MACB_TSR_RLE_SIZE 1
  174. #define MACB_TGO_OFFSET 3
  175. #define MACB_TGO_SIZE 1
  176. #define MACB_BEX_OFFSET 4
  177. #define MACB_BEX_SIZE 1
  178. #define MACB_RM9200_BNQ_OFFSET 4 /* AT91RM9200 only */
  179. #define MACB_RM9200_BNQ_SIZE 1 /* AT91RM9200 only */
  180. #define MACB_COMP_OFFSET 5
  181. #define MACB_COMP_SIZE 1
  182. #define MACB_UND_OFFSET 6
  183. #define MACB_UND_SIZE 1
  184. /* Bitfields in RSR */
  185. #define MACB_BNA_OFFSET 0
  186. #define MACB_BNA_SIZE 1
  187. #define MACB_REC_OFFSET 1
  188. #define MACB_REC_SIZE 1
  189. #define MACB_OVR_OFFSET 2
  190. #define MACB_OVR_SIZE 1
  191. /* Bitfields in ISR/IER/IDR/IMR */
  192. #define MACB_MFD_OFFSET 0
  193. #define MACB_MFD_SIZE 1
  194. #define MACB_RCOMP_OFFSET 1
  195. #define MACB_RCOMP_SIZE 1
  196. #define MACB_RXUBR_OFFSET 2
  197. #define MACB_RXUBR_SIZE 1
  198. #define MACB_TXUBR_OFFSET 3
  199. #define MACB_TXUBR_SIZE 1
  200. #define MACB_ISR_TUND_OFFSET 4
  201. #define MACB_ISR_TUND_SIZE 1
  202. #define MACB_ISR_RLE_OFFSET 5
  203. #define MACB_ISR_RLE_SIZE 1
  204. #define MACB_TXERR_OFFSET 6
  205. #define MACB_TXERR_SIZE 1
  206. #define MACB_TCOMP_OFFSET 7
  207. #define MACB_TCOMP_SIZE 1
  208. #define MACB_ISR_LINK_OFFSET 9
  209. #define MACB_ISR_LINK_SIZE 1
  210. #define MACB_ISR_ROVR_OFFSET 10
  211. #define MACB_ISR_ROVR_SIZE 1
  212. #define MACB_HRESP_OFFSET 11
  213. #define MACB_HRESP_SIZE 1
  214. #define MACB_PFR_OFFSET 12
  215. #define MACB_PFR_SIZE 1
  216. #define MACB_PTZ_OFFSET 13
  217. #define MACB_PTZ_SIZE 1
  218. /* Bitfields in MAN */
  219. #define MACB_DATA_OFFSET 0
  220. #define MACB_DATA_SIZE 16
  221. #define MACB_CODE_OFFSET 16
  222. #define MACB_CODE_SIZE 2
  223. #define MACB_REGA_OFFSET 18
  224. #define MACB_REGA_SIZE 5
  225. #define MACB_PHYA_OFFSET 23
  226. #define MACB_PHYA_SIZE 5
  227. #define MACB_RW_OFFSET 28
  228. #define MACB_RW_SIZE 2
  229. #define MACB_SOF_OFFSET 30
  230. #define MACB_SOF_SIZE 2
  231. /* Bitfields in USRIO (AVR32) */
  232. #define MACB_MII_OFFSET 0
  233. #define MACB_MII_SIZE 1
  234. #define MACB_EAM_OFFSET 1
  235. #define MACB_EAM_SIZE 1
  236. #define MACB_TX_PAUSE_OFFSET 2
  237. #define MACB_TX_PAUSE_SIZE 1
  238. #define MACB_TX_PAUSE_ZERO_OFFSET 3
  239. #define MACB_TX_PAUSE_ZERO_SIZE 1
  240. /* Bitfields in USRIO (AT91) */
  241. #define MACB_RMII_OFFSET 0
  242. #define MACB_RMII_SIZE 1
  243. #define GEM_RGMII_OFFSET 0 /* GEM gigabit mode */
  244. #define GEM_RGMII_SIZE 1
  245. #define MACB_CLKEN_OFFSET 1
  246. #define MACB_CLKEN_SIZE 1
  247. /* Bitfields in WOL */
  248. #define MACB_IP_OFFSET 0
  249. #define MACB_IP_SIZE 16
  250. #define MACB_MAG_OFFSET 16
  251. #define MACB_MAG_SIZE 1
  252. #define MACB_ARP_OFFSET 17
  253. #define MACB_ARP_SIZE 1
  254. #define MACB_SA1_OFFSET 18
  255. #define MACB_SA1_SIZE 1
  256. #define MACB_WOL_MTI_OFFSET 19
  257. #define MACB_WOL_MTI_SIZE 1
  258. /* Bitfields in MID */
  259. #define MACB_IDNUM_OFFSET 16
  260. #define MACB_IDNUM_SIZE 16
  261. #define MACB_REV_OFFSET 0
  262. #define MACB_REV_SIZE 16
  263. /* Bitfields in DCFG1. */
  264. #define GEM_DBWDEF_OFFSET 25
  265. #define GEM_DBWDEF_SIZE 3
  266. /* Constants for CLK */
  267. #define MACB_CLK_DIV8 0
  268. #define MACB_CLK_DIV16 1
  269. #define MACB_CLK_DIV32 2
  270. #define MACB_CLK_DIV64 3
  271. /* GEM specific constants for CLK. */
  272. #define GEM_CLK_DIV8 0
  273. #define GEM_CLK_DIV16 1
  274. #define GEM_CLK_DIV32 2
  275. #define GEM_CLK_DIV48 3
  276. #define GEM_CLK_DIV64 4
  277. #define GEM_CLK_DIV96 5
  278. /* Constants for MAN register */
  279. #define MACB_MAN_SOF 1
  280. #define MACB_MAN_WRITE 1
  281. #define MACB_MAN_READ 2
  282. #define MACB_MAN_CODE 2
  283. /* Bit manipulation macros */
  284. #define MACB_BIT(name) \
  285. (1 << MACB_##name##_OFFSET)
  286. #define MACB_BF(name,value) \
  287. (((value) & ((1 << MACB_##name##_SIZE) - 1)) \
  288. << MACB_##name##_OFFSET)
  289. #define MACB_BFEXT(name,value)\
  290. (((value) >> MACB_##name##_OFFSET) \
  291. & ((1 << MACB_##name##_SIZE) - 1))
  292. #define MACB_BFINS(name,value,old) \
  293. (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \
  294. << MACB_##name##_OFFSET)) \
  295. | MACB_BF(name,value))
  296. #define GEM_BIT(name) \
  297. (1 << GEM_##name##_OFFSET)
  298. #define GEM_BF(name, value) \
  299. (((value) & ((1 << GEM_##name##_SIZE) - 1)) \
  300. << GEM_##name##_OFFSET)
  301. #define GEM_BFEXT(name, value)\
  302. (((value) >> GEM_##name##_OFFSET) \
  303. & ((1 << GEM_##name##_SIZE) - 1))
  304. #define GEM_BFINS(name, value, old) \
  305. (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \
  306. << GEM_##name##_OFFSET)) \
  307. | GEM_BF(name, value))
  308. /* Register access macros */
  309. #define macb_readl(port,reg) \
  310. __raw_readl((port)->regs + MACB_##reg)
  311. #define macb_writel(port,reg,value) \
  312. __raw_writel((value), (port)->regs + MACB_##reg)
  313. #define gem_readl(port, reg) \
  314. __raw_readl((port)->regs + GEM_##reg)
  315. #define gem_writel(port, reg, value) \
  316. __raw_writel((value), (port)->regs + GEM_##reg)
  317. /*
  318. * Conditional GEM/MACB macros. These perform the operation to the correct
  319. * register dependent on whether the device is a GEM or a MACB. For registers
  320. * and bitfields that are common across both devices, use macb_{read,write}l
  321. * to avoid the cost of the conditional.
  322. */
  323. #define macb_or_gem_writel(__bp, __reg, __value) \
  324. ({ \
  325. if (macb_is_gem((__bp))) \
  326. gem_writel((__bp), __reg, __value); \
  327. else \
  328. macb_writel((__bp), __reg, __value); \
  329. })
  330. #define macb_or_gem_readl(__bp, __reg) \
  331. ({ \
  332. u32 __v; \
  333. if (macb_is_gem((__bp))) \
  334. __v = gem_readl((__bp), __reg); \
  335. else \
  336. __v = macb_readl((__bp), __reg); \
  337. __v; \
  338. })
  339. /**
  340. * struct macb_dma_desc - Hardware DMA descriptor
  341. * @addr: DMA address of data buffer
  342. * @ctrl: Control and status bits
  343. */
  344. struct macb_dma_desc {
  345. u32 addr;
  346. u32 ctrl;
  347. };
  348. /* DMA descriptor bitfields */
  349. #define MACB_RX_USED_OFFSET 0
  350. #define MACB_RX_USED_SIZE 1
  351. #define MACB_RX_WRAP_OFFSET 1
  352. #define MACB_RX_WRAP_SIZE 1
  353. #define MACB_RX_WADDR_OFFSET 2
  354. #define MACB_RX_WADDR_SIZE 30
  355. #define MACB_RX_FRMLEN_OFFSET 0
  356. #define MACB_RX_FRMLEN_SIZE 12
  357. #define MACB_RX_OFFSET_OFFSET 12
  358. #define MACB_RX_OFFSET_SIZE 2
  359. #define MACB_RX_SOF_OFFSET 14
  360. #define MACB_RX_SOF_SIZE 1
  361. #define MACB_RX_EOF_OFFSET 15
  362. #define MACB_RX_EOF_SIZE 1
  363. #define MACB_RX_CFI_OFFSET 16
  364. #define MACB_RX_CFI_SIZE 1
  365. #define MACB_RX_VLAN_PRI_OFFSET 17
  366. #define MACB_RX_VLAN_PRI_SIZE 3
  367. #define MACB_RX_PRI_TAG_OFFSET 20
  368. #define MACB_RX_PRI_TAG_SIZE 1
  369. #define MACB_RX_VLAN_TAG_OFFSET 21
  370. #define MACB_RX_VLAN_TAG_SIZE 1
  371. #define MACB_RX_TYPEID_MATCH_OFFSET 22
  372. #define MACB_RX_TYPEID_MATCH_SIZE 1
  373. #define MACB_RX_SA4_MATCH_OFFSET 23
  374. #define MACB_RX_SA4_MATCH_SIZE 1
  375. #define MACB_RX_SA3_MATCH_OFFSET 24
  376. #define MACB_RX_SA3_MATCH_SIZE 1
  377. #define MACB_RX_SA2_MATCH_OFFSET 25
  378. #define MACB_RX_SA2_MATCH_SIZE 1
  379. #define MACB_RX_SA1_MATCH_OFFSET 26
  380. #define MACB_RX_SA1_MATCH_SIZE 1
  381. #define MACB_RX_EXT_MATCH_OFFSET 28
  382. #define MACB_RX_EXT_MATCH_SIZE 1
  383. #define MACB_RX_UHASH_MATCH_OFFSET 29
  384. #define MACB_RX_UHASH_MATCH_SIZE 1
  385. #define MACB_RX_MHASH_MATCH_OFFSET 30
  386. #define MACB_RX_MHASH_MATCH_SIZE 1
  387. #define MACB_RX_BROADCAST_OFFSET 31
  388. #define MACB_RX_BROADCAST_SIZE 1
  389. #define MACB_TX_FRMLEN_OFFSET 0
  390. #define MACB_TX_FRMLEN_SIZE 11
  391. #define MACB_TX_LAST_OFFSET 15
  392. #define MACB_TX_LAST_SIZE 1
  393. #define MACB_TX_NOCRC_OFFSET 16
  394. #define MACB_TX_NOCRC_SIZE 1
  395. #define MACB_TX_BUF_EXHAUSTED_OFFSET 27
  396. #define MACB_TX_BUF_EXHAUSTED_SIZE 1
  397. #define MACB_TX_UNDERRUN_OFFSET 28
  398. #define MACB_TX_UNDERRUN_SIZE 1
  399. #define MACB_TX_ERROR_OFFSET 29
  400. #define MACB_TX_ERROR_SIZE 1
  401. #define MACB_TX_WRAP_OFFSET 30
  402. #define MACB_TX_WRAP_SIZE 1
  403. #define MACB_TX_USED_OFFSET 31
  404. #define MACB_TX_USED_SIZE 1
  405. /**
  406. * struct macb_tx_skb - data about an skb which is being transmitted
  407. * @skb: skb currently being transmitted
  408. * @mapping: DMA address of the skb's data buffer
  409. */
  410. struct macb_tx_skb {
  411. struct sk_buff *skb;
  412. dma_addr_t mapping;
  413. };
  414. /*
  415. * Hardware-collected statistics. Used when updating the network
  416. * device stats by a periodic timer.
  417. */
  418. struct macb_stats {
  419. u32 rx_pause_frames;
  420. u32 tx_ok;
  421. u32 tx_single_cols;
  422. u32 tx_multiple_cols;
  423. u32 rx_ok;
  424. u32 rx_fcs_errors;
  425. u32 rx_align_errors;
  426. u32 tx_deferred;
  427. u32 tx_late_cols;
  428. u32 tx_excessive_cols;
  429. u32 tx_underruns;
  430. u32 tx_carrier_errors;
  431. u32 rx_resource_errors;
  432. u32 rx_overruns;
  433. u32 rx_symbol_errors;
  434. u32 rx_oversize_pkts;
  435. u32 rx_jabbers;
  436. u32 rx_undersize_pkts;
  437. u32 sqe_test_errors;
  438. u32 rx_length_mismatch;
  439. u32 tx_pause_frames;
  440. };
  441. struct gem_stats {
  442. u32 tx_octets_31_0;
  443. u32 tx_octets_47_32;
  444. u32 tx_frames;
  445. u32 tx_broadcast_frames;
  446. u32 tx_multicast_frames;
  447. u32 tx_pause_frames;
  448. u32 tx_64_byte_frames;
  449. u32 tx_65_127_byte_frames;
  450. u32 tx_128_255_byte_frames;
  451. u32 tx_256_511_byte_frames;
  452. u32 tx_512_1023_byte_frames;
  453. u32 tx_1024_1518_byte_frames;
  454. u32 tx_greater_than_1518_byte_frames;
  455. u32 tx_underrun;
  456. u32 tx_single_collision_frames;
  457. u32 tx_multiple_collision_frames;
  458. u32 tx_excessive_collisions;
  459. u32 tx_late_collisions;
  460. u32 tx_deferred_frames;
  461. u32 tx_carrier_sense_errors;
  462. u32 rx_octets_31_0;
  463. u32 rx_octets_47_32;
  464. u32 rx_frames;
  465. u32 rx_broadcast_frames;
  466. u32 rx_multicast_frames;
  467. u32 rx_pause_frames;
  468. u32 rx_64_byte_frames;
  469. u32 rx_65_127_byte_frames;
  470. u32 rx_128_255_byte_frames;
  471. u32 rx_256_511_byte_frames;
  472. u32 rx_512_1023_byte_frames;
  473. u32 rx_1024_1518_byte_frames;
  474. u32 rx_greater_than_1518_byte_frames;
  475. u32 rx_undersized_frames;
  476. u32 rx_oversize_frames;
  477. u32 rx_jabbers;
  478. u32 rx_frame_check_sequence_errors;
  479. u32 rx_length_field_frame_errors;
  480. u32 rx_symbol_errors;
  481. u32 rx_alignment_errors;
  482. u32 rx_resource_errors;
  483. u32 rx_overruns;
  484. u32 rx_ip_header_checksum_errors;
  485. u32 rx_tcp_checksum_errors;
  486. u32 rx_udp_checksum_errors;
  487. };
  488. struct macb {
  489. void __iomem *regs;
  490. unsigned int rx_tail;
  491. struct macb_dma_desc *rx_ring;
  492. void *rx_buffers;
  493. unsigned int tx_head, tx_tail;
  494. struct macb_dma_desc *tx_ring;
  495. struct macb_tx_skb *tx_skb;
  496. spinlock_t lock;
  497. struct platform_device *pdev;
  498. struct clk *pclk;
  499. struct clk *hclk;
  500. struct net_device *dev;
  501. struct napi_struct napi;
  502. struct net_device_stats stats;
  503. union {
  504. struct macb_stats macb;
  505. struct gem_stats gem;
  506. } hw_stats;
  507. dma_addr_t rx_ring_dma;
  508. dma_addr_t tx_ring_dma;
  509. dma_addr_t rx_buffers_dma;
  510. struct mii_bus *mii_bus;
  511. struct phy_device *phy_dev;
  512. unsigned int link;
  513. unsigned int speed;
  514. unsigned int duplex;
  515. phy_interface_t phy_interface;
  516. /* at91_private */
  517. struct macb_platform_data board_data; /* board-specific
  518. * configuration (shared with
  519. * macb for common data */
  520. /* Transmit */
  521. struct sk_buff *skb; /* holds skb until xmit interrupt completes */
  522. dma_addr_t skb_physaddr; /* phys addr from pci_map_single */
  523. int skb_length; /* saved skb length for pci_unmap_single */
  524. };
  525. extern const struct ethtool_ops macb_ethtool_ops;
  526. int macb_mii_init(struct macb *bp);
  527. int macb_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  528. void macb_set_rx_mode(struct net_device *dev);
  529. static inline bool macb_is_gem(struct macb *bp)
  530. {
  531. return MACB_BFEXT(IDNUM, macb_readl(bp, MID)) == 0x2;
  532. }
  533. #endif /* _MACB_H */