eeh.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /*
  2. * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
  3. * Copyright 2001-2012 IBM Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  18. */
  19. #ifndef _POWERPC_EEH_H
  20. #define _POWERPC_EEH_H
  21. #ifdef __KERNEL__
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/string.h>
  25. struct pci_dev;
  26. struct pci_bus;
  27. struct device_node;
  28. #ifdef CONFIG_EEH
  29. /*
  30. * The struct is used to trace PE related EEH functionality.
  31. * In theory, there will have one instance of the struct to
  32. * be created against particular PE. In nature, PEs corelate
  33. * to each other. the struct has to reflect that hierarchy in
  34. * order to easily pick up those affected PEs when one particular
  35. * PE has EEH errors.
  36. *
  37. * Also, one particular PE might be composed of PCI device, PCI
  38. * bus and its subordinate components. The struct also need ship
  39. * the information. Further more, one particular PE is only meaingful
  40. * in the corresponding PHB. Therefore, the root PEs should be created
  41. * against existing PHBs in on-to-one fashion.
  42. */
  43. #define EEH_PE_PHB 1 /* PHB PE */
  44. #define EEH_PE_DEVICE 2 /* Device PE */
  45. #define EEH_PE_BUS 3 /* Bus PE */
  46. #define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
  47. #define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
  48. struct eeh_pe {
  49. int type; /* PE type: PHB/Bus/Device */
  50. int state; /* PE EEH dependent mode */
  51. int config_addr; /* Traditional PCI address */
  52. int addr; /* PE configuration address */
  53. struct pci_controller *phb; /* Associated PHB */
  54. int check_count; /* Times of ignored error */
  55. int freeze_count; /* Times of froze up */
  56. int false_positives; /* Times of reported #ff's */
  57. struct eeh_pe *parent; /* Parent PE */
  58. struct list_head child_list; /* Link PE to the child list */
  59. struct list_head edevs; /* Link list of EEH devices */
  60. struct list_head child; /* Child PEs */
  61. };
  62. /*
  63. * The struct is used to trace EEH state for the associated
  64. * PCI device node or PCI device. In future, it might
  65. * represent PE as well so that the EEH device to form
  66. * another tree except the currently existing tree of PCI
  67. * buses and PCI devices
  68. */
  69. #define EEH_MODE_SUPPORTED (1<<0) /* EEH supported on the device */
  70. #define EEH_MODE_NOCHECK (1<<1) /* EEH check should be skipped */
  71. #define EEH_MODE_ISOLATED (1<<2) /* The device has been isolated */
  72. #define EEH_MODE_RECOVERING (1<<3) /* Recovering the device */
  73. #define EEH_MODE_IRQ_DISABLED (1<<4) /* Interrupt disabled */
  74. struct eeh_dev {
  75. int mode; /* EEH mode */
  76. int class_code; /* Class code of the device */
  77. int config_addr; /* Config address */
  78. int pe_config_addr; /* PE config address */
  79. int check_count; /* Times of ignored error */
  80. int freeze_count; /* Times of froze up */
  81. int false_positives; /* Times of reported #ff's */
  82. u32 config_space[16]; /* Saved PCI config space */
  83. struct eeh_pe *pe; /* Associated PE */
  84. struct list_head list; /* Form link list in the PE */
  85. struct pci_controller *phb; /* Associated PHB */
  86. struct device_node *dn; /* Associated device node */
  87. struct pci_dev *pdev; /* Associated PCI device */
  88. };
  89. static inline struct device_node *eeh_dev_to_of_node(struct eeh_dev *edev)
  90. {
  91. return edev->dn;
  92. }
  93. static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
  94. {
  95. return edev->pdev;
  96. }
  97. /*
  98. * The struct is used to trace the registered EEH operation
  99. * callback functions. Actually, those operation callback
  100. * functions are heavily platform dependent. That means the
  101. * platform should register its own EEH operation callback
  102. * functions before any EEH further operations.
  103. */
  104. #define EEH_OPT_DISABLE 0 /* EEH disable */
  105. #define EEH_OPT_ENABLE 1 /* EEH enable */
  106. #define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
  107. #define EEH_OPT_THAW_DMA 3 /* DMA enable */
  108. #define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
  109. #define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
  110. #define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
  111. #define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
  112. #define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
  113. #define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
  114. #define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
  115. #define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
  116. #define EEH_RESET_HOT 1 /* Hot reset */
  117. #define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
  118. #define EEH_LOG_TEMP 1 /* EEH temporary error log */
  119. #define EEH_LOG_PERM 2 /* EEH permanent error log */
  120. struct eeh_ops {
  121. char *name;
  122. int (*init)(void);
  123. int (*set_option)(struct device_node *dn, int option);
  124. int (*get_pe_addr)(struct device_node *dn);
  125. int (*get_state)(struct device_node *dn, int *state);
  126. int (*reset)(struct device_node *dn, int option);
  127. int (*wait_state)(struct device_node *dn, int max_wait);
  128. int (*get_log)(struct device_node *dn, int severity, char *drv_log, unsigned long len);
  129. int (*configure_bridge)(struct device_node *dn);
  130. int (*read_config)(struct device_node *dn, int where, int size, u32 *val);
  131. int (*write_config)(struct device_node *dn, int where, int size, u32 val);
  132. };
  133. extern struct eeh_ops *eeh_ops;
  134. extern int eeh_subsystem_enabled;
  135. extern struct mutex eeh_mutex;
  136. static inline void eeh_lock(void)
  137. {
  138. mutex_lock(&eeh_mutex);
  139. }
  140. static inline void eeh_unlock(void)
  141. {
  142. mutex_unlock(&eeh_mutex);
  143. }
  144. /*
  145. * Max number of EEH freezes allowed before we consider the device
  146. * to be permanently disabled.
  147. */
  148. #define EEH_MAX_ALLOWED_FREEZES 5
  149. int __devinit eeh_phb_pe_create(struct pci_controller *phb);
  150. void * __devinit eeh_dev_init(struct device_node *dn, void *data);
  151. void __devinit eeh_dev_phb_init_dynamic(struct pci_controller *phb);
  152. int __init eeh_ops_register(struct eeh_ops *ops);
  153. int __exit eeh_ops_unregister(const char *name);
  154. unsigned long eeh_check_failure(const volatile void __iomem *token,
  155. unsigned long val);
  156. int eeh_dn_check_failure(struct device_node *dn, struct pci_dev *dev);
  157. void __init pci_addr_cache_build(void);
  158. void eeh_add_device_tree_early(struct device_node *);
  159. void eeh_add_device_tree_late(struct pci_bus *);
  160. void eeh_remove_bus_device(struct pci_dev *);
  161. /**
  162. * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
  163. *
  164. * If this macro yields TRUE, the caller relays to eeh_check_failure()
  165. * which does further tests out of line.
  166. */
  167. #define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_subsystem_enabled)
  168. /*
  169. * Reads from a device which has been isolated by EEH will return
  170. * all 1s. This macro gives an all-1s value of the given size (in
  171. * bytes: 1, 2, or 4) for comparing with the result of a read.
  172. */
  173. #define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
  174. #else /* !CONFIG_EEH */
  175. static inline void *eeh_dev_init(struct device_node *dn, void *data)
  176. {
  177. return NULL;
  178. }
  179. static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
  180. static inline unsigned long eeh_check_failure(const volatile void __iomem *token, unsigned long val)
  181. {
  182. return val;
  183. }
  184. static inline int eeh_dn_check_failure(struct device_node *dn, struct pci_dev *dev)
  185. {
  186. return 0;
  187. }
  188. static inline void pci_addr_cache_build(void) { }
  189. static inline void eeh_add_device_tree_early(struct device_node *dn) { }
  190. static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
  191. static inline void eeh_remove_bus_device(struct pci_dev *dev) { }
  192. static inline void eeh_lock(void) { }
  193. static inline void eeh_unlock(void) { }
  194. #define EEH_POSSIBLE_ERROR(val, type) (0)
  195. #define EEH_IO_ERROR_VALUE(size) (-1UL)
  196. #endif /* CONFIG_EEH */
  197. #ifdef CONFIG_PPC64
  198. /*
  199. * MMIO read/write operations with EEH support.
  200. */
  201. static inline u8 eeh_readb(const volatile void __iomem *addr)
  202. {
  203. u8 val = in_8(addr);
  204. if (EEH_POSSIBLE_ERROR(val, u8))
  205. return eeh_check_failure(addr, val);
  206. return val;
  207. }
  208. static inline u16 eeh_readw(const volatile void __iomem *addr)
  209. {
  210. u16 val = in_le16(addr);
  211. if (EEH_POSSIBLE_ERROR(val, u16))
  212. return eeh_check_failure(addr, val);
  213. return val;
  214. }
  215. static inline u32 eeh_readl(const volatile void __iomem *addr)
  216. {
  217. u32 val = in_le32(addr);
  218. if (EEH_POSSIBLE_ERROR(val, u32))
  219. return eeh_check_failure(addr, val);
  220. return val;
  221. }
  222. static inline u64 eeh_readq(const volatile void __iomem *addr)
  223. {
  224. u64 val = in_le64(addr);
  225. if (EEH_POSSIBLE_ERROR(val, u64))
  226. return eeh_check_failure(addr, val);
  227. return val;
  228. }
  229. static inline u16 eeh_readw_be(const volatile void __iomem *addr)
  230. {
  231. u16 val = in_be16(addr);
  232. if (EEH_POSSIBLE_ERROR(val, u16))
  233. return eeh_check_failure(addr, val);
  234. return val;
  235. }
  236. static inline u32 eeh_readl_be(const volatile void __iomem *addr)
  237. {
  238. u32 val = in_be32(addr);
  239. if (EEH_POSSIBLE_ERROR(val, u32))
  240. return eeh_check_failure(addr, val);
  241. return val;
  242. }
  243. static inline u64 eeh_readq_be(const volatile void __iomem *addr)
  244. {
  245. u64 val = in_be64(addr);
  246. if (EEH_POSSIBLE_ERROR(val, u64))
  247. return eeh_check_failure(addr, val);
  248. return val;
  249. }
  250. static inline void eeh_memcpy_fromio(void *dest, const
  251. volatile void __iomem *src,
  252. unsigned long n)
  253. {
  254. _memcpy_fromio(dest, src, n);
  255. /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
  256. * were copied. Check all four bytes.
  257. */
  258. if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
  259. eeh_check_failure(src, *((u32 *)(dest + n - 4)));
  260. }
  261. /* in-string eeh macros */
  262. static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
  263. int ns)
  264. {
  265. _insb(addr, buf, ns);
  266. if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
  267. eeh_check_failure(addr, *(u8*)buf);
  268. }
  269. static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
  270. int ns)
  271. {
  272. _insw(addr, buf, ns);
  273. if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
  274. eeh_check_failure(addr, *(u16*)buf);
  275. }
  276. static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
  277. int nl)
  278. {
  279. _insl(addr, buf, nl);
  280. if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
  281. eeh_check_failure(addr, *(u32*)buf);
  282. }
  283. #endif /* CONFIG_PPC64 */
  284. #endif /* __KERNEL__ */
  285. #endif /* _POWERPC_EEH_H */