tlv320aic3x.c 44 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381
  1. /*
  2. * ALSA SoC TLV320AIC3X codec driver
  3. *
  4. * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
  5. * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
  6. *
  7. * Based on sound/soc/codecs/wm8753.c by Liam Girdwood
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * Notes:
  14. * The AIC3X is a driver for a low power stereo audio
  15. * codecs aic31, aic32, aic33.
  16. *
  17. * It supports full aic33 codec functionality.
  18. * The compatibility with aic32, aic31 is as follows:
  19. * aic32 | aic31
  20. * ---------------------------------------
  21. * MONO_LOUT -> N/A | MONO_LOUT -> N/A
  22. * | IN1L -> LINE1L
  23. * | IN1R -> LINE1R
  24. * | IN2L -> LINE2L
  25. * | IN2R -> LINE2R
  26. * | MIC3L/R -> N/A
  27. * truncated internal functionality in
  28. * accordance with documentation
  29. * ---------------------------------------
  30. *
  31. * Hence the machine layer should disable unsupported inputs/outputs by
  32. * snd_soc_dapm_disable_pin(codec, "MONO_LOUT"), etc.
  33. */
  34. #include <linux/module.h>
  35. #include <linux/moduleparam.h>
  36. #include <linux/init.h>
  37. #include <linux/delay.h>
  38. #include <linux/pm.h>
  39. #include <linux/i2c.h>
  40. #include <linux/platform_device.h>
  41. #include <sound/core.h>
  42. #include <sound/pcm.h>
  43. #include <sound/pcm_params.h>
  44. #include <sound/soc.h>
  45. #include <sound/soc-dapm.h>
  46. #include <sound/initval.h>
  47. #include "tlv320aic3x.h"
  48. #define AIC3X_VERSION "0.2"
  49. /* codec private data */
  50. struct aic3x_priv {
  51. unsigned int sysclk;
  52. int master;
  53. };
  54. /*
  55. * AIC3X register cache
  56. * We can't read the AIC3X register space when we are
  57. * using 2 wire for device control, so we cache them instead.
  58. * There is no point in caching the reset register
  59. */
  60. static const u8 aic3x_reg[AIC3X_CACHEREGNUM] = {
  61. 0x00, 0x00, 0x00, 0x10, /* 0 */
  62. 0x04, 0x00, 0x00, 0x00, /* 4 */
  63. 0x00, 0x00, 0x00, 0x01, /* 8 */
  64. 0x00, 0x00, 0x00, 0x80, /* 12 */
  65. 0x80, 0xff, 0xff, 0x78, /* 16 */
  66. 0x78, 0x78, 0x78, 0x78, /* 20 */
  67. 0x78, 0x00, 0x00, 0xfe, /* 24 */
  68. 0x00, 0x00, 0xfe, 0x00, /* 28 */
  69. 0x18, 0x18, 0x00, 0x00, /* 32 */
  70. 0x00, 0x00, 0x00, 0x00, /* 36 */
  71. 0x00, 0x00, 0x00, 0x80, /* 40 */
  72. 0x80, 0x00, 0x00, 0x00, /* 44 */
  73. 0x00, 0x00, 0x00, 0x04, /* 48 */
  74. 0x00, 0x00, 0x00, 0x00, /* 52 */
  75. 0x00, 0x00, 0x04, 0x00, /* 56 */
  76. 0x00, 0x00, 0x00, 0x00, /* 60 */
  77. 0x00, 0x04, 0x00, 0x00, /* 64 */
  78. 0x00, 0x00, 0x00, 0x00, /* 68 */
  79. 0x04, 0x00, 0x00, 0x00, /* 72 */
  80. 0x00, 0x00, 0x00, 0x00, /* 76 */
  81. 0x00, 0x00, 0x00, 0x00, /* 80 */
  82. 0x00, 0x00, 0x00, 0x00, /* 84 */
  83. 0x00, 0x00, 0x00, 0x00, /* 88 */
  84. 0x00, 0x00, 0x00, 0x00, /* 92 */
  85. 0x00, 0x00, 0x00, 0x00, /* 96 */
  86. 0x00, 0x00, 0x02, /* 100 */
  87. };
  88. /*
  89. * read aic3x register cache
  90. */
  91. static inline unsigned int aic3x_read_reg_cache(struct snd_soc_codec *codec,
  92. unsigned int reg)
  93. {
  94. u8 *cache = codec->reg_cache;
  95. if (reg >= AIC3X_CACHEREGNUM)
  96. return -1;
  97. return cache[reg];
  98. }
  99. /*
  100. * write aic3x register cache
  101. */
  102. static inline void aic3x_write_reg_cache(struct snd_soc_codec *codec,
  103. u8 reg, u8 value)
  104. {
  105. u8 *cache = codec->reg_cache;
  106. if (reg >= AIC3X_CACHEREGNUM)
  107. return;
  108. cache[reg] = value;
  109. }
  110. /*
  111. * write to the aic3x register space
  112. */
  113. static int aic3x_write(struct snd_soc_codec *codec, unsigned int reg,
  114. unsigned int value)
  115. {
  116. u8 data[2];
  117. /* data is
  118. * D15..D8 aic3x register offset
  119. * D7...D0 register data
  120. */
  121. data[0] = reg & 0xff;
  122. data[1] = value & 0xff;
  123. aic3x_write_reg_cache(codec, data[0], data[1]);
  124. if (codec->hw_write(codec->control_data, data, 2) == 2)
  125. return 0;
  126. else
  127. return -EIO;
  128. }
  129. /*
  130. * read from the aic3x register space
  131. */
  132. static int aic3x_read(struct snd_soc_codec *codec, unsigned int reg,
  133. u8 *value)
  134. {
  135. *value = reg & 0xff;
  136. if (codec->hw_read(codec->control_data, value, 1) != 1)
  137. return -EIO;
  138. aic3x_write_reg_cache(codec, reg, *value);
  139. return 0;
  140. }
  141. #define SOC_DAPM_SINGLE_AIC3X(xname, reg, shift, mask, invert) \
  142. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  143. .info = snd_soc_info_volsw, \
  144. .get = snd_soc_dapm_get_volsw, .put = snd_soc_dapm_put_volsw_aic3x, \
  145. .private_value = SOC_SINGLE_VALUE(reg, shift, mask, invert) }
  146. /*
  147. * All input lines are connected when !0xf and disconnected with 0xf bit field,
  148. * so we have to use specific dapm_put call for input mixer
  149. */
  150. static int snd_soc_dapm_put_volsw_aic3x(struct snd_kcontrol *kcontrol,
  151. struct snd_ctl_elem_value *ucontrol)
  152. {
  153. struct snd_soc_dapm_widget *widget = snd_kcontrol_chip(kcontrol);
  154. int reg = kcontrol->private_value & 0xff;
  155. int shift = (kcontrol->private_value >> 8) & 0x0f;
  156. int mask = (kcontrol->private_value >> 16) & 0xff;
  157. int invert = (kcontrol->private_value >> 24) & 0x01;
  158. unsigned short val, val_mask;
  159. int ret;
  160. struct snd_soc_dapm_path *path;
  161. int found = 0;
  162. val = (ucontrol->value.integer.value[0] & mask);
  163. mask = 0xf;
  164. if (val)
  165. val = mask;
  166. if (invert)
  167. val = mask - val;
  168. val_mask = mask << shift;
  169. val = val << shift;
  170. mutex_lock(&widget->codec->mutex);
  171. if (snd_soc_test_bits(widget->codec, reg, val_mask, val)) {
  172. /* find dapm widget path assoc with kcontrol */
  173. list_for_each_entry(path, &widget->codec->dapm_paths, list) {
  174. if (path->kcontrol != kcontrol)
  175. continue;
  176. /* found, now check type */
  177. found = 1;
  178. if (val)
  179. /* new connection */
  180. path->connect = invert ? 0 : 1;
  181. else
  182. /* old connection must be powered down */
  183. path->connect = invert ? 1 : 0;
  184. break;
  185. }
  186. if (found)
  187. snd_soc_dapm_sync(widget->codec);
  188. }
  189. ret = snd_soc_update_bits(widget->codec, reg, val_mask, val);
  190. mutex_unlock(&widget->codec->mutex);
  191. return ret;
  192. }
  193. static const char *aic3x_left_dac_mux[] = { "DAC_L1", "DAC_L3", "DAC_L2" };
  194. static const char *aic3x_right_dac_mux[] = { "DAC_R1", "DAC_R3", "DAC_R2" };
  195. static const char *aic3x_left_hpcom_mux[] =
  196. { "differential of HPLOUT", "constant VCM", "single-ended" };
  197. static const char *aic3x_right_hpcom_mux[] =
  198. { "differential of HPROUT", "constant VCM", "single-ended",
  199. "differential of HPLCOM", "external feedback" };
  200. static const char *aic3x_linein_mode_mux[] = { "single-ended", "differential" };
  201. static const char *aic3x_adc_hpf[] =
  202. { "Disabled", "0.0045xFs", "0.0125xFs", "0.025xFs" };
  203. #define LDAC_ENUM 0
  204. #define RDAC_ENUM 1
  205. #define LHPCOM_ENUM 2
  206. #define RHPCOM_ENUM 3
  207. #define LINE1L_ENUM 4
  208. #define LINE1R_ENUM 5
  209. #define LINE2L_ENUM 6
  210. #define LINE2R_ENUM 7
  211. #define ADC_HPF_ENUM 8
  212. static const struct soc_enum aic3x_enum[] = {
  213. SOC_ENUM_SINGLE(DAC_LINE_MUX, 6, 3, aic3x_left_dac_mux),
  214. SOC_ENUM_SINGLE(DAC_LINE_MUX, 4, 3, aic3x_right_dac_mux),
  215. SOC_ENUM_SINGLE(HPLCOM_CFG, 4, 3, aic3x_left_hpcom_mux),
  216. SOC_ENUM_SINGLE(HPRCOM_CFG, 3, 5, aic3x_right_hpcom_mux),
  217. SOC_ENUM_SINGLE(LINE1L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  218. SOC_ENUM_SINGLE(LINE1R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  219. SOC_ENUM_SINGLE(LINE2L_2_LADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  220. SOC_ENUM_SINGLE(LINE2R_2_RADC_CTRL, 7, 2, aic3x_linein_mode_mux),
  221. SOC_ENUM_DOUBLE(AIC3X_CODEC_DFILT_CTRL, 6, 4, 4, aic3x_adc_hpf),
  222. };
  223. static const struct snd_kcontrol_new aic3x_snd_controls[] = {
  224. /* Output */
  225. SOC_DOUBLE_R("PCM Playback Volume", LDAC_VOL, RDAC_VOL, 0, 0x7f, 1),
  226. SOC_DOUBLE_R("Line DAC Playback Volume", DACL1_2_LLOPM_VOL,
  227. DACR1_2_RLOPM_VOL, 0, 0x7f, 1),
  228. SOC_DOUBLE_R("Line DAC Playback Switch", LLOPM_CTRL, RLOPM_CTRL, 3,
  229. 0x01, 0),
  230. SOC_DOUBLE_R("Line PGA Bypass Playback Volume", PGAL_2_LLOPM_VOL,
  231. PGAR_2_RLOPM_VOL, 0, 0x7f, 1),
  232. SOC_DOUBLE_R("Line Line2 Bypass Playback Volume", LINE2L_2_LLOPM_VOL,
  233. LINE2R_2_RLOPM_VOL, 0, 0x7f, 1),
  234. SOC_DOUBLE_R("Mono DAC Playback Volume", DACL1_2_MONOLOPM_VOL,
  235. DACR1_2_MONOLOPM_VOL, 0, 0x7f, 1),
  236. SOC_SINGLE("Mono DAC Playback Switch", MONOLOPM_CTRL, 3, 0x01, 0),
  237. SOC_DOUBLE_R("Mono PGA Bypass Playback Volume", PGAL_2_MONOLOPM_VOL,
  238. PGAR_2_MONOLOPM_VOL, 0, 0x7f, 1),
  239. SOC_DOUBLE_R("Mono Line2 Bypass Playback Volume", LINE2L_2_MONOLOPM_VOL,
  240. LINE2R_2_MONOLOPM_VOL, 0, 0x7f, 1),
  241. SOC_DOUBLE_R("HP DAC Playback Volume", DACL1_2_HPLOUT_VOL,
  242. DACR1_2_HPROUT_VOL, 0, 0x7f, 1),
  243. SOC_DOUBLE_R("HP DAC Playback Switch", HPLOUT_CTRL, HPROUT_CTRL, 3,
  244. 0x01, 0),
  245. SOC_SINGLE("HPL PGA Bypass Playback Volume", PGAL_2_HPLOUT_VOL,
  246. 0, 0x7f, 1),
  247. SOC_SINGLE("HPR PGA Bypass Playback Volume", PGAL_2_HPROUT_VOL,
  248. 0, 0x7f, 1),
  249. SOC_DOUBLE_R("HP Line2 Bypass Playback Volume", LINE2L_2_HPLOUT_VOL,
  250. LINE2R_2_HPROUT_VOL, 0, 0x7f, 1),
  251. SOC_DOUBLE_R("HPCOM DAC Playback Volume", DACL1_2_HPLCOM_VOL,
  252. DACR1_2_HPRCOM_VOL, 0, 0x7f, 1),
  253. SOC_DOUBLE_R("HPCOM DAC Playback Switch", HPLCOM_CTRL, HPRCOM_CTRL, 3,
  254. 0x01, 0),
  255. SOC_SINGLE("HPLCOM PGA Bypass Playback Volume", PGAL_2_HPLCOM_VOL,
  256. 0, 0x7f, 1),
  257. SOC_SINGLE("HPRCOM PGA Bypass Playback Volume", PGAL_2_HPRCOM_VOL,
  258. 0, 0x7f, 1),
  259. SOC_DOUBLE_R("HPCOM Line2 Bypass Playback Volume", LINE2L_2_HPLCOM_VOL,
  260. LINE2R_2_HPRCOM_VOL, 0, 0x7f, 1),
  261. /*
  262. * Note: enable Automatic input Gain Controller with care. It can
  263. * adjust PGA to max value when ADC is on and will never go back.
  264. */
  265. SOC_DOUBLE_R("AGC Switch", LAGC_CTRL_A, RAGC_CTRL_A, 7, 0x01, 0),
  266. /* Input */
  267. SOC_DOUBLE_R("PGA Capture Volume", LADC_VOL, RADC_VOL, 0, 0x7f, 0),
  268. SOC_DOUBLE_R("PGA Capture Switch", LADC_VOL, RADC_VOL, 7, 0x01, 1),
  269. SOC_ENUM("ADC HPF Cut-off", aic3x_enum[ADC_HPF_ENUM]),
  270. };
  271. /* add non dapm controls */
  272. static int aic3x_add_controls(struct snd_soc_codec *codec)
  273. {
  274. int err, i;
  275. for (i = 0; i < ARRAY_SIZE(aic3x_snd_controls); i++) {
  276. err = snd_ctl_add(codec->card,
  277. snd_soc_cnew(&aic3x_snd_controls[i],
  278. codec, NULL));
  279. if (err < 0)
  280. return err;
  281. }
  282. return 0;
  283. }
  284. /* Left DAC Mux */
  285. static const struct snd_kcontrol_new aic3x_left_dac_mux_controls =
  286. SOC_DAPM_ENUM("Route", aic3x_enum[LDAC_ENUM]);
  287. /* Right DAC Mux */
  288. static const struct snd_kcontrol_new aic3x_right_dac_mux_controls =
  289. SOC_DAPM_ENUM("Route", aic3x_enum[RDAC_ENUM]);
  290. /* Left HPCOM Mux */
  291. static const struct snd_kcontrol_new aic3x_left_hpcom_mux_controls =
  292. SOC_DAPM_ENUM("Route", aic3x_enum[LHPCOM_ENUM]);
  293. /* Right HPCOM Mux */
  294. static const struct snd_kcontrol_new aic3x_right_hpcom_mux_controls =
  295. SOC_DAPM_ENUM("Route", aic3x_enum[RHPCOM_ENUM]);
  296. /* Left DAC_L1 Mixer */
  297. static const struct snd_kcontrol_new aic3x_left_dac_mixer_controls[] = {
  298. SOC_DAPM_SINGLE("LineL Switch", DACL1_2_LLOPM_VOL, 7, 1, 0),
  299. SOC_DAPM_SINGLE("LineR Switch", DACL1_2_RLOPM_VOL, 7, 1, 0),
  300. SOC_DAPM_SINGLE("Mono Switch", DACL1_2_MONOLOPM_VOL, 7, 1, 0),
  301. SOC_DAPM_SINGLE("HP Switch", DACL1_2_HPLOUT_VOL, 7, 1, 0),
  302. SOC_DAPM_SINGLE("HPCOM Switch", DACL1_2_HPLCOM_VOL, 7, 1, 0),
  303. };
  304. /* Right DAC_R1 Mixer */
  305. static const struct snd_kcontrol_new aic3x_right_dac_mixer_controls[] = {
  306. SOC_DAPM_SINGLE("LineL Switch", DACR1_2_LLOPM_VOL, 7, 1, 0),
  307. SOC_DAPM_SINGLE("LineR Switch", DACR1_2_RLOPM_VOL, 7, 1, 0),
  308. SOC_DAPM_SINGLE("Mono Switch", DACR1_2_MONOLOPM_VOL, 7, 1, 0),
  309. SOC_DAPM_SINGLE("HP Switch", DACR1_2_HPROUT_VOL, 7, 1, 0),
  310. SOC_DAPM_SINGLE("HPCOM Switch", DACR1_2_HPRCOM_VOL, 7, 1, 0),
  311. };
  312. /* Left PGA Mixer */
  313. static const struct snd_kcontrol_new aic3x_left_pga_mixer_controls[] = {
  314. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_LADC_CTRL, 3, 1, 1),
  315. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_LADC_CTRL, 3, 1, 1),
  316. SOC_DAPM_SINGLE_AIC3X("Line2L Switch", LINE2L_2_LADC_CTRL, 3, 1, 1),
  317. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_LADC_CTRL, 4, 1, 1),
  318. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_LADC_CTRL, 0, 1, 1),
  319. };
  320. /* Right PGA Mixer */
  321. static const struct snd_kcontrol_new aic3x_right_pga_mixer_controls[] = {
  322. SOC_DAPM_SINGLE_AIC3X("Line1R Switch", LINE1R_2_RADC_CTRL, 3, 1, 1),
  323. SOC_DAPM_SINGLE_AIC3X("Line1L Switch", LINE1L_2_RADC_CTRL, 3, 1, 1),
  324. SOC_DAPM_SINGLE_AIC3X("Line2R Switch", LINE2R_2_RADC_CTRL, 3, 1, 1),
  325. SOC_DAPM_SINGLE_AIC3X("Mic3L Switch", MIC3LR_2_RADC_CTRL, 4, 1, 1),
  326. SOC_DAPM_SINGLE_AIC3X("Mic3R Switch", MIC3LR_2_RADC_CTRL, 0, 1, 1),
  327. };
  328. /* Left Line1 Mux */
  329. static const struct snd_kcontrol_new aic3x_left_line1_mux_controls =
  330. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1L_ENUM]);
  331. /* Right Line1 Mux */
  332. static const struct snd_kcontrol_new aic3x_right_line1_mux_controls =
  333. SOC_DAPM_ENUM("Route", aic3x_enum[LINE1R_ENUM]);
  334. /* Left Line2 Mux */
  335. static const struct snd_kcontrol_new aic3x_left_line2_mux_controls =
  336. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2L_ENUM]);
  337. /* Right Line2 Mux */
  338. static const struct snd_kcontrol_new aic3x_right_line2_mux_controls =
  339. SOC_DAPM_ENUM("Route", aic3x_enum[LINE2R_ENUM]);
  340. /* Left PGA Bypass Mixer */
  341. static const struct snd_kcontrol_new aic3x_left_pga_bp_mixer_controls[] = {
  342. SOC_DAPM_SINGLE("LineL Switch", PGAL_2_LLOPM_VOL, 7, 1, 0),
  343. SOC_DAPM_SINGLE("LineR Switch", PGAL_2_RLOPM_VOL, 7, 1, 0),
  344. SOC_DAPM_SINGLE("Mono Switch", PGAL_2_MONOLOPM_VOL, 7, 1, 0),
  345. SOC_DAPM_SINGLE("HPL Switch", PGAL_2_HPLOUT_VOL, 7, 1, 0),
  346. SOC_DAPM_SINGLE("HPR Switch", PGAL_2_HPROUT_VOL, 7, 1, 0),
  347. SOC_DAPM_SINGLE("HPLCOM Switch", PGAL_2_HPLCOM_VOL, 7, 1, 0),
  348. SOC_DAPM_SINGLE("HPRCOM Switch", PGAL_2_HPRCOM_VOL, 7, 1, 0),
  349. };
  350. /* Right PGA Bypass Mixer */
  351. static const struct snd_kcontrol_new aic3x_right_pga_bp_mixer_controls[] = {
  352. SOC_DAPM_SINGLE("LineL Switch", PGAR_2_LLOPM_VOL, 7, 1, 0),
  353. SOC_DAPM_SINGLE("LineR Switch", PGAR_2_RLOPM_VOL, 7, 1, 0),
  354. SOC_DAPM_SINGLE("Mono Switch", PGAR_2_MONOLOPM_VOL, 7, 1, 0),
  355. SOC_DAPM_SINGLE("HPL Switch", PGAR_2_HPLOUT_VOL, 7, 1, 0),
  356. SOC_DAPM_SINGLE("HPR Switch", PGAR_2_HPROUT_VOL, 7, 1, 0),
  357. SOC_DAPM_SINGLE("HPLCOM Switch", PGAR_2_HPLCOM_VOL, 7, 1, 0),
  358. SOC_DAPM_SINGLE("HPRCOM Switch", PGAR_2_HPRCOM_VOL, 7, 1, 0),
  359. };
  360. /* Left Line2 Bypass Mixer */
  361. static const struct snd_kcontrol_new aic3x_left_line2_bp_mixer_controls[] = {
  362. SOC_DAPM_SINGLE("LineL Switch", LINE2L_2_LLOPM_VOL, 7, 1, 0),
  363. SOC_DAPM_SINGLE("LineR Switch", LINE2L_2_RLOPM_VOL, 7, 1, 0),
  364. SOC_DAPM_SINGLE("Mono Switch", LINE2L_2_MONOLOPM_VOL, 7, 1, 0),
  365. SOC_DAPM_SINGLE("HP Switch", LINE2L_2_HPLOUT_VOL, 7, 1, 0),
  366. SOC_DAPM_SINGLE("HPLCOM Switch", LINE2L_2_HPLCOM_VOL, 7, 1, 0),
  367. };
  368. /* Right Line2 Bypass Mixer */
  369. static const struct snd_kcontrol_new aic3x_right_line2_bp_mixer_controls[] = {
  370. SOC_DAPM_SINGLE("LineL Switch", LINE2R_2_LLOPM_VOL, 7, 1, 0),
  371. SOC_DAPM_SINGLE("LineR Switch", LINE2R_2_RLOPM_VOL, 7, 1, 0),
  372. SOC_DAPM_SINGLE("Mono Switch", LINE2R_2_MONOLOPM_VOL, 7, 1, 0),
  373. SOC_DAPM_SINGLE("HP Switch", LINE2R_2_HPROUT_VOL, 7, 1, 0),
  374. SOC_DAPM_SINGLE("HPRCOM Switch", LINE2R_2_HPRCOM_VOL, 7, 1, 0),
  375. };
  376. static const struct snd_soc_dapm_widget aic3x_dapm_widgets[] = {
  377. /* Left DAC to Left Outputs */
  378. SND_SOC_DAPM_DAC("Left DAC", "Left Playback", DAC_PWR, 7, 0),
  379. SND_SOC_DAPM_MUX("Left DAC Mux", SND_SOC_NOPM, 0, 0,
  380. &aic3x_left_dac_mux_controls),
  381. SND_SOC_DAPM_MIXER("Left DAC_L1 Mixer", SND_SOC_NOPM, 0, 0,
  382. &aic3x_left_dac_mixer_controls[0],
  383. ARRAY_SIZE(aic3x_left_dac_mixer_controls)),
  384. SND_SOC_DAPM_MUX("Left HPCOM Mux", SND_SOC_NOPM, 0, 0,
  385. &aic3x_left_hpcom_mux_controls),
  386. SND_SOC_DAPM_PGA("Left Line Out", LLOPM_CTRL, 0, 0, NULL, 0),
  387. SND_SOC_DAPM_PGA("Left HP Out", HPLOUT_CTRL, 0, 0, NULL, 0),
  388. SND_SOC_DAPM_PGA("Left HP Com", HPLCOM_CTRL, 0, 0, NULL, 0),
  389. /* Right DAC to Right Outputs */
  390. SND_SOC_DAPM_DAC("Right DAC", "Right Playback", DAC_PWR, 6, 0),
  391. SND_SOC_DAPM_MUX("Right DAC Mux", SND_SOC_NOPM, 0, 0,
  392. &aic3x_right_dac_mux_controls),
  393. SND_SOC_DAPM_MIXER("Right DAC_R1 Mixer", SND_SOC_NOPM, 0, 0,
  394. &aic3x_right_dac_mixer_controls[0],
  395. ARRAY_SIZE(aic3x_right_dac_mixer_controls)),
  396. SND_SOC_DAPM_MUX("Right HPCOM Mux", SND_SOC_NOPM, 0, 0,
  397. &aic3x_right_hpcom_mux_controls),
  398. SND_SOC_DAPM_PGA("Right Line Out", RLOPM_CTRL, 0, 0, NULL, 0),
  399. SND_SOC_DAPM_PGA("Right HP Out", HPROUT_CTRL, 0, 0, NULL, 0),
  400. SND_SOC_DAPM_PGA("Right HP Com", HPRCOM_CTRL, 0, 0, NULL, 0),
  401. /* Mono Output */
  402. SND_SOC_DAPM_PGA("Mono Out", MONOLOPM_CTRL, 0, 0, NULL, 0),
  403. /* Inputs to Left ADC */
  404. SND_SOC_DAPM_ADC("Left ADC", "Left Capture", LINE1L_2_LADC_CTRL, 2, 0),
  405. SND_SOC_DAPM_MIXER("Left PGA Mixer", SND_SOC_NOPM, 0, 0,
  406. &aic3x_left_pga_mixer_controls[0],
  407. ARRAY_SIZE(aic3x_left_pga_mixer_controls)),
  408. SND_SOC_DAPM_MUX("Left Line1L Mux", SND_SOC_NOPM, 0, 0,
  409. &aic3x_left_line1_mux_controls),
  410. SND_SOC_DAPM_MUX("Left Line1R Mux", SND_SOC_NOPM, 0, 0,
  411. &aic3x_left_line1_mux_controls),
  412. SND_SOC_DAPM_MUX("Left Line2L Mux", SND_SOC_NOPM, 0, 0,
  413. &aic3x_left_line2_mux_controls),
  414. /* Inputs to Right ADC */
  415. SND_SOC_DAPM_ADC("Right ADC", "Right Capture",
  416. LINE1R_2_RADC_CTRL, 2, 0),
  417. SND_SOC_DAPM_MIXER("Right PGA Mixer", SND_SOC_NOPM, 0, 0,
  418. &aic3x_right_pga_mixer_controls[0],
  419. ARRAY_SIZE(aic3x_right_pga_mixer_controls)),
  420. SND_SOC_DAPM_MUX("Right Line1L Mux", SND_SOC_NOPM, 0, 0,
  421. &aic3x_right_line1_mux_controls),
  422. SND_SOC_DAPM_MUX("Right Line1R Mux", SND_SOC_NOPM, 0, 0,
  423. &aic3x_right_line1_mux_controls),
  424. SND_SOC_DAPM_MUX("Right Line2R Mux", SND_SOC_NOPM, 0, 0,
  425. &aic3x_right_line2_mux_controls),
  426. /*
  427. * Not a real mic bias widget but similar function. This is for dynamic
  428. * control of GPIO1 digital mic modulator clock output function when
  429. * using digital mic.
  430. */
  431. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "GPIO1 dmic modclk",
  432. AIC3X_GPIO1_REG, 4, 0xf,
  433. AIC3X_GPIO1_FUNC_DIGITAL_MIC_MODCLK,
  434. AIC3X_GPIO1_FUNC_DISABLED),
  435. /*
  436. * Also similar function like mic bias. Selects digital mic with
  437. * configurable oversampling rate instead of ADC converter.
  438. */
  439. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 128",
  440. AIC3X_ASD_INTF_CTRLA, 0, 3, 1, 0),
  441. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 64",
  442. AIC3X_ASD_INTF_CTRLA, 0, 3, 2, 0),
  443. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "DMic Rate 32",
  444. AIC3X_ASD_INTF_CTRLA, 0, 3, 3, 0),
  445. /* Mic Bias */
  446. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2V",
  447. MICBIAS_CTRL, 6, 3, 1, 0),
  448. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias 2.5V",
  449. MICBIAS_CTRL, 6, 3, 2, 0),
  450. SND_SOC_DAPM_REG(snd_soc_dapm_micbias, "Mic Bias AVDD",
  451. MICBIAS_CTRL, 6, 3, 3, 0),
  452. /* Left PGA to Left Output bypass */
  453. SND_SOC_DAPM_MIXER("Left PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
  454. &aic3x_left_pga_bp_mixer_controls[0],
  455. ARRAY_SIZE(aic3x_left_pga_bp_mixer_controls)),
  456. /* Right PGA to Right Output bypass */
  457. SND_SOC_DAPM_MIXER("Right PGA Bypass Mixer", SND_SOC_NOPM, 0, 0,
  458. &aic3x_right_pga_bp_mixer_controls[0],
  459. ARRAY_SIZE(aic3x_right_pga_bp_mixer_controls)),
  460. /* Left Line2 to Left Output bypass */
  461. SND_SOC_DAPM_MIXER("Left Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
  462. &aic3x_left_line2_bp_mixer_controls[0],
  463. ARRAY_SIZE(aic3x_left_line2_bp_mixer_controls)),
  464. /* Right Line2 to Right Output bypass */
  465. SND_SOC_DAPM_MIXER("Right Line2 Bypass Mixer", SND_SOC_NOPM, 0, 0,
  466. &aic3x_right_line2_bp_mixer_controls[0],
  467. ARRAY_SIZE(aic3x_right_line2_bp_mixer_controls)),
  468. SND_SOC_DAPM_OUTPUT("LLOUT"),
  469. SND_SOC_DAPM_OUTPUT("RLOUT"),
  470. SND_SOC_DAPM_OUTPUT("MONO_LOUT"),
  471. SND_SOC_DAPM_OUTPUT("HPLOUT"),
  472. SND_SOC_DAPM_OUTPUT("HPROUT"),
  473. SND_SOC_DAPM_OUTPUT("HPLCOM"),
  474. SND_SOC_DAPM_OUTPUT("HPRCOM"),
  475. SND_SOC_DAPM_INPUT("MIC3L"),
  476. SND_SOC_DAPM_INPUT("MIC3R"),
  477. SND_SOC_DAPM_INPUT("LINE1L"),
  478. SND_SOC_DAPM_INPUT("LINE1R"),
  479. SND_SOC_DAPM_INPUT("LINE2L"),
  480. SND_SOC_DAPM_INPUT("LINE2R"),
  481. };
  482. static const struct snd_soc_dapm_route intercon[] = {
  483. /* Left Output */
  484. {"Left DAC Mux", "DAC_L1", "Left DAC"},
  485. {"Left DAC Mux", "DAC_L2", "Left DAC"},
  486. {"Left DAC Mux", "DAC_L3", "Left DAC"},
  487. {"Left DAC_L1 Mixer", "LineL Switch", "Left DAC Mux"},
  488. {"Left DAC_L1 Mixer", "LineR Switch", "Left DAC Mux"},
  489. {"Left DAC_L1 Mixer", "Mono Switch", "Left DAC Mux"},
  490. {"Left DAC_L1 Mixer", "HP Switch", "Left DAC Mux"},
  491. {"Left DAC_L1 Mixer", "HPCOM Switch", "Left DAC Mux"},
  492. {"Left Line Out", NULL, "Left DAC Mux"},
  493. {"Left HP Out", NULL, "Left DAC Mux"},
  494. {"Left HPCOM Mux", "differential of HPLOUT", "Left DAC_L1 Mixer"},
  495. {"Left HPCOM Mux", "constant VCM", "Left DAC_L1 Mixer"},
  496. {"Left HPCOM Mux", "single-ended", "Left DAC_L1 Mixer"},
  497. {"Left Line Out", NULL, "Left DAC_L1 Mixer"},
  498. {"Mono Out", NULL, "Left DAC_L1 Mixer"},
  499. {"Left HP Out", NULL, "Left DAC_L1 Mixer"},
  500. {"Left HP Com", NULL, "Left HPCOM Mux"},
  501. {"LLOUT", NULL, "Left Line Out"},
  502. {"LLOUT", NULL, "Left Line Out"},
  503. {"HPLOUT", NULL, "Left HP Out"},
  504. {"HPLCOM", NULL, "Left HP Com"},
  505. /* Right Output */
  506. {"Right DAC Mux", "DAC_R1", "Right DAC"},
  507. {"Right DAC Mux", "DAC_R2", "Right DAC"},
  508. {"Right DAC Mux", "DAC_R3", "Right DAC"},
  509. {"Right DAC_R1 Mixer", "LineL Switch", "Right DAC Mux"},
  510. {"Right DAC_R1 Mixer", "LineR Switch", "Right DAC Mux"},
  511. {"Right DAC_R1 Mixer", "Mono Switch", "Right DAC Mux"},
  512. {"Right DAC_R1 Mixer", "HP Switch", "Right DAC Mux"},
  513. {"Right DAC_R1 Mixer", "HPCOM Switch", "Right DAC Mux"},
  514. {"Right Line Out", NULL, "Right DAC Mux"},
  515. {"Right HP Out", NULL, "Right DAC Mux"},
  516. {"Right HPCOM Mux", "differential of HPROUT", "Right DAC_R1 Mixer"},
  517. {"Right HPCOM Mux", "constant VCM", "Right DAC_R1 Mixer"},
  518. {"Right HPCOM Mux", "single-ended", "Right DAC_R1 Mixer"},
  519. {"Right HPCOM Mux", "differential of HPLCOM", "Right DAC_R1 Mixer"},
  520. {"Right HPCOM Mux", "external feedback", "Right DAC_R1 Mixer"},
  521. {"Right Line Out", NULL, "Right DAC_R1 Mixer"},
  522. {"Mono Out", NULL, "Right DAC_R1 Mixer"},
  523. {"Right HP Out", NULL, "Right DAC_R1 Mixer"},
  524. {"Right HP Com", NULL, "Right HPCOM Mux"},
  525. {"RLOUT", NULL, "Right Line Out"},
  526. {"RLOUT", NULL, "Right Line Out"},
  527. {"HPROUT", NULL, "Right HP Out"},
  528. {"HPRCOM", NULL, "Right HP Com"},
  529. /* Mono Output */
  530. {"MONO_LOUT", NULL, "Mono Out"},
  531. {"MONO_LOUT", NULL, "Mono Out"},
  532. /* Left Input */
  533. {"Left Line1L Mux", "single-ended", "LINE1L"},
  534. {"Left Line1L Mux", "differential", "LINE1L"},
  535. {"Left Line2L Mux", "single-ended", "LINE2L"},
  536. {"Left Line2L Mux", "differential", "LINE2L"},
  537. {"Left PGA Mixer", "Line1L Switch", "Left Line1L Mux"},
  538. {"Left PGA Mixer", "Line1R Switch", "Left Line1R Mux"},
  539. {"Left PGA Mixer", "Line2L Switch", "Left Line2L Mux"},
  540. {"Left PGA Mixer", "Mic3L Switch", "MIC3L"},
  541. {"Left PGA Mixer", "Mic3R Switch", "MIC3R"},
  542. {"Left ADC", NULL, "Left PGA Mixer"},
  543. {"Left ADC", NULL, "GPIO1 dmic modclk"},
  544. /* Right Input */
  545. {"Right Line1R Mux", "single-ended", "LINE1R"},
  546. {"Right Line1R Mux", "differential", "LINE1R"},
  547. {"Right Line2R Mux", "single-ended", "LINE2R"},
  548. {"Right Line2R Mux", "differential", "LINE2R"},
  549. {"Right PGA Mixer", "Line1L Switch", "Right Line1L Mux"},
  550. {"Right PGA Mixer", "Line1R Switch", "Right Line1R Mux"},
  551. {"Right PGA Mixer", "Line2R Switch", "Right Line2R Mux"},
  552. {"Right PGA Mixer", "Mic3L Switch", "MIC3L"},
  553. {"Right PGA Mixer", "Mic3R Switch", "MIC3R"},
  554. {"Right ADC", NULL, "Right PGA Mixer"},
  555. {"Right ADC", NULL, "GPIO1 dmic modclk"},
  556. /* Left PGA Bypass */
  557. {"Left PGA Bypass Mixer", "LineL Switch", "Left PGA Mixer"},
  558. {"Left PGA Bypass Mixer", "LineR Switch", "Left PGA Mixer"},
  559. {"Left PGA Bypass Mixer", "Mono Switch", "Left PGA Mixer"},
  560. {"Left PGA Bypass Mixer", "HPL Switch", "Left PGA Mixer"},
  561. {"Left PGA Bypass Mixer", "HPR Switch", "Left PGA Mixer"},
  562. {"Left PGA Bypass Mixer", "HPLCOM Switch", "Left PGA Mixer"},
  563. {"Left PGA Bypass Mixer", "HPRCOM Switch", "Left PGA Mixer"},
  564. {"Left HPCOM Mux", "differential of HPLOUT", "Left PGA Bypass Mixer"},
  565. {"Left HPCOM Mux", "constant VCM", "Left PGA Bypass Mixer"},
  566. {"Left HPCOM Mux", "single-ended", "Left PGA Bypass Mixer"},
  567. {"Left Line Out", NULL, "Left PGA Bypass Mixer"},
  568. {"Mono Out", NULL, "Left PGA Bypass Mixer"},
  569. {"Left HP Out", NULL, "Left PGA Bypass Mixer"},
  570. /* Right PGA Bypass */
  571. {"Right PGA Bypass Mixer", "LineL Switch", "Right PGA Mixer"},
  572. {"Right PGA Bypass Mixer", "LineR Switch", "Right PGA Mixer"},
  573. {"Right PGA Bypass Mixer", "Mono Switch", "Right PGA Mixer"},
  574. {"Right PGA Bypass Mixer", "HPL Switch", "Right PGA Mixer"},
  575. {"Right PGA Bypass Mixer", "HPR Switch", "Right PGA Mixer"},
  576. {"Right PGA Bypass Mixer", "HPLCOM Switch", "Right PGA Mixer"},
  577. {"Right PGA Bypass Mixer", "HPRCOM Switch", "Right PGA Mixer"},
  578. {"Right HPCOM Mux", "differential of HPROUT", "Right PGA Bypass Mixer"},
  579. {"Right HPCOM Mux", "constant VCM", "Right PGA Bypass Mixer"},
  580. {"Right HPCOM Mux", "single-ended", "Right PGA Bypass Mixer"},
  581. {"Right HPCOM Mux", "differential of HPLCOM", "Right PGA Bypass Mixer"},
  582. {"Right HPCOM Mux", "external feedback", "Right PGA Bypass Mixer"},
  583. {"Right Line Out", NULL, "Right PGA Bypass Mixer"},
  584. {"Mono Out", NULL, "Right PGA Bypass Mixer"},
  585. {"Right HP Out", NULL, "Right PGA Bypass Mixer"},
  586. /* Left Line2 Bypass */
  587. {"Left Line2 Bypass Mixer", "LineL Switch", "Left Line2L Mux"},
  588. {"Left Line2 Bypass Mixer", "LineR Switch", "Left Line2L Mux"},
  589. {"Left Line2 Bypass Mixer", "Mono Switch", "Left Line2L Mux"},
  590. {"Left Line2 Bypass Mixer", "HP Switch", "Left Line2L Mux"},
  591. {"Left Line2 Bypass Mixer", "HPLCOM Switch", "Left Line2L Mux"},
  592. {"Left HPCOM Mux", "differential of HPLOUT", "Left Line2 Bypass Mixer"},
  593. {"Left HPCOM Mux", "constant VCM", "Left Line2 Bypass Mixer"},
  594. {"Left HPCOM Mux", "single-ended", "Left Line2 Bypass Mixer"},
  595. {"Left Line Out", NULL, "Left Line2 Bypass Mixer"},
  596. {"Mono Out", NULL, "Left Line2 Bypass Mixer"},
  597. {"Left HP Out", NULL, "Left Line2 Bypass Mixer"},
  598. /* Right Line2 Bypass */
  599. {"Right Line2 Bypass Mixer", "LineL Switch", "Right Line2R Mux"},
  600. {"Right Line2 Bypass Mixer", "LineR Switch", "Right Line2R Mux"},
  601. {"Right Line2 Bypass Mixer", "Mono Switch", "Right Line2R Mux"},
  602. {"Right Line2 Bypass Mixer", "HP Switch", "Right Line2R Mux"},
  603. {"Right Line2 Bypass Mixer", "HPRCOM Switch", "Right Line2R Mux"},
  604. {"Right HPCOM Mux", "differential of HPROUT", "Right Line2 Bypass Mixer"},
  605. {"Right HPCOM Mux", "constant VCM", "Right Line2 Bypass Mixer"},
  606. {"Right HPCOM Mux", "single-ended", "Right Line2 Bypass Mixer"},
  607. {"Right HPCOM Mux", "differential of HPLCOM", "Right Line2 Bypass Mixer"},
  608. {"Right HPCOM Mux", "external feedback", "Right Line2 Bypass Mixer"},
  609. {"Right Line Out", NULL, "Right Line2 Bypass Mixer"},
  610. {"Mono Out", NULL, "Right Line2 Bypass Mixer"},
  611. {"Right HP Out", NULL, "Right Line2 Bypass Mixer"},
  612. /*
  613. * Logical path between digital mic enable and GPIO1 modulator clock
  614. * output function
  615. */
  616. {"GPIO1 dmic modclk", NULL, "DMic Rate 128"},
  617. {"GPIO1 dmic modclk", NULL, "DMic Rate 64"},
  618. {"GPIO1 dmic modclk", NULL, "DMic Rate 32"},
  619. };
  620. static int aic3x_add_widgets(struct snd_soc_codec *codec)
  621. {
  622. snd_soc_dapm_new_controls(codec, aic3x_dapm_widgets,
  623. ARRAY_SIZE(aic3x_dapm_widgets));
  624. /* set up audio path interconnects */
  625. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  626. snd_soc_dapm_new_widgets(codec);
  627. return 0;
  628. }
  629. static int aic3x_hw_params(struct snd_pcm_substream *substream,
  630. struct snd_pcm_hw_params *params,
  631. struct snd_soc_dai *dai)
  632. {
  633. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  634. struct snd_soc_device *socdev = rtd->socdev;
  635. struct snd_soc_codec *codec = socdev->codec;
  636. struct aic3x_priv *aic3x = codec->private_data;
  637. int codec_clk = 0, bypass_pll = 0, fsref, last_clk = 0;
  638. u8 data, r, p, pll_q, pll_p = 1, pll_r = 1, pll_j = 1;
  639. u16 pll_d = 1;
  640. /* select data word length */
  641. data =
  642. aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & (~(0x3 << 4));
  643. switch (params_format(params)) {
  644. case SNDRV_PCM_FORMAT_S16_LE:
  645. break;
  646. case SNDRV_PCM_FORMAT_S20_3LE:
  647. data |= (0x01 << 4);
  648. break;
  649. case SNDRV_PCM_FORMAT_S24_LE:
  650. data |= (0x02 << 4);
  651. break;
  652. case SNDRV_PCM_FORMAT_S32_LE:
  653. data |= (0x03 << 4);
  654. break;
  655. }
  656. aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, data);
  657. /* Fsref can be 44100 or 48000 */
  658. fsref = (params_rate(params) % 11025 == 0) ? 44100 : 48000;
  659. /* Try to find a value for Q which allows us to bypass the PLL and
  660. * generate CODEC_CLK directly. */
  661. for (pll_q = 2; pll_q < 18; pll_q++)
  662. if (aic3x->sysclk / (128 * pll_q) == fsref) {
  663. bypass_pll = 1;
  664. break;
  665. }
  666. if (bypass_pll) {
  667. pll_q &= 0xf;
  668. aic3x_write(codec, AIC3X_PLL_PROGA_REG, pll_q << PLLQ_SHIFT);
  669. aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_CLKDIV);
  670. } else
  671. aic3x_write(codec, AIC3X_GPIOB_REG, CODEC_CLKIN_PLLDIV);
  672. /* Route Left DAC to left channel input and
  673. * right DAC to right channel input */
  674. data = (LDAC2LCH | RDAC2RCH);
  675. data |= (fsref == 44100) ? FSREF_44100 : FSREF_48000;
  676. if (params_rate(params) >= 64000)
  677. data |= DUAL_RATE_MODE;
  678. aic3x_write(codec, AIC3X_CODEC_DATAPATH_REG, data);
  679. /* codec sample rate select */
  680. data = (fsref * 20) / params_rate(params);
  681. if (params_rate(params) < 64000)
  682. data /= 2;
  683. data /= 5;
  684. data -= 2;
  685. data |= (data << 4);
  686. aic3x_write(codec, AIC3X_SAMPLE_RATE_SEL_REG, data);
  687. if (bypass_pll)
  688. return 0;
  689. /* Use PLL
  690. * find an apropriate setup for j, d, r and p by iterating over
  691. * p and r - j and d are calculated for each fraction.
  692. * Up to 128 values are probed, the closest one wins the game.
  693. * The sysclk is divided by 1000 to prevent integer overflows.
  694. */
  695. codec_clk = (2048 * fsref) / (aic3x->sysclk / 1000);
  696. for (r = 1; r <= 16; r++)
  697. for (p = 1; p <= 8; p++) {
  698. int clk, tmp = (codec_clk * pll_r * 10) / pll_p;
  699. u8 j = tmp / 10000;
  700. u16 d = tmp % 10000;
  701. if (j > 63)
  702. continue;
  703. if (d != 0 && aic3x->sysclk < 10000000)
  704. continue;
  705. /* This is actually 1000 * ((j + (d/10000)) * r) / p
  706. * The term had to be converted to get rid of the
  707. * division by 10000 */
  708. clk = ((10000 * j * r) + (d * r)) / (10 * p);
  709. /* check whether this values get closer than the best
  710. * ones we had before */
  711. if (abs(codec_clk - clk) < abs(codec_clk - last_clk)) {
  712. pll_j = j; pll_d = d; pll_r = r; pll_p = p;
  713. last_clk = clk;
  714. }
  715. /* Early exit for exact matches */
  716. if (clk == codec_clk)
  717. break;
  718. }
  719. if (last_clk == 0) {
  720. printk(KERN_ERR "%s(): unable to setup PLL\n", __func__);
  721. return -EINVAL;
  722. }
  723. data = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  724. aic3x_write(codec, AIC3X_PLL_PROGA_REG, data | (pll_p << PLLP_SHIFT));
  725. aic3x_write(codec, AIC3X_OVRF_STATUS_AND_PLLR_REG, pll_r << PLLR_SHIFT);
  726. aic3x_write(codec, AIC3X_PLL_PROGB_REG, pll_j << PLLJ_SHIFT);
  727. aic3x_write(codec, AIC3X_PLL_PROGC_REG, (pll_d >> 6) << PLLD_MSB_SHIFT);
  728. aic3x_write(codec, AIC3X_PLL_PROGD_REG,
  729. (pll_d & 0x3F) << PLLD_LSB_SHIFT);
  730. return 0;
  731. }
  732. static int aic3x_mute(struct snd_soc_dai *dai, int mute)
  733. {
  734. struct snd_soc_codec *codec = dai->codec;
  735. u8 ldac_reg = aic3x_read_reg_cache(codec, LDAC_VOL) & ~MUTE_ON;
  736. u8 rdac_reg = aic3x_read_reg_cache(codec, RDAC_VOL) & ~MUTE_ON;
  737. if (mute) {
  738. aic3x_write(codec, LDAC_VOL, ldac_reg | MUTE_ON);
  739. aic3x_write(codec, RDAC_VOL, rdac_reg | MUTE_ON);
  740. } else {
  741. aic3x_write(codec, LDAC_VOL, ldac_reg);
  742. aic3x_write(codec, RDAC_VOL, rdac_reg);
  743. }
  744. return 0;
  745. }
  746. static int aic3x_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  747. int clk_id, unsigned int freq, int dir)
  748. {
  749. struct snd_soc_codec *codec = codec_dai->codec;
  750. struct aic3x_priv *aic3x = codec->private_data;
  751. aic3x->sysclk = freq;
  752. return 0;
  753. }
  754. static int aic3x_set_dai_fmt(struct snd_soc_dai *codec_dai,
  755. unsigned int fmt)
  756. {
  757. struct snd_soc_codec *codec = codec_dai->codec;
  758. struct aic3x_priv *aic3x = codec->private_data;
  759. u8 iface_areg, iface_breg;
  760. iface_areg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLA) & 0x3f;
  761. iface_breg = aic3x_read_reg_cache(codec, AIC3X_ASD_INTF_CTRLB) & 0x3f;
  762. /* set master/slave audio interface */
  763. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  764. case SND_SOC_DAIFMT_CBM_CFM:
  765. aic3x->master = 1;
  766. iface_areg |= BIT_CLK_MASTER | WORD_CLK_MASTER;
  767. break;
  768. case SND_SOC_DAIFMT_CBS_CFS:
  769. aic3x->master = 0;
  770. break;
  771. default:
  772. return -EINVAL;
  773. }
  774. /*
  775. * match both interface format and signal polarities since they
  776. * are fixed
  777. */
  778. switch (fmt & (SND_SOC_DAIFMT_FORMAT_MASK |
  779. SND_SOC_DAIFMT_INV_MASK)) {
  780. case (SND_SOC_DAIFMT_I2S | SND_SOC_DAIFMT_NB_NF):
  781. break;
  782. case (SND_SOC_DAIFMT_DSP_B | SND_SOC_DAIFMT_IB_NF):
  783. iface_breg |= (0x01 << 6);
  784. break;
  785. case (SND_SOC_DAIFMT_RIGHT_J | SND_SOC_DAIFMT_NB_NF):
  786. iface_breg |= (0x02 << 6);
  787. break;
  788. case (SND_SOC_DAIFMT_LEFT_J | SND_SOC_DAIFMT_NB_NF):
  789. iface_breg |= (0x03 << 6);
  790. break;
  791. default:
  792. return -EINVAL;
  793. }
  794. /* set iface */
  795. aic3x_write(codec, AIC3X_ASD_INTF_CTRLA, iface_areg);
  796. aic3x_write(codec, AIC3X_ASD_INTF_CTRLB, iface_breg);
  797. return 0;
  798. }
  799. static int aic3x_set_bias_level(struct snd_soc_codec *codec,
  800. enum snd_soc_bias_level level)
  801. {
  802. struct aic3x_priv *aic3x = codec->private_data;
  803. u8 reg;
  804. switch (level) {
  805. case SND_SOC_BIAS_ON:
  806. /* all power is driven by DAPM system */
  807. if (aic3x->master) {
  808. /* enable pll */
  809. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  810. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  811. reg | PLL_ENABLE);
  812. }
  813. break;
  814. case SND_SOC_BIAS_PREPARE:
  815. break;
  816. case SND_SOC_BIAS_STANDBY:
  817. /*
  818. * all power is driven by DAPM system,
  819. * so output power is safe if bypass was set
  820. */
  821. if (aic3x->master) {
  822. /* disable pll */
  823. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  824. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  825. reg & ~PLL_ENABLE);
  826. }
  827. break;
  828. case SND_SOC_BIAS_OFF:
  829. /* force all power off */
  830. reg = aic3x_read_reg_cache(codec, LINE1L_2_LADC_CTRL);
  831. aic3x_write(codec, LINE1L_2_LADC_CTRL, reg & ~LADC_PWR_ON);
  832. reg = aic3x_read_reg_cache(codec, LINE1R_2_RADC_CTRL);
  833. aic3x_write(codec, LINE1R_2_RADC_CTRL, reg & ~RADC_PWR_ON);
  834. reg = aic3x_read_reg_cache(codec, DAC_PWR);
  835. aic3x_write(codec, DAC_PWR, reg & ~(LDAC_PWR_ON | RDAC_PWR_ON));
  836. reg = aic3x_read_reg_cache(codec, HPLOUT_CTRL);
  837. aic3x_write(codec, HPLOUT_CTRL, reg & ~HPLOUT_PWR_ON);
  838. reg = aic3x_read_reg_cache(codec, HPROUT_CTRL);
  839. aic3x_write(codec, HPROUT_CTRL, reg & ~HPROUT_PWR_ON);
  840. reg = aic3x_read_reg_cache(codec, HPLCOM_CTRL);
  841. aic3x_write(codec, HPLCOM_CTRL, reg & ~HPLCOM_PWR_ON);
  842. reg = aic3x_read_reg_cache(codec, HPRCOM_CTRL);
  843. aic3x_write(codec, HPRCOM_CTRL, reg & ~HPRCOM_PWR_ON);
  844. reg = aic3x_read_reg_cache(codec, MONOLOPM_CTRL);
  845. aic3x_write(codec, MONOLOPM_CTRL, reg & ~MONOLOPM_PWR_ON);
  846. reg = aic3x_read_reg_cache(codec, LLOPM_CTRL);
  847. aic3x_write(codec, LLOPM_CTRL, reg & ~LLOPM_PWR_ON);
  848. reg = aic3x_read_reg_cache(codec, RLOPM_CTRL);
  849. aic3x_write(codec, RLOPM_CTRL, reg & ~RLOPM_PWR_ON);
  850. if (aic3x->master) {
  851. /* disable pll */
  852. reg = aic3x_read_reg_cache(codec, AIC3X_PLL_PROGA_REG);
  853. aic3x_write(codec, AIC3X_PLL_PROGA_REG,
  854. reg & ~PLL_ENABLE);
  855. }
  856. break;
  857. }
  858. codec->bias_level = level;
  859. return 0;
  860. }
  861. void aic3x_set_gpio(struct snd_soc_codec *codec, int gpio, int state)
  862. {
  863. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  864. u8 bit = gpio ? 3: 0;
  865. u8 val = aic3x_read_reg_cache(codec, reg) & ~(1 << bit);
  866. aic3x_write(codec, reg, val | (!!state << bit));
  867. }
  868. EXPORT_SYMBOL_GPL(aic3x_set_gpio);
  869. int aic3x_get_gpio(struct snd_soc_codec *codec, int gpio)
  870. {
  871. u8 reg = gpio ? AIC3X_GPIO2_REG : AIC3X_GPIO1_REG;
  872. u8 val, bit = gpio ? 2: 1;
  873. aic3x_read(codec, reg, &val);
  874. return (val >> bit) & 1;
  875. }
  876. EXPORT_SYMBOL_GPL(aic3x_get_gpio);
  877. int aic3x_headset_detected(struct snd_soc_codec *codec)
  878. {
  879. u8 val;
  880. aic3x_read(codec, AIC3X_RT_IRQ_FLAGS_REG, &val);
  881. return (val >> 2) & 1;
  882. }
  883. EXPORT_SYMBOL_GPL(aic3x_headset_detected);
  884. #define AIC3X_RATES SNDRV_PCM_RATE_8000_96000
  885. #define AIC3X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  886. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE)
  887. struct snd_soc_dai aic3x_dai = {
  888. .name = "tlv320aic3x",
  889. .playback = {
  890. .stream_name = "Playback",
  891. .channels_min = 1,
  892. .channels_max = 2,
  893. .rates = AIC3X_RATES,
  894. .formats = AIC3X_FORMATS,},
  895. .capture = {
  896. .stream_name = "Capture",
  897. .channels_min = 1,
  898. .channels_max = 2,
  899. .rates = AIC3X_RATES,
  900. .formats = AIC3X_FORMATS,},
  901. .ops = {
  902. .hw_params = aic3x_hw_params,
  903. .digital_mute = aic3x_mute,
  904. .set_sysclk = aic3x_set_dai_sysclk,
  905. .set_fmt = aic3x_set_dai_fmt,
  906. }
  907. };
  908. EXPORT_SYMBOL_GPL(aic3x_dai);
  909. static int aic3x_suspend(struct platform_device *pdev, pm_message_t state)
  910. {
  911. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  912. struct snd_soc_codec *codec = socdev->codec;
  913. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  914. return 0;
  915. }
  916. static int aic3x_resume(struct platform_device *pdev)
  917. {
  918. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  919. struct snd_soc_codec *codec = socdev->codec;
  920. int i;
  921. u8 data[2];
  922. u8 *cache = codec->reg_cache;
  923. /* Sync reg_cache with the hardware */
  924. for (i = 0; i < ARRAY_SIZE(aic3x_reg); i++) {
  925. data[0] = i;
  926. data[1] = cache[i];
  927. codec->hw_write(codec->control_data, data, 2);
  928. }
  929. aic3x_set_bias_level(codec, codec->suspend_bias_level);
  930. return 0;
  931. }
  932. /*
  933. * initialise the AIC3X driver
  934. * register the mixer and dsp interfaces with the kernel
  935. */
  936. static int aic3x_init(struct snd_soc_device *socdev)
  937. {
  938. struct snd_soc_codec *codec = socdev->codec;
  939. struct aic3x_setup_data *setup = socdev->codec_data;
  940. int reg, ret = 0;
  941. codec->name = "tlv320aic3x";
  942. codec->owner = THIS_MODULE;
  943. codec->read = aic3x_read_reg_cache;
  944. codec->write = aic3x_write;
  945. codec->set_bias_level = aic3x_set_bias_level;
  946. codec->dai = &aic3x_dai;
  947. codec->num_dai = 1;
  948. codec->reg_cache_size = ARRAY_SIZE(aic3x_reg);
  949. codec->reg_cache = kmemdup(aic3x_reg, sizeof(aic3x_reg), GFP_KERNEL);
  950. if (codec->reg_cache == NULL)
  951. return -ENOMEM;
  952. aic3x_write(codec, AIC3X_PAGE_SELECT, PAGE0_SELECT);
  953. aic3x_write(codec, AIC3X_RESET, SOFT_RESET);
  954. /* register pcms */
  955. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  956. if (ret < 0) {
  957. printk(KERN_ERR "aic3x: failed to create pcms\n");
  958. goto pcm_err;
  959. }
  960. /* DAC default volume and mute */
  961. aic3x_write(codec, LDAC_VOL, DEFAULT_VOL | MUTE_ON);
  962. aic3x_write(codec, RDAC_VOL, DEFAULT_VOL | MUTE_ON);
  963. /* DAC to HP default volume and route to Output mixer */
  964. aic3x_write(codec, DACL1_2_HPLOUT_VOL, DEFAULT_VOL | ROUTE_ON);
  965. aic3x_write(codec, DACR1_2_HPROUT_VOL, DEFAULT_VOL | ROUTE_ON);
  966. aic3x_write(codec, DACL1_2_HPLCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  967. aic3x_write(codec, DACR1_2_HPRCOM_VOL, DEFAULT_VOL | ROUTE_ON);
  968. /* DAC to Line Out default volume and route to Output mixer */
  969. aic3x_write(codec, DACL1_2_LLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  970. aic3x_write(codec, DACR1_2_RLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  971. /* DAC to Mono Line Out default volume and route to Output mixer */
  972. aic3x_write(codec, DACL1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  973. aic3x_write(codec, DACR1_2_MONOLOPM_VOL, DEFAULT_VOL | ROUTE_ON);
  974. /* unmute all outputs */
  975. reg = aic3x_read_reg_cache(codec, LLOPM_CTRL);
  976. aic3x_write(codec, LLOPM_CTRL, reg | UNMUTE);
  977. reg = aic3x_read_reg_cache(codec, RLOPM_CTRL);
  978. aic3x_write(codec, RLOPM_CTRL, reg | UNMUTE);
  979. reg = aic3x_read_reg_cache(codec, MONOLOPM_CTRL);
  980. aic3x_write(codec, MONOLOPM_CTRL, reg | UNMUTE);
  981. reg = aic3x_read_reg_cache(codec, HPLOUT_CTRL);
  982. aic3x_write(codec, HPLOUT_CTRL, reg | UNMUTE);
  983. reg = aic3x_read_reg_cache(codec, HPROUT_CTRL);
  984. aic3x_write(codec, HPROUT_CTRL, reg | UNMUTE);
  985. reg = aic3x_read_reg_cache(codec, HPLCOM_CTRL);
  986. aic3x_write(codec, HPLCOM_CTRL, reg | UNMUTE);
  987. reg = aic3x_read_reg_cache(codec, HPRCOM_CTRL);
  988. aic3x_write(codec, HPRCOM_CTRL, reg | UNMUTE);
  989. /* ADC default volume and unmute */
  990. aic3x_write(codec, LADC_VOL, DEFAULT_GAIN);
  991. aic3x_write(codec, RADC_VOL, DEFAULT_GAIN);
  992. /* By default route Line1 to ADC PGA mixer */
  993. aic3x_write(codec, LINE1L_2_LADC_CTRL, 0x0);
  994. aic3x_write(codec, LINE1R_2_RADC_CTRL, 0x0);
  995. /* PGA to HP Bypass default volume, disconnect from Output Mixer */
  996. aic3x_write(codec, PGAL_2_HPLOUT_VOL, DEFAULT_VOL);
  997. aic3x_write(codec, PGAR_2_HPROUT_VOL, DEFAULT_VOL);
  998. aic3x_write(codec, PGAL_2_HPLCOM_VOL, DEFAULT_VOL);
  999. aic3x_write(codec, PGAR_2_HPRCOM_VOL, DEFAULT_VOL);
  1000. /* PGA to Line Out default volume, disconnect from Output Mixer */
  1001. aic3x_write(codec, PGAL_2_LLOPM_VOL, DEFAULT_VOL);
  1002. aic3x_write(codec, PGAR_2_RLOPM_VOL, DEFAULT_VOL);
  1003. /* PGA to Mono Line Out default volume, disconnect from Output Mixer */
  1004. aic3x_write(codec, PGAL_2_MONOLOPM_VOL, DEFAULT_VOL);
  1005. aic3x_write(codec, PGAR_2_MONOLOPM_VOL, DEFAULT_VOL);
  1006. /* Line2 to HP Bypass default volume, disconnect from Output Mixer */
  1007. aic3x_write(codec, LINE2L_2_HPLOUT_VOL, DEFAULT_VOL);
  1008. aic3x_write(codec, LINE2R_2_HPROUT_VOL, DEFAULT_VOL);
  1009. aic3x_write(codec, LINE2L_2_HPLCOM_VOL, DEFAULT_VOL);
  1010. aic3x_write(codec, LINE2R_2_HPRCOM_VOL, DEFAULT_VOL);
  1011. /* Line2 Line Out default volume, disconnect from Output Mixer */
  1012. aic3x_write(codec, LINE2L_2_LLOPM_VOL, DEFAULT_VOL);
  1013. aic3x_write(codec, LINE2R_2_RLOPM_VOL, DEFAULT_VOL);
  1014. /* Line2 to Mono Out default volume, disconnect from Output Mixer */
  1015. aic3x_write(codec, LINE2L_2_MONOLOPM_VOL, DEFAULT_VOL);
  1016. aic3x_write(codec, LINE2R_2_MONOLOPM_VOL, DEFAULT_VOL);
  1017. /* off, with power on */
  1018. aic3x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1019. /* setup GPIO functions */
  1020. aic3x_write(codec, AIC3X_GPIO1_REG, (setup->gpio_func[0] & 0xf) << 4);
  1021. aic3x_write(codec, AIC3X_GPIO2_REG, (setup->gpio_func[1] & 0xf) << 4);
  1022. aic3x_add_controls(codec);
  1023. aic3x_add_widgets(codec);
  1024. ret = snd_soc_register_card(socdev);
  1025. if (ret < 0) {
  1026. printk(KERN_ERR "aic3x: failed to register card\n");
  1027. goto card_err;
  1028. }
  1029. return ret;
  1030. card_err:
  1031. snd_soc_free_pcms(socdev);
  1032. snd_soc_dapm_free(socdev);
  1033. pcm_err:
  1034. kfree(codec->reg_cache);
  1035. return ret;
  1036. }
  1037. static struct snd_soc_device *aic3x_socdev;
  1038. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1039. /*
  1040. * AIC3X 2 wire address can be up to 4 devices with device addresses
  1041. * 0x18, 0x19, 0x1A, 0x1B
  1042. */
  1043. /*
  1044. * If the i2c layer weren't so broken, we could pass this kind of data
  1045. * around
  1046. */
  1047. static int aic3x_i2c_probe(struct i2c_client *i2c,
  1048. const struct i2c_device_id *id)
  1049. {
  1050. struct snd_soc_device *socdev = aic3x_socdev;
  1051. struct snd_soc_codec *codec = socdev->codec;
  1052. int ret;
  1053. i2c_set_clientdata(i2c, codec);
  1054. codec->control_data = i2c;
  1055. ret = aic3x_init(socdev);
  1056. if (ret < 0)
  1057. printk(KERN_ERR "aic3x: failed to initialise AIC3X\n");
  1058. return ret;
  1059. }
  1060. static int aic3x_i2c_remove(struct i2c_client *client)
  1061. {
  1062. struct snd_soc_codec *codec = i2c_get_clientdata(client);
  1063. kfree(codec->reg_cache);
  1064. return 0;
  1065. }
  1066. static const struct i2c_device_id aic3x_i2c_id[] = {
  1067. { "tlv320aic3x", 0 },
  1068. { }
  1069. };
  1070. MODULE_DEVICE_TABLE(i2c, aic3x_i2c_id);
  1071. /* machine i2c codec control layer */
  1072. static struct i2c_driver aic3x_i2c_driver = {
  1073. .driver = {
  1074. .name = "aic3x I2C Codec",
  1075. .owner = THIS_MODULE,
  1076. },
  1077. .probe = aic3x_i2c_probe,
  1078. .remove = aic3x_i2c_remove,
  1079. .id_table = aic3x_i2c_id,
  1080. };
  1081. static int aic3x_i2c_read(struct i2c_client *client, u8 *value, int len)
  1082. {
  1083. value[0] = i2c_smbus_read_byte_data(client, value[0]);
  1084. return (len == 1);
  1085. }
  1086. static int aic3x_add_i2c_device(struct platform_device *pdev,
  1087. const struct aic3x_setup_data *setup)
  1088. {
  1089. struct i2c_board_info info;
  1090. struct i2c_adapter *adapter;
  1091. struct i2c_client *client;
  1092. int ret;
  1093. ret = i2c_add_driver(&aic3x_i2c_driver);
  1094. if (ret != 0) {
  1095. dev_err(&pdev->dev, "can't add i2c driver\n");
  1096. return ret;
  1097. }
  1098. memset(&info, 0, sizeof(struct i2c_board_info));
  1099. info.addr = setup->i2c_address;
  1100. strlcpy(info.type, "tlv320aic3x", I2C_NAME_SIZE);
  1101. adapter = i2c_get_adapter(setup->i2c_bus);
  1102. if (!adapter) {
  1103. dev_err(&pdev->dev, "can't get i2c adapter %d\n",
  1104. setup->i2c_bus);
  1105. goto err_driver;
  1106. }
  1107. client = i2c_new_device(adapter, &info);
  1108. i2c_put_adapter(adapter);
  1109. if (!client) {
  1110. dev_err(&pdev->dev, "can't add i2c device at 0x%x\n",
  1111. (unsigned int)info.addr);
  1112. goto err_driver;
  1113. }
  1114. return 0;
  1115. err_driver:
  1116. i2c_del_driver(&aic3x_i2c_driver);
  1117. return -ENODEV;
  1118. }
  1119. #endif
  1120. static int aic3x_probe(struct platform_device *pdev)
  1121. {
  1122. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1123. struct aic3x_setup_data *setup;
  1124. struct snd_soc_codec *codec;
  1125. struct aic3x_priv *aic3x;
  1126. int ret = 0;
  1127. printk(KERN_INFO "AIC3X Audio Codec %s\n", AIC3X_VERSION);
  1128. setup = socdev->codec_data;
  1129. codec = kzalloc(sizeof(struct snd_soc_codec), GFP_KERNEL);
  1130. if (codec == NULL)
  1131. return -ENOMEM;
  1132. aic3x = kzalloc(sizeof(struct aic3x_priv), GFP_KERNEL);
  1133. if (aic3x == NULL) {
  1134. kfree(codec);
  1135. return -ENOMEM;
  1136. }
  1137. codec->private_data = aic3x;
  1138. socdev->codec = codec;
  1139. mutex_init(&codec->mutex);
  1140. INIT_LIST_HEAD(&codec->dapm_widgets);
  1141. INIT_LIST_HEAD(&codec->dapm_paths);
  1142. aic3x_socdev = socdev;
  1143. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1144. if (setup->i2c_address) {
  1145. codec->hw_write = (hw_write_t) i2c_master_send;
  1146. codec->hw_read = (hw_read_t) aic3x_i2c_read;
  1147. ret = aic3x_add_i2c_device(pdev, setup);
  1148. }
  1149. #else
  1150. /* Add other interfaces here */
  1151. #endif
  1152. if (ret != 0) {
  1153. kfree(codec->private_data);
  1154. kfree(codec);
  1155. }
  1156. return ret;
  1157. }
  1158. static int aic3x_remove(struct platform_device *pdev)
  1159. {
  1160. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1161. struct snd_soc_codec *codec = socdev->codec;
  1162. /* power down chip */
  1163. if (codec->control_data)
  1164. aic3x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1165. snd_soc_free_pcms(socdev);
  1166. snd_soc_dapm_free(socdev);
  1167. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  1168. i2c_unregister_device(codec->control_data);
  1169. i2c_del_driver(&aic3x_i2c_driver);
  1170. #endif
  1171. kfree(codec->private_data);
  1172. kfree(codec);
  1173. return 0;
  1174. }
  1175. struct snd_soc_codec_device soc_codec_dev_aic3x = {
  1176. .probe = aic3x_probe,
  1177. .remove = aic3x_remove,
  1178. .suspend = aic3x_suspend,
  1179. .resume = aic3x_resume,
  1180. };
  1181. EXPORT_SYMBOL_GPL(soc_codec_dev_aic3x);
  1182. MODULE_DESCRIPTION("ASoC TLV320AIC3X codec driver");
  1183. MODULE_AUTHOR("Vladimir Barinov");
  1184. MODULE_LICENSE("GPL");