imx6dl.dtsi 4.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. */
  9. #include "imx6qdl.dtsi"
  10. #include "imx6dl-pinfunc.h"
  11. / {
  12. cpus {
  13. #address-cells = <1>;
  14. #size-cells = <0>;
  15. cpu@0 {
  16. compatible = "arm,cortex-a9";
  17. device_type = "cpu";
  18. reg = <0>;
  19. next-level-cache = <&L2>;
  20. };
  21. cpu@1 {
  22. compatible = "arm,cortex-a9";
  23. device_type = "cpu";
  24. reg = <1>;
  25. next-level-cache = <&L2>;
  26. };
  27. };
  28. soc {
  29. aips1: aips-bus@02000000 {
  30. iomuxc: iomuxc@020e0000 {
  31. compatible = "fsl,imx6dl-iomuxc";
  32. reg = <0x020e0000 0x4000>;
  33. enet {
  34. pinctrl_enet_1: enetgrp-1 {
  35. fsl,pins = <
  36. MX6DL_PAD_ENET_MDIO__ENET_MDIO 0x1b0b0
  37. MX6DL_PAD_ENET_MDC__ENET_MDC 0x1b0b0
  38. MX6DL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  39. MX6DL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  40. MX6DL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  41. MX6DL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  42. MX6DL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  43. MX6DL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  44. MX6DL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  45. MX6DL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  46. MX6DL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  47. MX6DL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  48. MX6DL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  49. MX6DL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  50. MX6DL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  51. MX6DL_PAD_GPIO_16__ENET_REF_CLK 0x4001b0a8
  52. >;
  53. };
  54. pinctrl_enet_2: enetgrp-2 {
  55. fsl,pins = <
  56. MX6DL_PAD_KEY_COL1__ENET_MDIO 0x1b0b0
  57. MX6DL_PAD_KEY_COL2__ENET_MDC 0x1b0b0
  58. MX6DL_PAD_RGMII_TXC__RGMII_TXC 0x1b0b0
  59. MX6DL_PAD_RGMII_TD0__RGMII_TD0 0x1b0b0
  60. MX6DL_PAD_RGMII_TD1__RGMII_TD1 0x1b0b0
  61. MX6DL_PAD_RGMII_TD2__RGMII_TD2 0x1b0b0
  62. MX6DL_PAD_RGMII_TD3__RGMII_TD3 0x1b0b0
  63. MX6DL_PAD_RGMII_TX_CTL__RGMII_TX_CTL 0x1b0b0
  64. MX6DL_PAD_ENET_REF_CLK__ENET_TX_CLK 0x1b0b0
  65. MX6DL_PAD_RGMII_RXC__RGMII_RXC 0x1b0b0
  66. MX6DL_PAD_RGMII_RD0__RGMII_RD0 0x1b0b0
  67. MX6DL_PAD_RGMII_RD1__RGMII_RD1 0x1b0b0
  68. MX6DL_PAD_RGMII_RD2__RGMII_RD2 0x1b0b0
  69. MX6DL_PAD_RGMII_RD3__RGMII_RD3 0x1b0b0
  70. MX6DL_PAD_RGMII_RX_CTL__RGMII_RX_CTL 0x1b0b0
  71. >;
  72. };
  73. };
  74. uart1 {
  75. pinctrl_uart1_1: uart1grp-1 {
  76. fsl,pins = <
  77. MX6DL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
  78. MX6DL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
  79. >;
  80. };
  81. };
  82. uart4 {
  83. pinctrl_uart4_1: uart4grp-1 {
  84. fsl,pins = <
  85. MX6DL_PAD_KEY_COL0__UART4_TX_DATA 0x1b0b1
  86. MX6DL_PAD_KEY_ROW0__UART4_RX_DATA 0x1b0b1
  87. >;
  88. };
  89. };
  90. usbotg {
  91. pinctrl_usbotg_2: usbotggrp-2 {
  92. fsl,pins = <
  93. MX6DL_PAD_ENET_RX_ER__USB_OTG_ID 0x17059
  94. >;
  95. };
  96. };
  97. usdhc2 {
  98. pinctrl_usdhc2_1: usdhc2grp-1 {
  99. fsl,pins = <
  100. MX6DL_PAD_SD2_CMD__SD2_CMD 0x17059
  101. MX6DL_PAD_SD2_CLK__SD2_CLK 0x10059
  102. MX6DL_PAD_SD2_DAT0__SD2_DATA0 0x17059
  103. MX6DL_PAD_SD2_DAT1__SD2_DATA1 0x17059
  104. MX6DL_PAD_SD2_DAT2__SD2_DATA2 0x17059
  105. MX6DL_PAD_SD2_DAT3__SD2_DATA3 0x17059
  106. MX6DL_PAD_NANDF_D4__SD2_DATA4 0x17059
  107. MX6DL_PAD_NANDF_D5__SD2_DATA5 0x17059
  108. MX6DL_PAD_NANDF_D6__SD2_DATA6 0x17059
  109. MX6DL_PAD_NANDF_D7__SD2_DATA7 0x17059
  110. >;
  111. };
  112. };
  113. usdhc3 {
  114. pinctrl_usdhc3_1: usdhc3grp-1 {
  115. fsl,pins = <
  116. MX6DL_PAD_SD3_CMD__SD3_CMD 0x17059
  117. MX6DL_PAD_SD3_CLK__SD3_CLK 0x10059
  118. MX6DL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  119. MX6DL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  120. MX6DL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  121. MX6DL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  122. MX6DL_PAD_SD3_DAT4__SD3_DATA4 0x17059
  123. MX6DL_PAD_SD3_DAT5__SD3_DATA5 0x17059
  124. MX6DL_PAD_SD3_DAT6__SD3_DATA6 0x17059
  125. MX6DL_PAD_SD3_DAT7__SD3_DATA7 0x17059
  126. >;
  127. };
  128. pinctrl_usdhc3_2: usdhc3grp_2 {
  129. fsl,pins = <
  130. MX6DL_PAD_SD3_CMD__SD3_CMD 0x17059
  131. MX6DL_PAD_SD3_CLK__SD3_CLK 0x10059
  132. MX6DL_PAD_SD3_DAT0__SD3_DATA0 0x17059
  133. MX6DL_PAD_SD3_DAT1__SD3_DATA1 0x17059
  134. MX6DL_PAD_SD3_DAT2__SD3_DATA2 0x17059
  135. MX6DL_PAD_SD3_DAT3__SD3_DATA3 0x17059
  136. >;
  137. };
  138. };
  139. };
  140. pxp: pxp@020f0000 {
  141. reg = <0x020f0000 0x4000>;
  142. interrupts = <0 98 0x04>;
  143. };
  144. epdc: epdc@020f4000 {
  145. reg = <0x020f4000 0x4000>;
  146. interrupts = <0 97 0x04>;
  147. };
  148. lcdif: lcdif@020f8000 {
  149. reg = <0x020f8000 0x4000>;
  150. interrupts = <0 39 0x04>;
  151. };
  152. };
  153. aips2: aips-bus@02100000 {
  154. i2c4: i2c@021f8000 {
  155. #address-cells = <1>;
  156. #size-cells = <0>;
  157. compatible = "fsl,imx1-i2c";
  158. reg = <0x021f8000 0x4000>;
  159. interrupts = <0 35 0x04>;
  160. status = "disabled";
  161. };
  162. };
  163. };
  164. };