at91sam9x5.dtsi 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840
  1. /*
  2. * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
  3. * applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
  4. * AT91SAM9X25, AT91SAM9X35 SoC
  5. *
  6. * Copyright (C) 2012 Atmel,
  7. * 2012 Nicolas Ferre <nicolas.ferre@atmel.com>
  8. *
  9. * Licensed under GPLv2 or later.
  10. */
  11. #include "skeleton.dtsi"
  12. #include <dt-bindings/pinctrl/at91.h>
  13. #include <dt-bindings/interrupt-controller/irq.h>
  14. #include <dt-bindings/gpio/gpio.h>
  15. / {
  16. model = "Atmel AT91SAM9x5 family SoC";
  17. compatible = "atmel,at91sam9x5";
  18. interrupt-parent = <&aic>;
  19. aliases {
  20. serial0 = &dbgu;
  21. serial1 = &usart0;
  22. serial2 = &usart1;
  23. serial3 = &usart2;
  24. gpio0 = &pioA;
  25. gpio1 = &pioB;
  26. gpio2 = &pioC;
  27. gpio3 = &pioD;
  28. tcb0 = &tcb0;
  29. tcb1 = &tcb1;
  30. i2c0 = &i2c0;
  31. i2c1 = &i2c1;
  32. i2c2 = &i2c2;
  33. ssc0 = &ssc0;
  34. };
  35. cpus {
  36. #address-cells = <0>;
  37. #size-cells = <0>;
  38. cpu {
  39. compatible = "arm,arm926ej-s";
  40. device_type = "cpu";
  41. };
  42. };
  43. memory {
  44. reg = <0x20000000 0x10000000>;
  45. };
  46. ahb {
  47. compatible = "simple-bus";
  48. #address-cells = <1>;
  49. #size-cells = <1>;
  50. ranges;
  51. apb {
  52. compatible = "simple-bus";
  53. #address-cells = <1>;
  54. #size-cells = <1>;
  55. ranges;
  56. aic: interrupt-controller@fffff000 {
  57. #interrupt-cells = <3>;
  58. compatible = "atmel,at91rm9200-aic";
  59. interrupt-controller;
  60. reg = <0xfffff000 0x200>;
  61. atmel,external-irqs = <31>;
  62. };
  63. ramc0: ramc@ffffe800 {
  64. compatible = "atmel,at91sam9g45-ddramc";
  65. reg = <0xffffe800 0x200>;
  66. };
  67. pmc: pmc@fffffc00 {
  68. compatible = "atmel,at91rm9200-pmc";
  69. reg = <0xfffffc00 0x100>;
  70. };
  71. rstc@fffffe00 {
  72. compatible = "atmel,at91sam9g45-rstc";
  73. reg = <0xfffffe00 0x10>;
  74. };
  75. shdwc@fffffe10 {
  76. compatible = "atmel,at91sam9x5-shdwc";
  77. reg = <0xfffffe10 0x10>;
  78. };
  79. pit: timer@fffffe30 {
  80. compatible = "atmel,at91sam9260-pit";
  81. reg = <0xfffffe30 0xf>;
  82. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  83. };
  84. tcb0: timer@f8008000 {
  85. compatible = "atmel,at91sam9x5-tcb";
  86. reg = <0xf8008000 0x100>;
  87. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  88. };
  89. tcb1: timer@f800c000 {
  90. compatible = "atmel,at91sam9x5-tcb";
  91. reg = <0xf800c000 0x100>;
  92. interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
  93. };
  94. dma0: dma-controller@ffffec00 {
  95. compatible = "atmel,at91sam9g45-dma";
  96. reg = <0xffffec00 0x200>;
  97. interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
  98. #dma-cells = <2>;
  99. };
  100. dma1: dma-controller@ffffee00 {
  101. compatible = "atmel,at91sam9g45-dma";
  102. reg = <0xffffee00 0x200>;
  103. interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
  104. #dma-cells = <2>;
  105. };
  106. pinctrl@fffff400 {
  107. #address-cells = <1>;
  108. #size-cells = <1>;
  109. compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
  110. ranges = <0xfffff400 0xfffff400 0x800>;
  111. /* shared pinctrl settings */
  112. dbgu {
  113. pinctrl_dbgu: dbgu-0 {
  114. atmel,pins =
  115. <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
  116. AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA10 periph A with pullup */
  117. };
  118. };
  119. usart0 {
  120. pinctrl_usart0: usart0-0 {
  121. atmel,pins =
  122. <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA0 periph A with pullup */
  123. AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA1 periph A */
  124. };
  125. pinctrl_usart0_rts: usart0_rts-0 {
  126. atmel,pins =
  127. <AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A */
  128. };
  129. pinctrl_usart0_cts: usart0_cts-0 {
  130. atmel,pins =
  131. <AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA3 periph A */
  132. };
  133. pinctrl_usart0_sck: usart0_sck-0 {
  134. atmel,pins =
  135. <AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA4 periph A */
  136. };
  137. };
  138. usart1 {
  139. pinctrl_usart1: usart1-0 {
  140. atmel,pins =
  141. <AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA5 periph A with pullup */
  142. AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA6 periph A */
  143. };
  144. pinctrl_usart1_rts: usart1_rts-0 {
  145. atmel,pins =
  146. <AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC27 periph C */
  147. };
  148. pinctrl_usart1_cts: usart1_cts-0 {
  149. atmel,pins =
  150. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC28 periph C */
  151. };
  152. pinctrl_usart1_sck: usart1_sck-0 {
  153. atmel,pins =
  154. <AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC29 periph C */
  155. };
  156. };
  157. usart2 {
  158. pinctrl_usart2: usart2-0 {
  159. atmel,pins =
  160. <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA7 periph A with pullup */
  161. AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA8 periph A */
  162. };
  163. pinctrl_uart2_rts: uart2_rts-0 {
  164. atmel,pins =
  165. <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
  166. };
  167. pinctrl_uart2_cts: uart2_cts-0 {
  168. atmel,pins =
  169. <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
  170. };
  171. pinctrl_usart2_sck: usart2_sck-0 {
  172. atmel,pins =
  173. <AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB2 periph B */
  174. };
  175. };
  176. usart3 {
  177. pinctrl_usart3: usart3-0 {
  178. atmel,pins =
  179. <AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PC22 periph B with pullup */
  180. AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC23 periph B */
  181. };
  182. pinctrl_usart3_rts: usart3_rts-0 {
  183. atmel,pins =
  184. <AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC24 periph B */
  185. };
  186. pinctrl_usart3_cts: usart3_cts-0 {
  187. atmel,pins =
  188. <AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC25 periph B */
  189. };
  190. pinctrl_usart3_sck: usart3_sck-0 {
  191. atmel,pins =
  192. <AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PC26 periph B */
  193. };
  194. };
  195. uart0 {
  196. pinctrl_uart0: uart0-0 {
  197. atmel,pins =
  198. <AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC8 periph C */
  199. AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC9 periph C with pullup */
  200. };
  201. };
  202. uart1 {
  203. pinctrl_uart1: uart1-0 {
  204. atmel,pins =
  205. <AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC16 periph C */
  206. AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>; /* PC17 periph C with pullup */
  207. };
  208. };
  209. nand {
  210. pinctrl_nand: nand-0 {
  211. atmel,pins =
  212. <AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD0 periph A Read Enable */
  213. AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD1 periph A Write Enable */
  214. AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD2 periph A Address Latch Enable */
  215. AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD3 periph A Command Latch Enable */
  216. AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD4 gpio Chip Enable pin pull_up */
  217. AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PD5 gpio RDY/BUSY pin pull_up */
  218. AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD6 periph A Data bit 0 */
  219. AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD7 periph A Data bit 1 */
  220. AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD8 periph A Data bit 2 */
  221. AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD9 periph A Data bit 3 */
  222. AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD10 periph A Data bit 4 */
  223. AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD11 periph A Data bit 5 */
  224. AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD12 periph A Data bit 6 */
  225. AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD13 periph A Data bit 7 */
  226. };
  227. pinctrl_nand_16bits: nand_16bits-0 {
  228. atmel,pins =
  229. <AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD14 periph A Data bit 8 */
  230. AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD15 periph A Data bit 9 */
  231. AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD16 periph A Data bit 10 */
  232. AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD17 periph A Data bit 11 */
  233. AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD18 periph A Data bit 12 */
  234. AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD19 periph A Data bit 13 */
  235. AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE /* PD20 periph A Data bit 14 */
  236. AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PD21 periph A Data bit 15 */
  237. };
  238. };
  239. macb0 {
  240. pinctrl_macb0_rmii: macb0_rmii-0 {
  241. atmel,pins =
  242. <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
  243. AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
  244. AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB2 periph A */
  245. AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
  246. AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
  247. AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB5 periph A */
  248. AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
  249. AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
  250. AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
  251. AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB10 periph A */
  252. };
  253. pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 {
  254. atmel,pins =
  255. <AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB8 periph A */
  256. AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB11 periph A */
  257. AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
  258. AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
  259. AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB14 periph A */
  260. AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
  261. AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
  262. AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
  263. };
  264. };
  265. mmc0 {
  266. pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
  267. atmel,pins =
  268. <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
  269. AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA16 periph A with pullup */
  270. AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA15 periph A with pullup */
  271. };
  272. pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
  273. atmel,pins =
  274. <AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA18 periph A with pullup */
  275. AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA19 periph A with pullup */
  276. AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA20 periph A with pullup */
  277. };
  278. };
  279. mmc1 {
  280. pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
  281. atmel,pins =
  282. <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA13 periph B */
  283. AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA12 periph B with pullup */
  284. AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA11 periph B with pullup */
  285. };
  286. pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
  287. atmel,pins =
  288. <AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA2 periph B with pullup */
  289. AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA3 periph B with pullup */
  290. AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA4 periph B with pullup */
  291. };
  292. };
  293. ssc0 {
  294. pinctrl_ssc0_tx: ssc0_tx-0 {
  295. atmel,pins =
  296. <AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA24 periph B */
  297. AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA25 periph B */
  298. AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA26 periph B */
  299. };
  300. pinctrl_ssc0_rx: ssc0_rx-0 {
  301. atmel,pins =
  302. <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA27 periph B */
  303. AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA28 periph B */
  304. AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA29 periph B */
  305. };
  306. };
  307. spi0 {
  308. pinctrl_spi0: spi0-0 {
  309. atmel,pins =
  310. <AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A SPI0_MISO pin */
  311. AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A SPI0_MOSI pin */
  312. AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA13 periph A SPI0_SPCK pin */
  313. };
  314. };
  315. spi1 {
  316. pinctrl_spi1: spi1-0 {
  317. atmel,pins =
  318. <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA21 periph B SPI1_MISO pin */
  319. AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE /* PA22 periph B SPI1_MOSI pin */
  320. AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA23 periph B SPI1_SPCK pin */
  321. };
  322. };
  323. i2c0 {
  324. pinctrl_i2c0: i2c0-0 {
  325. atmel,pins =
  326. <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A I2C0 data */
  327. AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA31 periph A I2C0 clock */
  328. };
  329. };
  330. i2c1 {
  331. pinctrl_i2c1: i2c1-0 {
  332. atmel,pins =
  333. <AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE /* PC0 periph C I2C1 data */
  334. AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>; /* PC1 periph C I2C1 clock */
  335. };
  336. };
  337. i2c2 {
  338. pinctrl_i2c2: i2c2-0 {
  339. atmel,pins =
  340. <AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB4 periph B I2C2 data */
  341. AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB5 periph B I2C2 clock */
  342. };
  343. };
  344. i2c_gpio0 {
  345. pinctrl_i2c_gpio0: i2c_gpio0-0 {
  346. atmel,pins =
  347. <AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA30 gpio multidrive I2C0 data */
  348. AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA31 gpio multidrive I2C0 clock */
  349. };
  350. };
  351. i2c_gpio1 {
  352. pinctrl_i2c_gpio1: i2c_gpio1-0 {
  353. atmel,pins =
  354. <AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PC0 gpio multidrive I2C1 data */
  355. AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PC1 gpio multidrive I2C1 clock */
  356. };
  357. };
  358. i2c_gpio2 {
  359. pinctrl_i2c_gpio2: i2c_gpio2-0 {
  360. atmel,pins =
  361. <AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PB4 gpio multidrive I2C2 data */
  362. AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PB5 gpio multidrive I2C2 clock */
  363. };
  364. };
  365. tcb0 {
  366. pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
  367. atmel,pins = <AT91_PIOA 24 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  368. };
  369. pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
  370. atmel,pins = <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  371. };
  372. pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
  373. atmel,pins = <AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  374. };
  375. pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
  376. atmel,pins = <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  377. };
  378. pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
  379. atmel,pins = <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  380. };
  381. pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
  382. atmel,pins = <AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  383. };
  384. pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
  385. atmel,pins = <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  386. };
  387. pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
  388. atmel,pins = <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  389. };
  390. pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
  391. atmel,pins = <AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_NONE>;
  392. };
  393. };
  394. tcb1 {
  395. pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
  396. atmel,pins = <AT91_PIOC 4 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  397. };
  398. pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
  399. atmel,pins = <AT91_PIOC 7 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  400. };
  401. pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
  402. atmel,pins = <AT91_PIOC 14 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  403. };
  404. pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
  405. atmel,pins = <AT91_PIOC 2 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  406. };
  407. pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
  408. atmel,pins = <AT91_PIOC 5 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  409. };
  410. pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
  411. atmel,pins = <AT91_PIOC 12 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  412. };
  413. pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
  414. atmel,pins = <AT91_PIOC 3 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  415. };
  416. pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
  417. atmel,pins = <AT91_PIOC 6 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  418. };
  419. pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
  420. atmel,pins = <AT91_PIOC 13 AT91_PERIPH_C AT91_PINCTRL_NONE>;
  421. };
  422. };
  423. pioA: gpio@fffff400 {
  424. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  425. reg = <0xfffff400 0x200>;
  426. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  427. #gpio-cells = <2>;
  428. gpio-controller;
  429. interrupt-controller;
  430. #interrupt-cells = <2>;
  431. };
  432. pioB: gpio@fffff600 {
  433. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  434. reg = <0xfffff600 0x200>;
  435. interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
  436. #gpio-cells = <2>;
  437. gpio-controller;
  438. #gpio-lines = <19>;
  439. interrupt-controller;
  440. #interrupt-cells = <2>;
  441. };
  442. pioC: gpio@fffff800 {
  443. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  444. reg = <0xfffff800 0x200>;
  445. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  446. #gpio-cells = <2>;
  447. gpio-controller;
  448. interrupt-controller;
  449. #interrupt-cells = <2>;
  450. };
  451. pioD: gpio@fffffa00 {
  452. compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
  453. reg = <0xfffffa00 0x200>;
  454. interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
  455. #gpio-cells = <2>;
  456. gpio-controller;
  457. #gpio-lines = <22>;
  458. interrupt-controller;
  459. #interrupt-cells = <2>;
  460. };
  461. };
  462. ssc0: ssc@f0010000 {
  463. compatible = "atmel,at91sam9g45-ssc";
  464. reg = <0xf0010000 0x4000>;
  465. interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
  466. pinctrl-names = "default";
  467. pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
  468. status = "disabled";
  469. };
  470. mmc0: mmc@f0008000 {
  471. compatible = "atmel,hsmci";
  472. reg = <0xf0008000 0x600>;
  473. interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
  474. dmas = <&dma0 1 0>;
  475. dma-names = "rxtx";
  476. #address-cells = <1>;
  477. #size-cells = <0>;
  478. status = "disabled";
  479. };
  480. mmc1: mmc@f000c000 {
  481. compatible = "atmel,hsmci";
  482. reg = <0xf000c000 0x600>;
  483. interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
  484. dmas = <&dma1 1 0>;
  485. dma-names = "rxtx";
  486. #address-cells = <1>;
  487. #size-cells = <0>;
  488. status = "disabled";
  489. };
  490. dbgu: serial@fffff200 {
  491. compatible = "atmel,at91sam9260-usart";
  492. reg = <0xfffff200 0x200>;
  493. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  494. pinctrl-names = "default";
  495. pinctrl-0 = <&pinctrl_dbgu>;
  496. status = "disabled";
  497. };
  498. usart0: serial@f801c000 {
  499. compatible = "atmel,at91sam9260-usart";
  500. reg = <0xf801c000 0x200>;
  501. interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
  502. pinctrl-names = "default";
  503. pinctrl-0 = <&pinctrl_usart0>;
  504. status = "disabled";
  505. };
  506. usart1: serial@f8020000 {
  507. compatible = "atmel,at91sam9260-usart";
  508. reg = <0xf8020000 0x200>;
  509. interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
  510. pinctrl-names = "default";
  511. pinctrl-0 = <&pinctrl_usart1>;
  512. status = "disabled";
  513. };
  514. usart2: serial@f8024000 {
  515. compatible = "atmel,at91sam9260-usart";
  516. reg = <0xf8024000 0x200>;
  517. interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
  518. pinctrl-names = "default";
  519. pinctrl-0 = <&pinctrl_usart2>;
  520. status = "disabled";
  521. };
  522. macb0: ethernet@f802c000 {
  523. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  524. reg = <0xf802c000 0x100>;
  525. interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
  526. pinctrl-names = "default";
  527. pinctrl-0 = <&pinctrl_macb0_rmii>;
  528. status = "disabled";
  529. };
  530. macb1: ethernet@f8030000 {
  531. compatible = "cdns,at32ap7000-macb", "cdns,macb";
  532. reg = <0xf8030000 0x100>;
  533. interrupts = <27 IRQ_TYPE_LEVEL_HIGH 3>;
  534. status = "disabled";
  535. };
  536. i2c0: i2c@f8010000 {
  537. compatible = "atmel,at91sam9x5-i2c";
  538. reg = <0xf8010000 0x100>;
  539. interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
  540. dmas = <&dma0 1 7>,
  541. <&dma0 1 8>;
  542. dma-names = "tx", "rx";
  543. #address-cells = <1>;
  544. #size-cells = <0>;
  545. pinctrl-names = "default";
  546. pinctrl-0 = <&pinctrl_i2c0>;
  547. status = "disabled";
  548. };
  549. i2c1: i2c@f8014000 {
  550. compatible = "atmel,at91sam9x5-i2c";
  551. reg = <0xf8014000 0x100>;
  552. interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
  553. dmas = <&dma1 1 5>,
  554. <&dma1 1 6>;
  555. dma-names = "tx", "rx";
  556. #address-cells = <1>;
  557. #size-cells = <0>;
  558. pinctrl-names = "default";
  559. pinctrl-0 = <&pinctrl_i2c1>;
  560. status = "disabled";
  561. };
  562. i2c2: i2c@f8018000 {
  563. compatible = "atmel,at91sam9x5-i2c";
  564. reg = <0xf8018000 0x100>;
  565. interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
  566. dmas = <&dma0 1 9>,
  567. <&dma0 1 10>;
  568. dma-names = "tx", "rx";
  569. #address-cells = <1>;
  570. #size-cells = <0>;
  571. pinctrl-names = "default";
  572. pinctrl-0 = <&pinctrl_i2c2>;
  573. status = "disabled";
  574. };
  575. uart0: serial@f8040000 {
  576. compatible = "atmel,at91sam9260-usart";
  577. reg = <0xf8040000 0x200>;
  578. interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
  579. pinctrl-names = "default";
  580. pinctrl-0 = <&pinctrl_uart0>;
  581. status = "disabled";
  582. };
  583. uart1: serial@f8044000 {
  584. compatible = "atmel,at91sam9260-usart";
  585. reg = <0xf8044000 0x200>;
  586. interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
  587. pinctrl-names = "default";
  588. pinctrl-0 = <&pinctrl_uart1>;
  589. status = "disabled";
  590. };
  591. adc0: adc@f804c000 {
  592. compatible = "atmel,at91sam9260-adc";
  593. reg = <0xf804c000 0x100>;
  594. interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
  595. atmel,adc-use-external;
  596. atmel,adc-channels-used = <0xffff>;
  597. atmel,adc-vref = <3300>;
  598. atmel,adc-num-channels = <12>;
  599. atmel,adc-startup-time = <40>;
  600. atmel,adc-channel-base = <0x50>;
  601. atmel,adc-drdy-mask = <0x1000000>;
  602. atmel,adc-status-register = <0x30>;
  603. atmel,adc-trigger-register = <0xc0>;
  604. atmel,adc-res = <8 10>;
  605. atmel,adc-res-names = "lowres", "highres";
  606. atmel,adc-use-res = "highres";
  607. trigger@0 {
  608. trigger-name = "external-rising";
  609. trigger-value = <0x1>;
  610. trigger-external;
  611. };
  612. trigger@1 {
  613. trigger-name = "external-falling";
  614. trigger-value = <0x2>;
  615. trigger-external;
  616. };
  617. trigger@2 {
  618. trigger-name = "external-any";
  619. trigger-value = <0x3>;
  620. trigger-external;
  621. };
  622. trigger@3 {
  623. trigger-name = "continuous";
  624. trigger-value = <0x6>;
  625. };
  626. };
  627. spi0: spi@f0000000 {
  628. #address-cells = <1>;
  629. #size-cells = <0>;
  630. compatible = "atmel,at91rm9200-spi";
  631. reg = <0xf0000000 0x100>;
  632. interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
  633. pinctrl-names = "default";
  634. pinctrl-0 = <&pinctrl_spi0>;
  635. status = "disabled";
  636. };
  637. spi1: spi@f0004000 {
  638. #address-cells = <1>;
  639. #size-cells = <0>;
  640. compatible = "atmel,at91rm9200-spi";
  641. reg = <0xf0004000 0x100>;
  642. interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
  643. pinctrl-names = "default";
  644. pinctrl-0 = <&pinctrl_spi1>;
  645. status = "disabled";
  646. };
  647. watchdog@fffffe40 {
  648. compatible = "atmel,at91sam9260-wdt";
  649. reg = <0xfffffe40 0x10>;
  650. status = "disabled";
  651. };
  652. rtc@fffffeb0 {
  653. compatible = "atmel,at91sam9x5-rtc";
  654. reg = <0xfffffeb0 0x40>;
  655. interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
  656. status = "disabled";
  657. };
  658. };
  659. nand0: nand@40000000 {
  660. compatible = "atmel,at91rm9200-nand";
  661. #address-cells = <1>;
  662. #size-cells = <1>;
  663. reg = <0x40000000 0x10000000
  664. 0xffffe000 0x600 /* PMECC Registers */
  665. 0xffffe600 0x200 /* PMECC Error Location Registers */
  666. 0x00108000 0x18000 /* PMECC looup table in ROM code */
  667. >;
  668. atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
  669. atmel,nand-addr-offset = <21>;
  670. atmel,nand-cmd-offset = <22>;
  671. pinctrl-names = "default";
  672. pinctrl-0 = <&pinctrl_nand>;
  673. gpios = <&pioD 5 GPIO_ACTIVE_HIGH
  674. &pioD 4 GPIO_ACTIVE_HIGH
  675. 0
  676. >;
  677. status = "disabled";
  678. };
  679. usb0: ohci@00600000 {
  680. compatible = "atmel,at91rm9200-ohci", "usb-ohci";
  681. reg = <0x00600000 0x100000>;
  682. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  683. status = "disabled";
  684. };
  685. usb1: ehci@00700000 {
  686. compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
  687. reg = <0x00700000 0x100000>;
  688. interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
  689. status = "disabled";
  690. };
  691. };
  692. i2c@0 {
  693. compatible = "i2c-gpio";
  694. gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
  695. &pioA 31 GPIO_ACTIVE_HIGH /* scl */
  696. >;
  697. i2c-gpio,sda-open-drain;
  698. i2c-gpio,scl-open-drain;
  699. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  700. #address-cells = <1>;
  701. #size-cells = <0>;
  702. pinctrl-names = "default";
  703. pinctrl-0 = <&pinctrl_i2c_gpio0>;
  704. status = "disabled";
  705. };
  706. i2c@1 {
  707. compatible = "i2c-gpio";
  708. gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
  709. &pioC 1 GPIO_ACTIVE_HIGH /* scl */
  710. >;
  711. i2c-gpio,sda-open-drain;
  712. i2c-gpio,scl-open-drain;
  713. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  714. #address-cells = <1>;
  715. #size-cells = <0>;
  716. pinctrl-names = "default";
  717. pinctrl-0 = <&pinctrl_i2c_gpio1>;
  718. status = "disabled";
  719. };
  720. i2c@2 {
  721. compatible = "i2c-gpio";
  722. gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
  723. &pioB 5 GPIO_ACTIVE_HIGH /* scl */
  724. >;
  725. i2c-gpio,sda-open-drain;
  726. i2c-gpio,scl-open-drain;
  727. i2c-gpio,delay-us = <2>; /* ~100 kHz */
  728. #address-cells = <1>;
  729. #size-cells = <0>;
  730. pinctrl-names = "default";
  731. pinctrl-0 = <&pinctrl_i2c_gpio2>;
  732. status = "disabled";
  733. };
  734. };