msi.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125
  1. /*
  2. * File: msi.c
  3. * Purpose: PCI Message Signaled Interrupt (MSI)
  4. *
  5. * Copyright (C) 2003-2004 Intel
  6. * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
  7. */
  8. #include <linux/mm.h>
  9. #include <linux/irq.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/init.h>
  12. #include <linux/config.h>
  13. #include <linux/ioport.h>
  14. #include <linux/smp_lock.h>
  15. #include <linux/pci.h>
  16. #include <linux/proc_fs.h>
  17. #include <asm/errno.h>
  18. #include <asm/io.h>
  19. #include <asm/smp.h>
  20. #include "pci.h"
  21. #include "msi.h"
  22. static DEFINE_SPINLOCK(msi_lock);
  23. static struct msi_desc* msi_desc[NR_IRQS] = { [0 ... NR_IRQS-1] = NULL };
  24. static kmem_cache_t* msi_cachep;
  25. static int pci_msi_enable = 1;
  26. static int last_alloc_vector;
  27. static int nr_released_vectors;
  28. static int nr_reserved_vectors = NR_HP_RESERVED_VECTORS;
  29. static int nr_msix_devices;
  30. #ifndef CONFIG_X86_IO_APIC
  31. int vector_irq[NR_VECTORS] = { [0 ... NR_VECTORS - 1] = -1};
  32. u8 irq_vector[NR_IRQ_VECTORS] = { FIRST_DEVICE_VECTOR , 0 };
  33. #endif
  34. static void msi_cache_ctor(void *p, kmem_cache_t *cache, unsigned long flags)
  35. {
  36. memset(p, 0, NR_IRQS * sizeof(struct msi_desc));
  37. }
  38. static int msi_cache_init(void)
  39. {
  40. msi_cachep = kmem_cache_create("msi_cache",
  41. NR_IRQS * sizeof(struct msi_desc),
  42. 0, SLAB_HWCACHE_ALIGN, msi_cache_ctor, NULL);
  43. if (!msi_cachep)
  44. return -ENOMEM;
  45. return 0;
  46. }
  47. static void msi_set_mask_bit(unsigned int vector, int flag)
  48. {
  49. struct msi_desc *entry;
  50. entry = (struct msi_desc *)msi_desc[vector];
  51. if (!entry || !entry->dev || !entry->mask_base)
  52. return;
  53. switch (entry->msi_attrib.type) {
  54. case PCI_CAP_ID_MSI:
  55. {
  56. int pos;
  57. u32 mask_bits;
  58. pos = (long)entry->mask_base;
  59. pci_read_config_dword(entry->dev, pos, &mask_bits);
  60. mask_bits &= ~(1);
  61. mask_bits |= flag;
  62. pci_write_config_dword(entry->dev, pos, mask_bits);
  63. break;
  64. }
  65. case PCI_CAP_ID_MSIX:
  66. {
  67. int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
  68. PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET;
  69. writel(flag, entry->mask_base + offset);
  70. break;
  71. }
  72. default:
  73. break;
  74. }
  75. }
  76. #ifdef CONFIG_SMP
  77. static void set_msi_affinity(unsigned int vector, cpumask_t cpu_mask)
  78. {
  79. struct msi_desc *entry;
  80. struct msg_address address;
  81. unsigned int irq = vector;
  82. entry = (struct msi_desc *)msi_desc[vector];
  83. if (!entry || !entry->dev)
  84. return;
  85. switch (entry->msi_attrib.type) {
  86. case PCI_CAP_ID_MSI:
  87. {
  88. int pos;
  89. if (!(pos = pci_find_capability(entry->dev, PCI_CAP_ID_MSI)))
  90. return;
  91. pci_read_config_dword(entry->dev, msi_lower_address_reg(pos),
  92. &address.lo_address.value);
  93. address.lo_address.value &= MSI_ADDRESS_DEST_ID_MASK;
  94. address.lo_address.value |= (cpu_mask_to_apicid(cpu_mask) <<
  95. MSI_TARGET_CPU_SHIFT);
  96. entry->msi_attrib.current_cpu = cpu_mask_to_apicid(cpu_mask);
  97. pci_write_config_dword(entry->dev, msi_lower_address_reg(pos),
  98. address.lo_address.value);
  99. set_native_irq_info(irq, cpu_mask);
  100. break;
  101. }
  102. case PCI_CAP_ID_MSIX:
  103. {
  104. int offset = entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
  105. PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET;
  106. address.lo_address.value = readl(entry->mask_base + offset);
  107. address.lo_address.value &= MSI_ADDRESS_DEST_ID_MASK;
  108. address.lo_address.value |= (cpu_mask_to_apicid(cpu_mask) <<
  109. MSI_TARGET_CPU_SHIFT);
  110. entry->msi_attrib.current_cpu = cpu_mask_to_apicid(cpu_mask);
  111. writel(address.lo_address.value, entry->mask_base + offset);
  112. set_native_irq_info(irq, cpu_mask);
  113. break;
  114. }
  115. default:
  116. break;
  117. }
  118. }
  119. #endif /* CONFIG_SMP */
  120. static void mask_MSI_irq(unsigned int vector)
  121. {
  122. msi_set_mask_bit(vector, 1);
  123. }
  124. static void unmask_MSI_irq(unsigned int vector)
  125. {
  126. msi_set_mask_bit(vector, 0);
  127. }
  128. static unsigned int startup_msi_irq_wo_maskbit(unsigned int vector)
  129. {
  130. struct msi_desc *entry;
  131. unsigned long flags;
  132. spin_lock_irqsave(&msi_lock, flags);
  133. entry = msi_desc[vector];
  134. if (!entry || !entry->dev) {
  135. spin_unlock_irqrestore(&msi_lock, flags);
  136. return 0;
  137. }
  138. entry->msi_attrib.state = 1; /* Mark it active */
  139. spin_unlock_irqrestore(&msi_lock, flags);
  140. return 0; /* never anything pending */
  141. }
  142. static unsigned int startup_msi_irq_w_maskbit(unsigned int vector)
  143. {
  144. startup_msi_irq_wo_maskbit(vector);
  145. unmask_MSI_irq(vector);
  146. return 0; /* never anything pending */
  147. }
  148. static void shutdown_msi_irq(unsigned int vector)
  149. {
  150. struct msi_desc *entry;
  151. unsigned long flags;
  152. spin_lock_irqsave(&msi_lock, flags);
  153. entry = msi_desc[vector];
  154. if (entry && entry->dev)
  155. entry->msi_attrib.state = 0; /* Mark it not active */
  156. spin_unlock_irqrestore(&msi_lock, flags);
  157. }
  158. static void end_msi_irq_wo_maskbit(unsigned int vector)
  159. {
  160. move_native_irq(vector);
  161. ack_APIC_irq();
  162. }
  163. static void end_msi_irq_w_maskbit(unsigned int vector)
  164. {
  165. move_native_irq(vector);
  166. unmask_MSI_irq(vector);
  167. ack_APIC_irq();
  168. }
  169. static void do_nothing(unsigned int vector)
  170. {
  171. }
  172. /*
  173. * Interrupt Type for MSI-X PCI/PCI-X/PCI-Express Devices,
  174. * which implement the MSI-X Capability Structure.
  175. */
  176. static struct hw_interrupt_type msix_irq_type = {
  177. .typename = "PCI-MSI-X",
  178. .startup = startup_msi_irq_w_maskbit,
  179. .shutdown = shutdown_msi_irq,
  180. .enable = unmask_MSI_irq,
  181. .disable = mask_MSI_irq,
  182. .ack = mask_MSI_irq,
  183. .end = end_msi_irq_w_maskbit,
  184. .set_affinity = set_msi_irq_affinity
  185. };
  186. /*
  187. * Interrupt Type for MSI PCI/PCI-X/PCI-Express Devices,
  188. * which implement the MSI Capability Structure with
  189. * Mask-and-Pending Bits.
  190. */
  191. static struct hw_interrupt_type msi_irq_w_maskbit_type = {
  192. .typename = "PCI-MSI",
  193. .startup = startup_msi_irq_w_maskbit,
  194. .shutdown = shutdown_msi_irq,
  195. .enable = unmask_MSI_irq,
  196. .disable = mask_MSI_irq,
  197. .ack = mask_MSI_irq,
  198. .end = end_msi_irq_w_maskbit,
  199. .set_affinity = set_msi_irq_affinity
  200. };
  201. /*
  202. * Interrupt Type for MSI PCI/PCI-X/PCI-Express Devices,
  203. * which implement the MSI Capability Structure without
  204. * Mask-and-Pending Bits.
  205. */
  206. static struct hw_interrupt_type msi_irq_wo_maskbit_type = {
  207. .typename = "PCI-MSI",
  208. .startup = startup_msi_irq_wo_maskbit,
  209. .shutdown = shutdown_msi_irq,
  210. .enable = do_nothing,
  211. .disable = do_nothing,
  212. .ack = do_nothing,
  213. .end = end_msi_irq_wo_maskbit,
  214. .set_affinity = set_msi_irq_affinity
  215. };
  216. static void msi_data_init(struct msg_data *msi_data,
  217. unsigned int vector)
  218. {
  219. memset(msi_data, 0, sizeof(struct msg_data));
  220. msi_data->vector = (u8)vector;
  221. msi_data->delivery_mode = MSI_DELIVERY_MODE;
  222. msi_data->level = MSI_LEVEL_MODE;
  223. msi_data->trigger = MSI_TRIGGER_MODE;
  224. }
  225. static void msi_address_init(struct msg_address *msi_address)
  226. {
  227. unsigned int dest_id;
  228. memset(msi_address, 0, sizeof(struct msg_address));
  229. msi_address->hi_address = (u32)0;
  230. dest_id = (MSI_ADDRESS_HEADER << MSI_ADDRESS_HEADER_SHIFT);
  231. msi_address->lo_address.u.dest_mode = MSI_DEST_MODE;
  232. msi_address->lo_address.u.redirection_hint = MSI_REDIRECTION_HINT_MODE;
  233. msi_address->lo_address.u.dest_id = dest_id;
  234. msi_address->lo_address.value |= (MSI_TARGET_CPU << MSI_TARGET_CPU_SHIFT);
  235. }
  236. static int msi_free_vector(struct pci_dev* dev, int vector, int reassign);
  237. static int assign_msi_vector(void)
  238. {
  239. static int new_vector_avail = 1;
  240. int vector;
  241. unsigned long flags;
  242. /*
  243. * msi_lock is provided to ensure that successful allocation of MSI
  244. * vector is assigned unique among drivers.
  245. */
  246. spin_lock_irqsave(&msi_lock, flags);
  247. if (!new_vector_avail) {
  248. int free_vector = 0;
  249. /*
  250. * vector_irq[] = -1 indicates that this specific vector is:
  251. * - assigned for MSI (since MSI have no associated IRQ) or
  252. * - assigned for legacy if less than 16, or
  253. * - having no corresponding 1:1 vector-to-IOxAPIC IRQ mapping
  254. * vector_irq[] = 0 indicates that this vector, previously
  255. * assigned for MSI, is freed by hotplug removed operations.
  256. * This vector will be reused for any subsequent hotplug added
  257. * operations.
  258. * vector_irq[] > 0 indicates that this vector is assigned for
  259. * IOxAPIC IRQs. This vector and its value provides a 1-to-1
  260. * vector-to-IOxAPIC IRQ mapping.
  261. */
  262. for (vector = FIRST_DEVICE_VECTOR; vector < NR_IRQS; vector++) {
  263. if (vector_irq[vector] != 0)
  264. continue;
  265. free_vector = vector;
  266. if (!msi_desc[vector])
  267. break;
  268. else
  269. continue;
  270. }
  271. if (!free_vector) {
  272. spin_unlock_irqrestore(&msi_lock, flags);
  273. return -EBUSY;
  274. }
  275. vector_irq[free_vector] = -1;
  276. nr_released_vectors--;
  277. spin_unlock_irqrestore(&msi_lock, flags);
  278. if (msi_desc[free_vector] != NULL) {
  279. struct pci_dev *dev;
  280. int tail;
  281. /* free all linked vectors before re-assign */
  282. do {
  283. spin_lock_irqsave(&msi_lock, flags);
  284. dev = msi_desc[free_vector]->dev;
  285. tail = msi_desc[free_vector]->link.tail;
  286. spin_unlock_irqrestore(&msi_lock, flags);
  287. msi_free_vector(dev, tail, 1);
  288. } while (free_vector != tail);
  289. }
  290. return free_vector;
  291. }
  292. vector = assign_irq_vector(AUTO_ASSIGN);
  293. last_alloc_vector = vector;
  294. if (vector == LAST_DEVICE_VECTOR)
  295. new_vector_avail = 0;
  296. spin_unlock_irqrestore(&msi_lock, flags);
  297. return vector;
  298. }
  299. static int get_new_vector(void)
  300. {
  301. int vector;
  302. if ((vector = assign_msi_vector()) > 0)
  303. set_intr_gate(vector, interrupt[vector]);
  304. return vector;
  305. }
  306. static int msi_init(void)
  307. {
  308. static int status = -ENOMEM;
  309. if (!status)
  310. return status;
  311. if (pci_msi_quirk) {
  312. pci_msi_enable = 0;
  313. printk(KERN_WARNING "PCI: MSI quirk detected. MSI disabled.\n");
  314. status = -EINVAL;
  315. return status;
  316. }
  317. if ((status = msi_cache_init()) < 0) {
  318. pci_msi_enable = 0;
  319. printk(KERN_WARNING "PCI: MSI cache init failed\n");
  320. return status;
  321. }
  322. last_alloc_vector = assign_irq_vector(AUTO_ASSIGN);
  323. if (last_alloc_vector < 0) {
  324. pci_msi_enable = 0;
  325. printk(KERN_WARNING "PCI: No interrupt vectors available for MSI\n");
  326. status = -EBUSY;
  327. return status;
  328. }
  329. vector_irq[last_alloc_vector] = 0;
  330. nr_released_vectors++;
  331. return status;
  332. }
  333. static int get_msi_vector(struct pci_dev *dev)
  334. {
  335. return get_new_vector();
  336. }
  337. static struct msi_desc* alloc_msi_entry(void)
  338. {
  339. struct msi_desc *entry;
  340. entry = kmem_cache_alloc(msi_cachep, SLAB_KERNEL);
  341. if (!entry)
  342. return NULL;
  343. memset(entry, 0, sizeof(struct msi_desc));
  344. entry->link.tail = entry->link.head = 0; /* single message */
  345. entry->dev = NULL;
  346. return entry;
  347. }
  348. static void attach_msi_entry(struct msi_desc *entry, int vector)
  349. {
  350. unsigned long flags;
  351. spin_lock_irqsave(&msi_lock, flags);
  352. msi_desc[vector] = entry;
  353. spin_unlock_irqrestore(&msi_lock, flags);
  354. }
  355. static void irq_handler_init(int cap_id, int pos, int mask)
  356. {
  357. spin_lock(&irq_desc[pos].lock);
  358. if (cap_id == PCI_CAP_ID_MSIX)
  359. irq_desc[pos].handler = &msix_irq_type;
  360. else {
  361. if (!mask)
  362. irq_desc[pos].handler = &msi_irq_wo_maskbit_type;
  363. else
  364. irq_desc[pos].handler = &msi_irq_w_maskbit_type;
  365. }
  366. spin_unlock(&irq_desc[pos].lock);
  367. }
  368. static void enable_msi_mode(struct pci_dev *dev, int pos, int type)
  369. {
  370. u16 control;
  371. pci_read_config_word(dev, msi_control_reg(pos), &control);
  372. if (type == PCI_CAP_ID_MSI) {
  373. /* Set enabled bits to single MSI & enable MSI_enable bit */
  374. msi_enable(control, 1);
  375. pci_write_config_word(dev, msi_control_reg(pos), control);
  376. } else {
  377. msix_enable(control);
  378. pci_write_config_word(dev, msi_control_reg(pos), control);
  379. }
  380. if (pci_find_capability(dev, PCI_CAP_ID_EXP)) {
  381. /* PCI Express Endpoint device detected */
  382. u16 cmd;
  383. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  384. cmd |= PCI_COMMAND_INTX_DISABLE;
  385. pci_write_config_word(dev, PCI_COMMAND, cmd);
  386. }
  387. }
  388. void disable_msi_mode(struct pci_dev *dev, int pos, int type)
  389. {
  390. u16 control;
  391. pci_read_config_word(dev, msi_control_reg(pos), &control);
  392. if (type == PCI_CAP_ID_MSI) {
  393. /* Set enabled bits to single MSI & enable MSI_enable bit */
  394. msi_disable(control);
  395. pci_write_config_word(dev, msi_control_reg(pos), control);
  396. } else {
  397. msix_disable(control);
  398. pci_write_config_word(dev, msi_control_reg(pos), control);
  399. }
  400. if (pci_find_capability(dev, PCI_CAP_ID_EXP)) {
  401. /* PCI Express Endpoint device detected */
  402. u16 cmd;
  403. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  404. cmd &= ~PCI_COMMAND_INTX_DISABLE;
  405. pci_write_config_word(dev, PCI_COMMAND, cmd);
  406. }
  407. }
  408. static int msi_lookup_vector(struct pci_dev *dev, int type)
  409. {
  410. int vector;
  411. unsigned long flags;
  412. spin_lock_irqsave(&msi_lock, flags);
  413. for (vector = FIRST_DEVICE_VECTOR; vector < NR_IRQS; vector++) {
  414. if (!msi_desc[vector] || msi_desc[vector]->dev != dev ||
  415. msi_desc[vector]->msi_attrib.type != type ||
  416. msi_desc[vector]->msi_attrib.default_vector != dev->irq)
  417. continue;
  418. spin_unlock_irqrestore(&msi_lock, flags);
  419. /* This pre-assigned MSI vector for this device
  420. already exits. Override dev->irq with this vector */
  421. dev->irq = vector;
  422. return 0;
  423. }
  424. spin_unlock_irqrestore(&msi_lock, flags);
  425. return -EACCES;
  426. }
  427. void pci_scan_msi_device(struct pci_dev *dev)
  428. {
  429. if (!dev)
  430. return;
  431. if (pci_find_capability(dev, PCI_CAP_ID_MSIX) > 0)
  432. nr_msix_devices++;
  433. else if (pci_find_capability(dev, PCI_CAP_ID_MSI) > 0)
  434. nr_reserved_vectors++;
  435. }
  436. /**
  437. * msi_capability_init - configure device's MSI capability structure
  438. * @dev: pointer to the pci_dev data structure of MSI device function
  439. *
  440. * Setup the MSI capability structure of device function with a single
  441. * MSI vector, regardless of device function is capable of handling
  442. * multiple messages. A return of zero indicates the successful setup
  443. * of an entry zero with the new MSI vector or non-zero for otherwise.
  444. **/
  445. static int msi_capability_init(struct pci_dev *dev)
  446. {
  447. struct msi_desc *entry;
  448. struct msg_address address;
  449. struct msg_data data;
  450. int pos, vector;
  451. u16 control;
  452. pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
  453. pci_read_config_word(dev, msi_control_reg(pos), &control);
  454. /* MSI Entry Initialization */
  455. if (!(entry = alloc_msi_entry()))
  456. return -ENOMEM;
  457. if ((vector = get_msi_vector(dev)) < 0) {
  458. kmem_cache_free(msi_cachep, entry);
  459. return -EBUSY;
  460. }
  461. entry->link.head = vector;
  462. entry->link.tail = vector;
  463. entry->msi_attrib.type = PCI_CAP_ID_MSI;
  464. entry->msi_attrib.state = 0; /* Mark it not active */
  465. entry->msi_attrib.entry_nr = 0;
  466. entry->msi_attrib.maskbit = is_mask_bit_support(control);
  467. entry->msi_attrib.default_vector = dev->irq; /* Save IOAPIC IRQ */
  468. dev->irq = vector;
  469. entry->dev = dev;
  470. if (is_mask_bit_support(control)) {
  471. entry->mask_base = (void __iomem *)(long)msi_mask_bits_reg(pos,
  472. is_64bit_address(control));
  473. }
  474. /* Replace with MSI handler */
  475. irq_handler_init(PCI_CAP_ID_MSI, vector, entry->msi_attrib.maskbit);
  476. /* Configure MSI capability structure */
  477. msi_address_init(&address);
  478. msi_data_init(&data, vector);
  479. entry->msi_attrib.current_cpu = ((address.lo_address.u.dest_id >>
  480. MSI_TARGET_CPU_SHIFT) & MSI_TARGET_CPU_MASK);
  481. pci_write_config_dword(dev, msi_lower_address_reg(pos),
  482. address.lo_address.value);
  483. if (is_64bit_address(control)) {
  484. pci_write_config_dword(dev,
  485. msi_upper_address_reg(pos), address.hi_address);
  486. pci_write_config_word(dev,
  487. msi_data_reg(pos, 1), *((u32*)&data));
  488. } else
  489. pci_write_config_word(dev,
  490. msi_data_reg(pos, 0), *((u32*)&data));
  491. if (entry->msi_attrib.maskbit) {
  492. unsigned int maskbits, temp;
  493. /* All MSIs are unmasked by default, Mask them all */
  494. pci_read_config_dword(dev,
  495. msi_mask_bits_reg(pos, is_64bit_address(control)),
  496. &maskbits);
  497. temp = (1 << multi_msi_capable(control));
  498. temp = ((temp - 1) & ~temp);
  499. maskbits |= temp;
  500. pci_write_config_dword(dev,
  501. msi_mask_bits_reg(pos, is_64bit_address(control)),
  502. maskbits);
  503. }
  504. attach_msi_entry(entry, vector);
  505. /* Set MSI enabled bits */
  506. enable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
  507. return 0;
  508. }
  509. /**
  510. * msix_capability_init - configure device's MSI-X capability
  511. * @dev: pointer to the pci_dev data structure of MSI-X device function
  512. *
  513. * Setup the MSI-X capability structure of device function with a
  514. * single MSI-X vector. A return of zero indicates the successful setup of
  515. * requested MSI-X entries with allocated vectors or non-zero for otherwise.
  516. **/
  517. static int msix_capability_init(struct pci_dev *dev,
  518. struct msix_entry *entries, int nvec)
  519. {
  520. struct msi_desc *head = NULL, *tail = NULL, *entry = NULL;
  521. struct msg_address address;
  522. struct msg_data data;
  523. int vector, pos, i, j, nr_entries, temp = 0;
  524. u32 phys_addr, table_offset;
  525. u16 control;
  526. u8 bir;
  527. void __iomem *base;
  528. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  529. /* Request & Map MSI-X table region */
  530. pci_read_config_word(dev, msi_control_reg(pos), &control);
  531. nr_entries = multi_msix_capable(control);
  532. pci_read_config_dword(dev, msix_table_offset_reg(pos),
  533. &table_offset);
  534. bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
  535. phys_addr = pci_resource_start (dev, bir);
  536. phys_addr += (u32)(table_offset & ~PCI_MSIX_FLAGS_BIRMASK);
  537. base = ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
  538. if (base == NULL)
  539. return -ENOMEM;
  540. /* MSI-X Table Initialization */
  541. for (i = 0; i < nvec; i++) {
  542. entry = alloc_msi_entry();
  543. if (!entry)
  544. break;
  545. if ((vector = get_msi_vector(dev)) < 0)
  546. break;
  547. j = entries[i].entry;
  548. entries[i].vector = vector;
  549. entry->msi_attrib.type = PCI_CAP_ID_MSIX;
  550. entry->msi_attrib.state = 0; /* Mark it not active */
  551. entry->msi_attrib.entry_nr = j;
  552. entry->msi_attrib.maskbit = 1;
  553. entry->msi_attrib.default_vector = dev->irq;
  554. entry->dev = dev;
  555. entry->mask_base = base;
  556. if (!head) {
  557. entry->link.head = vector;
  558. entry->link.tail = vector;
  559. head = entry;
  560. } else {
  561. entry->link.head = temp;
  562. entry->link.tail = tail->link.tail;
  563. tail->link.tail = vector;
  564. head->link.head = vector;
  565. }
  566. temp = vector;
  567. tail = entry;
  568. /* Replace with MSI-X handler */
  569. irq_handler_init(PCI_CAP_ID_MSIX, vector, 1);
  570. /* Configure MSI-X capability structure */
  571. msi_address_init(&address);
  572. msi_data_init(&data, vector);
  573. entry->msi_attrib.current_cpu =
  574. ((address.lo_address.u.dest_id >>
  575. MSI_TARGET_CPU_SHIFT) & MSI_TARGET_CPU_MASK);
  576. writel(address.lo_address.value,
  577. base + j * PCI_MSIX_ENTRY_SIZE +
  578. PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
  579. writel(address.hi_address,
  580. base + j * PCI_MSIX_ENTRY_SIZE +
  581. PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
  582. writel(*(u32*)&data,
  583. base + j * PCI_MSIX_ENTRY_SIZE +
  584. PCI_MSIX_ENTRY_DATA_OFFSET);
  585. attach_msi_entry(entry, vector);
  586. }
  587. if (i != nvec) {
  588. i--;
  589. for (; i >= 0; i--) {
  590. vector = (entries + i)->vector;
  591. msi_free_vector(dev, vector, 0);
  592. (entries + i)->vector = 0;
  593. }
  594. return -EBUSY;
  595. }
  596. /* Set MSI-X enabled bits */
  597. enable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
  598. return 0;
  599. }
  600. /**
  601. * pci_enable_msi - configure device's MSI capability structure
  602. * @dev: pointer to the pci_dev data structure of MSI device function
  603. *
  604. * Setup the MSI capability structure of device function with
  605. * a single MSI vector upon its software driver call to request for
  606. * MSI mode enabled on its hardware device function. A return of zero
  607. * indicates the successful setup of an entry zero with the new MSI
  608. * vector or non-zero for otherwise.
  609. **/
  610. int pci_enable_msi(struct pci_dev* dev)
  611. {
  612. int pos, temp, status = -EINVAL;
  613. u16 control;
  614. if (!pci_msi_enable || !dev)
  615. return status;
  616. if (dev->no_msi)
  617. return status;
  618. temp = dev->irq;
  619. if ((status = msi_init()) < 0)
  620. return status;
  621. if (!(pos = pci_find_capability(dev, PCI_CAP_ID_MSI)))
  622. return -EINVAL;
  623. pci_read_config_word(dev, msi_control_reg(pos), &control);
  624. if (control & PCI_MSI_FLAGS_ENABLE)
  625. return 0; /* Already in MSI mode */
  626. if (!msi_lookup_vector(dev, PCI_CAP_ID_MSI)) {
  627. /* Lookup Sucess */
  628. unsigned long flags;
  629. spin_lock_irqsave(&msi_lock, flags);
  630. if (!vector_irq[dev->irq]) {
  631. msi_desc[dev->irq]->msi_attrib.state = 0;
  632. vector_irq[dev->irq] = -1;
  633. nr_released_vectors--;
  634. spin_unlock_irqrestore(&msi_lock, flags);
  635. enable_msi_mode(dev, pos, PCI_CAP_ID_MSI);
  636. return 0;
  637. }
  638. spin_unlock_irqrestore(&msi_lock, flags);
  639. dev->irq = temp;
  640. }
  641. /* Check whether driver already requested for MSI-X vectors */
  642. if ((pos = pci_find_capability(dev, PCI_CAP_ID_MSIX)) > 0 &&
  643. !msi_lookup_vector(dev, PCI_CAP_ID_MSIX)) {
  644. printk(KERN_INFO "PCI: %s: Can't enable MSI. "
  645. "Device already has MSI-X vectors assigned\n",
  646. pci_name(dev));
  647. dev->irq = temp;
  648. return -EINVAL;
  649. }
  650. status = msi_capability_init(dev);
  651. if (!status) {
  652. if (!pos)
  653. nr_reserved_vectors--; /* Only MSI capable */
  654. else if (nr_msix_devices > 0)
  655. nr_msix_devices--; /* Both MSI and MSI-X capable,
  656. but choose enabling MSI */
  657. }
  658. return status;
  659. }
  660. void pci_disable_msi(struct pci_dev* dev)
  661. {
  662. struct msi_desc *entry;
  663. int pos, default_vector;
  664. u16 control;
  665. unsigned long flags;
  666. if (!dev || !(pos = pci_find_capability(dev, PCI_CAP_ID_MSI)))
  667. return;
  668. pci_read_config_word(dev, msi_control_reg(pos), &control);
  669. if (!(control & PCI_MSI_FLAGS_ENABLE))
  670. return;
  671. spin_lock_irqsave(&msi_lock, flags);
  672. entry = msi_desc[dev->irq];
  673. if (!entry || !entry->dev || entry->msi_attrib.type != PCI_CAP_ID_MSI) {
  674. spin_unlock_irqrestore(&msi_lock, flags);
  675. return;
  676. }
  677. if (entry->msi_attrib.state) {
  678. spin_unlock_irqrestore(&msi_lock, flags);
  679. printk(KERN_WARNING "PCI: %s: pci_disable_msi() called without "
  680. "free_irq() on MSI vector %d\n",
  681. pci_name(dev), dev->irq);
  682. BUG_ON(entry->msi_attrib.state > 0);
  683. } else {
  684. vector_irq[dev->irq] = 0; /* free it */
  685. nr_released_vectors++;
  686. default_vector = entry->msi_attrib.default_vector;
  687. spin_unlock_irqrestore(&msi_lock, flags);
  688. /* Restore dev->irq to its default pin-assertion vector */
  689. dev->irq = default_vector;
  690. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  691. PCI_CAP_ID_MSI);
  692. }
  693. }
  694. static int msi_free_vector(struct pci_dev* dev, int vector, int reassign)
  695. {
  696. struct msi_desc *entry;
  697. int head, entry_nr, type;
  698. void __iomem *base;
  699. unsigned long flags;
  700. spin_lock_irqsave(&msi_lock, flags);
  701. entry = msi_desc[vector];
  702. if (!entry || entry->dev != dev) {
  703. spin_unlock_irqrestore(&msi_lock, flags);
  704. return -EINVAL;
  705. }
  706. type = entry->msi_attrib.type;
  707. entry_nr = entry->msi_attrib.entry_nr;
  708. head = entry->link.head;
  709. base = entry->mask_base;
  710. msi_desc[entry->link.head]->link.tail = entry->link.tail;
  711. msi_desc[entry->link.tail]->link.head = entry->link.head;
  712. entry->dev = NULL;
  713. if (!reassign) {
  714. vector_irq[vector] = 0;
  715. nr_released_vectors++;
  716. }
  717. msi_desc[vector] = NULL;
  718. spin_unlock_irqrestore(&msi_lock, flags);
  719. kmem_cache_free(msi_cachep, entry);
  720. if (type == PCI_CAP_ID_MSIX) {
  721. if (!reassign)
  722. writel(1, base +
  723. entry_nr * PCI_MSIX_ENTRY_SIZE +
  724. PCI_MSIX_ENTRY_VECTOR_CTRL_OFFSET);
  725. if (head == vector) {
  726. /*
  727. * Detect last MSI-X vector to be released.
  728. * Release the MSI-X memory-mapped table.
  729. */
  730. int pos, nr_entries;
  731. u32 phys_addr, table_offset;
  732. u16 control;
  733. u8 bir;
  734. pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
  735. pci_read_config_word(dev, msi_control_reg(pos),
  736. &control);
  737. nr_entries = multi_msix_capable(control);
  738. pci_read_config_dword(dev, msix_table_offset_reg(pos),
  739. &table_offset);
  740. bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
  741. phys_addr = pci_resource_start (dev, bir);
  742. phys_addr += (u32)(table_offset &
  743. ~PCI_MSIX_FLAGS_BIRMASK);
  744. iounmap(base);
  745. }
  746. }
  747. return 0;
  748. }
  749. static int reroute_msix_table(int head, struct msix_entry *entries, int *nvec)
  750. {
  751. int vector = head, tail = 0;
  752. int i, j = 0, nr_entries = 0;
  753. void __iomem *base;
  754. unsigned long flags;
  755. spin_lock_irqsave(&msi_lock, flags);
  756. while (head != tail) {
  757. nr_entries++;
  758. tail = msi_desc[vector]->link.tail;
  759. if (entries[0].entry == msi_desc[vector]->msi_attrib.entry_nr)
  760. j = vector;
  761. vector = tail;
  762. }
  763. if (*nvec > nr_entries) {
  764. spin_unlock_irqrestore(&msi_lock, flags);
  765. *nvec = nr_entries;
  766. return -EINVAL;
  767. }
  768. vector = ((j > 0) ? j : head);
  769. for (i = 0; i < *nvec; i++) {
  770. j = msi_desc[vector]->msi_attrib.entry_nr;
  771. msi_desc[vector]->msi_attrib.state = 0; /* Mark it not active */
  772. vector_irq[vector] = -1; /* Mark it busy */
  773. nr_released_vectors--;
  774. entries[i].vector = vector;
  775. if (j != (entries + i)->entry) {
  776. base = msi_desc[vector]->mask_base;
  777. msi_desc[vector]->msi_attrib.entry_nr =
  778. (entries + i)->entry;
  779. writel( readl(base + j * PCI_MSIX_ENTRY_SIZE +
  780. PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET), base +
  781. (entries + i)->entry * PCI_MSIX_ENTRY_SIZE +
  782. PCI_MSIX_ENTRY_LOWER_ADDR_OFFSET);
  783. writel( readl(base + j * PCI_MSIX_ENTRY_SIZE +
  784. PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET), base +
  785. (entries + i)->entry * PCI_MSIX_ENTRY_SIZE +
  786. PCI_MSIX_ENTRY_UPPER_ADDR_OFFSET);
  787. writel( (readl(base + j * PCI_MSIX_ENTRY_SIZE +
  788. PCI_MSIX_ENTRY_DATA_OFFSET) & 0xff00) | vector,
  789. base + (entries+i)->entry*PCI_MSIX_ENTRY_SIZE +
  790. PCI_MSIX_ENTRY_DATA_OFFSET);
  791. }
  792. vector = msi_desc[vector]->link.tail;
  793. }
  794. spin_unlock_irqrestore(&msi_lock, flags);
  795. return 0;
  796. }
  797. /**
  798. * pci_enable_msix - configure device's MSI-X capability structure
  799. * @dev: pointer to the pci_dev data structure of MSI-X device function
  800. * @entries: pointer to an array of MSI-X entries
  801. * @nvec: number of MSI-X vectors requested for allocation by device driver
  802. *
  803. * Setup the MSI-X capability structure of device function with the number
  804. * of requested vectors upon its software driver call to request for
  805. * MSI-X mode enabled on its hardware device function. A return of zero
  806. * indicates the successful configuration of MSI-X capability structure
  807. * with new allocated MSI-X vectors. A return of < 0 indicates a failure.
  808. * Or a return of > 0 indicates that driver request is exceeding the number
  809. * of vectors available. Driver should use the returned value to re-send
  810. * its request.
  811. **/
  812. int pci_enable_msix(struct pci_dev* dev, struct msix_entry *entries, int nvec)
  813. {
  814. int status, pos, nr_entries, free_vectors;
  815. int i, j, temp;
  816. u16 control;
  817. unsigned long flags;
  818. if (!pci_msi_enable || !dev || !entries)
  819. return -EINVAL;
  820. if ((status = msi_init()) < 0)
  821. return status;
  822. if (!(pos = pci_find_capability(dev, PCI_CAP_ID_MSIX)))
  823. return -EINVAL;
  824. pci_read_config_word(dev, msi_control_reg(pos), &control);
  825. if (control & PCI_MSIX_FLAGS_ENABLE)
  826. return -EINVAL; /* Already in MSI-X mode */
  827. nr_entries = multi_msix_capable(control);
  828. if (nvec > nr_entries)
  829. return -EINVAL;
  830. /* Check for any invalid entries */
  831. for (i = 0; i < nvec; i++) {
  832. if (entries[i].entry >= nr_entries)
  833. return -EINVAL; /* invalid entry */
  834. for (j = i + 1; j < nvec; j++) {
  835. if (entries[i].entry == entries[j].entry)
  836. return -EINVAL; /* duplicate entry */
  837. }
  838. }
  839. temp = dev->irq;
  840. if (!msi_lookup_vector(dev, PCI_CAP_ID_MSIX)) {
  841. /* Lookup Sucess */
  842. nr_entries = nvec;
  843. /* Reroute MSI-X table */
  844. if (reroute_msix_table(dev->irq, entries, &nr_entries)) {
  845. /* #requested > #previous-assigned */
  846. dev->irq = temp;
  847. return nr_entries;
  848. }
  849. dev->irq = temp;
  850. enable_msi_mode(dev, pos, PCI_CAP_ID_MSIX);
  851. return 0;
  852. }
  853. /* Check whether driver already requested for MSI vector */
  854. if (pci_find_capability(dev, PCI_CAP_ID_MSI) > 0 &&
  855. !msi_lookup_vector(dev, PCI_CAP_ID_MSI)) {
  856. printk(KERN_INFO "PCI: %s: Can't enable MSI-X. "
  857. "Device already has an MSI vector assigned\n",
  858. pci_name(dev));
  859. dev->irq = temp;
  860. return -EINVAL;
  861. }
  862. spin_lock_irqsave(&msi_lock, flags);
  863. /*
  864. * msi_lock is provided to ensure that enough vectors resources are
  865. * available before granting.
  866. */
  867. free_vectors = pci_vector_resources(last_alloc_vector,
  868. nr_released_vectors);
  869. /* Ensure that each MSI/MSI-X device has one vector reserved by
  870. default to avoid any MSI-X driver to take all available
  871. resources */
  872. free_vectors -= nr_reserved_vectors;
  873. /* Find the average of free vectors among MSI-X devices */
  874. if (nr_msix_devices > 0)
  875. free_vectors /= nr_msix_devices;
  876. spin_unlock_irqrestore(&msi_lock, flags);
  877. if (nvec > free_vectors) {
  878. if (free_vectors > 0)
  879. return free_vectors;
  880. else
  881. return -EBUSY;
  882. }
  883. status = msix_capability_init(dev, entries, nvec);
  884. if (!status && nr_msix_devices > 0)
  885. nr_msix_devices--;
  886. return status;
  887. }
  888. void pci_disable_msix(struct pci_dev* dev)
  889. {
  890. int pos, temp;
  891. u16 control;
  892. if (!dev || !(pos = pci_find_capability(dev, PCI_CAP_ID_MSIX)))
  893. return;
  894. pci_read_config_word(dev, msi_control_reg(pos), &control);
  895. if (!(control & PCI_MSIX_FLAGS_ENABLE))
  896. return;
  897. temp = dev->irq;
  898. if (!msi_lookup_vector(dev, PCI_CAP_ID_MSIX)) {
  899. int state, vector, head, tail = 0, warning = 0;
  900. unsigned long flags;
  901. vector = head = dev->irq;
  902. spin_lock_irqsave(&msi_lock, flags);
  903. while (head != tail) {
  904. state = msi_desc[vector]->msi_attrib.state;
  905. if (state)
  906. warning = 1;
  907. else {
  908. vector_irq[vector] = 0; /* free it */
  909. nr_released_vectors++;
  910. }
  911. tail = msi_desc[vector]->link.tail;
  912. vector = tail;
  913. }
  914. spin_unlock_irqrestore(&msi_lock, flags);
  915. if (warning) {
  916. dev->irq = temp;
  917. printk(KERN_WARNING "PCI: %s: pci_disable_msix() called without "
  918. "free_irq() on all MSI-X vectors\n",
  919. pci_name(dev));
  920. BUG_ON(warning > 0);
  921. } else {
  922. dev->irq = temp;
  923. disable_msi_mode(dev,
  924. pci_find_capability(dev, PCI_CAP_ID_MSIX),
  925. PCI_CAP_ID_MSIX);
  926. }
  927. }
  928. }
  929. /**
  930. * msi_remove_pci_irq_vectors - reclaim MSI(X) vectors to unused state
  931. * @dev: pointer to the pci_dev data structure of MSI(X) device function
  932. *
  933. * Being called during hotplug remove, from which the device function
  934. * is hot-removed. All previous assigned MSI/MSI-X vectors, if
  935. * allocated for this device function, are reclaimed to unused state,
  936. * which may be used later on.
  937. **/
  938. void msi_remove_pci_irq_vectors(struct pci_dev* dev)
  939. {
  940. int state, pos, temp;
  941. unsigned long flags;
  942. if (!pci_msi_enable || !dev)
  943. return;
  944. temp = dev->irq; /* Save IOAPIC IRQ */
  945. if ((pos = pci_find_capability(dev, PCI_CAP_ID_MSI)) > 0 &&
  946. !msi_lookup_vector(dev, PCI_CAP_ID_MSI)) {
  947. spin_lock_irqsave(&msi_lock, flags);
  948. state = msi_desc[dev->irq]->msi_attrib.state;
  949. spin_unlock_irqrestore(&msi_lock, flags);
  950. if (state) {
  951. printk(KERN_WARNING "PCI: %s: msi_remove_pci_irq_vectors() "
  952. "called without free_irq() on MSI vector %d\n",
  953. pci_name(dev), dev->irq);
  954. BUG_ON(state > 0);
  955. } else /* Release MSI vector assigned to this device */
  956. msi_free_vector(dev, dev->irq, 0);
  957. dev->irq = temp; /* Restore IOAPIC IRQ */
  958. }
  959. if ((pos = pci_find_capability(dev, PCI_CAP_ID_MSIX)) > 0 &&
  960. !msi_lookup_vector(dev, PCI_CAP_ID_MSIX)) {
  961. int vector, head, tail = 0, warning = 0;
  962. void __iomem *base = NULL;
  963. vector = head = dev->irq;
  964. while (head != tail) {
  965. spin_lock_irqsave(&msi_lock, flags);
  966. state = msi_desc[vector]->msi_attrib.state;
  967. tail = msi_desc[vector]->link.tail;
  968. base = msi_desc[vector]->mask_base;
  969. spin_unlock_irqrestore(&msi_lock, flags);
  970. if (state)
  971. warning = 1;
  972. else if (vector != head) /* Release MSI-X vector */
  973. msi_free_vector(dev, vector, 0);
  974. vector = tail;
  975. }
  976. msi_free_vector(dev, vector, 0);
  977. if (warning) {
  978. /* Force to release the MSI-X memory-mapped table */
  979. u32 phys_addr, table_offset;
  980. u16 control;
  981. u8 bir;
  982. pci_read_config_word(dev, msi_control_reg(pos),
  983. &control);
  984. pci_read_config_dword(dev, msix_table_offset_reg(pos),
  985. &table_offset);
  986. bir = (u8)(table_offset & PCI_MSIX_FLAGS_BIRMASK);
  987. phys_addr = pci_resource_start (dev, bir);
  988. phys_addr += (u32)(table_offset &
  989. ~PCI_MSIX_FLAGS_BIRMASK);
  990. iounmap(base);
  991. printk(KERN_WARNING "PCI: %s: msi_remove_pci_irq_vectors() "
  992. "called without free_irq() on all MSI-X vectors\n",
  993. pci_name(dev));
  994. BUG_ON(warning > 0);
  995. }
  996. dev->irq = temp; /* Restore IOAPIC IRQ */
  997. }
  998. }
  999. EXPORT_SYMBOL(pci_enable_msi);
  1000. EXPORT_SYMBOL(pci_disable_msi);
  1001. EXPORT_SYMBOL(pci_enable_msix);
  1002. EXPORT_SYMBOL(pci_disable_msix);