devices-da8xx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <mach/cputype.h>
  18. #include <mach/common.h>
  19. #include <mach/time.h>
  20. #include <mach/da8xx.h>
  21. #include <mach/cpuidle.h>
  22. #include "clock.h"
  23. #define DA8XX_TPCC_BASE 0x01c00000
  24. #define DA850_MMCSD1_BASE 0x01e1b000
  25. #define DA850_TPCC1_BASE 0x01e30000
  26. #define DA8XX_TPTC0_BASE 0x01c08000
  27. #define DA8XX_TPTC1_BASE 0x01c08400
  28. #define DA850_TPTC2_BASE 0x01e38000
  29. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  30. #define DA8XX_I2C0_BASE 0x01c22000
  31. #define DA8XX_RTC_BASE 0x01C23000
  32. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  33. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  34. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  35. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  36. #define DA8XX_GPIO_BASE 0x01e26000
  37. #define DA8XX_I2C1_BASE 0x01e28000
  38. #define DA8XX_SPI0_BASE 0x01c41000
  39. #define DA8XX_SPI1_BASE 0x01f0e000
  40. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  41. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  42. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  43. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  44. #define DA8XX_DMA_SPI0_RX EDMA_CTLR_CHAN(0, 14)
  45. #define DA8XX_DMA_SPI0_TX EDMA_CTLR_CHAN(0, 15)
  46. #define DA8XX_DMA_MMCSD0_RX EDMA_CTLR_CHAN(0, 16)
  47. #define DA8XX_DMA_MMCSD0_TX EDMA_CTLR_CHAN(0, 17)
  48. #define DA8XX_DMA_SPI1_RX EDMA_CTLR_CHAN(0, 18)
  49. #define DA8XX_DMA_SPI1_TX EDMA_CTLR_CHAN(0, 19)
  50. #define DA850_DMA_MMCSD1_RX EDMA_CTLR_CHAN(1, 28)
  51. #define DA850_DMA_MMCSD1_TX EDMA_CTLR_CHAN(1, 29)
  52. void __iomem *da8xx_syscfg0_base;
  53. void __iomem *da8xx_syscfg1_base;
  54. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  55. {
  56. .mapbase = DA8XX_UART0_BASE,
  57. .irq = IRQ_DA8XX_UARTINT0,
  58. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  59. UPF_IOREMAP,
  60. .iotype = UPIO_MEM,
  61. .regshift = 2,
  62. },
  63. {
  64. .mapbase = DA8XX_UART1_BASE,
  65. .irq = IRQ_DA8XX_UARTINT1,
  66. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  67. UPF_IOREMAP,
  68. .iotype = UPIO_MEM,
  69. .regshift = 2,
  70. },
  71. {
  72. .mapbase = DA8XX_UART2_BASE,
  73. .irq = IRQ_DA8XX_UARTINT2,
  74. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  75. UPF_IOREMAP,
  76. .iotype = UPIO_MEM,
  77. .regshift = 2,
  78. },
  79. {
  80. .flags = 0,
  81. },
  82. };
  83. struct platform_device da8xx_serial_device = {
  84. .name = "serial8250",
  85. .id = PLAT8250_DEV_PLATFORM,
  86. .dev = {
  87. .platform_data = da8xx_serial_pdata,
  88. },
  89. };
  90. static const s8 da8xx_queue_tc_mapping[][2] = {
  91. /* {event queue no, TC no} */
  92. {0, 0},
  93. {1, 1},
  94. {-1, -1}
  95. };
  96. static const s8 da8xx_queue_priority_mapping[][2] = {
  97. /* {event queue no, Priority} */
  98. {0, 3},
  99. {1, 7},
  100. {-1, -1}
  101. };
  102. static const s8 da850_queue_tc_mapping[][2] = {
  103. /* {event queue no, TC no} */
  104. {0, 0},
  105. {-1, -1}
  106. };
  107. static const s8 da850_queue_priority_mapping[][2] = {
  108. /* {event queue no, Priority} */
  109. {0, 3},
  110. {-1, -1}
  111. };
  112. static struct edma_soc_info da830_edma_cc0_info = {
  113. .n_channel = 32,
  114. .n_region = 4,
  115. .n_slot = 128,
  116. .n_tc = 2,
  117. .n_cc = 1,
  118. .queue_tc_mapping = da8xx_queue_tc_mapping,
  119. .queue_priority_mapping = da8xx_queue_priority_mapping,
  120. };
  121. static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
  122. &da830_edma_cc0_info,
  123. };
  124. static struct edma_soc_info da850_edma_cc_info[] = {
  125. {
  126. .n_channel = 32,
  127. .n_region = 4,
  128. .n_slot = 128,
  129. .n_tc = 2,
  130. .n_cc = 1,
  131. .queue_tc_mapping = da8xx_queue_tc_mapping,
  132. .queue_priority_mapping = da8xx_queue_priority_mapping,
  133. },
  134. {
  135. .n_channel = 32,
  136. .n_region = 4,
  137. .n_slot = 128,
  138. .n_tc = 1,
  139. .n_cc = 1,
  140. .queue_tc_mapping = da850_queue_tc_mapping,
  141. .queue_priority_mapping = da850_queue_priority_mapping,
  142. },
  143. };
  144. static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
  145. &da850_edma_cc_info[0],
  146. &da850_edma_cc_info[1],
  147. };
  148. static struct resource da830_edma_resources[] = {
  149. {
  150. .name = "edma_cc0",
  151. .start = DA8XX_TPCC_BASE,
  152. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  153. .flags = IORESOURCE_MEM,
  154. },
  155. {
  156. .name = "edma_tc0",
  157. .start = DA8XX_TPTC0_BASE,
  158. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  159. .flags = IORESOURCE_MEM,
  160. },
  161. {
  162. .name = "edma_tc1",
  163. .start = DA8XX_TPTC1_BASE,
  164. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  165. .flags = IORESOURCE_MEM,
  166. },
  167. {
  168. .name = "edma0",
  169. .start = IRQ_DA8XX_CCINT0,
  170. .flags = IORESOURCE_IRQ,
  171. },
  172. {
  173. .name = "edma0_err",
  174. .start = IRQ_DA8XX_CCERRINT,
  175. .flags = IORESOURCE_IRQ,
  176. },
  177. };
  178. static struct resource da850_edma_resources[] = {
  179. {
  180. .name = "edma_cc0",
  181. .start = DA8XX_TPCC_BASE,
  182. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  183. .flags = IORESOURCE_MEM,
  184. },
  185. {
  186. .name = "edma_tc0",
  187. .start = DA8XX_TPTC0_BASE,
  188. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  189. .flags = IORESOURCE_MEM,
  190. },
  191. {
  192. .name = "edma_tc1",
  193. .start = DA8XX_TPTC1_BASE,
  194. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  195. .flags = IORESOURCE_MEM,
  196. },
  197. {
  198. .name = "edma_cc1",
  199. .start = DA850_TPCC1_BASE,
  200. .end = DA850_TPCC1_BASE + SZ_32K - 1,
  201. .flags = IORESOURCE_MEM,
  202. },
  203. {
  204. .name = "edma_tc2",
  205. .start = DA850_TPTC2_BASE,
  206. .end = DA850_TPTC2_BASE + SZ_1K - 1,
  207. .flags = IORESOURCE_MEM,
  208. },
  209. {
  210. .name = "edma0",
  211. .start = IRQ_DA8XX_CCINT0,
  212. .flags = IORESOURCE_IRQ,
  213. },
  214. {
  215. .name = "edma0_err",
  216. .start = IRQ_DA8XX_CCERRINT,
  217. .flags = IORESOURCE_IRQ,
  218. },
  219. {
  220. .name = "edma1",
  221. .start = IRQ_DA850_CCINT1,
  222. .flags = IORESOURCE_IRQ,
  223. },
  224. {
  225. .name = "edma1_err",
  226. .start = IRQ_DA850_CCERRINT1,
  227. .flags = IORESOURCE_IRQ,
  228. },
  229. };
  230. static struct platform_device da830_edma_device = {
  231. .name = "edma",
  232. .id = -1,
  233. .dev = {
  234. .platform_data = da830_edma_info,
  235. },
  236. .num_resources = ARRAY_SIZE(da830_edma_resources),
  237. .resource = da830_edma_resources,
  238. };
  239. static struct platform_device da850_edma_device = {
  240. .name = "edma",
  241. .id = -1,
  242. .dev = {
  243. .platform_data = da850_edma_info,
  244. },
  245. .num_resources = ARRAY_SIZE(da850_edma_resources),
  246. .resource = da850_edma_resources,
  247. };
  248. int __init da830_register_edma(struct edma_rsv_info *rsv)
  249. {
  250. da830_edma_cc0_info.rsv = rsv;
  251. return platform_device_register(&da830_edma_device);
  252. }
  253. int __init da850_register_edma(struct edma_rsv_info *rsv[2])
  254. {
  255. if (rsv) {
  256. da850_edma_cc_info[0].rsv = rsv[0];
  257. da850_edma_cc_info[1].rsv = rsv[1];
  258. }
  259. return platform_device_register(&da850_edma_device);
  260. }
  261. static struct resource da8xx_i2c_resources0[] = {
  262. {
  263. .start = DA8XX_I2C0_BASE,
  264. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  265. .flags = IORESOURCE_MEM,
  266. },
  267. {
  268. .start = IRQ_DA8XX_I2CINT0,
  269. .end = IRQ_DA8XX_I2CINT0,
  270. .flags = IORESOURCE_IRQ,
  271. },
  272. };
  273. static struct platform_device da8xx_i2c_device0 = {
  274. .name = "i2c_davinci",
  275. .id = 1,
  276. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  277. .resource = da8xx_i2c_resources0,
  278. };
  279. static struct resource da8xx_i2c_resources1[] = {
  280. {
  281. .start = DA8XX_I2C1_BASE,
  282. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  283. .flags = IORESOURCE_MEM,
  284. },
  285. {
  286. .start = IRQ_DA8XX_I2CINT1,
  287. .end = IRQ_DA8XX_I2CINT1,
  288. .flags = IORESOURCE_IRQ,
  289. },
  290. };
  291. static struct platform_device da8xx_i2c_device1 = {
  292. .name = "i2c_davinci",
  293. .id = 2,
  294. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  295. .resource = da8xx_i2c_resources1,
  296. };
  297. int __init da8xx_register_i2c(int instance,
  298. struct davinci_i2c_platform_data *pdata)
  299. {
  300. struct platform_device *pdev;
  301. if (instance == 0)
  302. pdev = &da8xx_i2c_device0;
  303. else if (instance == 1)
  304. pdev = &da8xx_i2c_device1;
  305. else
  306. return -EINVAL;
  307. pdev->dev.platform_data = pdata;
  308. return platform_device_register(pdev);
  309. }
  310. static struct resource da8xx_watchdog_resources[] = {
  311. {
  312. .start = DA8XX_WDOG_BASE,
  313. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  314. .flags = IORESOURCE_MEM,
  315. },
  316. };
  317. struct platform_device da8xx_wdt_device = {
  318. .name = "watchdog",
  319. .id = -1,
  320. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  321. .resource = da8xx_watchdog_resources,
  322. };
  323. int __init da8xx_register_watchdog(void)
  324. {
  325. return platform_device_register(&da8xx_wdt_device);
  326. }
  327. static struct resource da8xx_emac_resources[] = {
  328. {
  329. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  330. .end = DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
  331. .flags = IORESOURCE_MEM,
  332. },
  333. {
  334. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  335. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  336. .flags = IORESOURCE_IRQ,
  337. },
  338. {
  339. .start = IRQ_DA8XX_C0_RX_PULSE,
  340. .end = IRQ_DA8XX_C0_RX_PULSE,
  341. .flags = IORESOURCE_IRQ,
  342. },
  343. {
  344. .start = IRQ_DA8XX_C0_TX_PULSE,
  345. .end = IRQ_DA8XX_C0_TX_PULSE,
  346. .flags = IORESOURCE_IRQ,
  347. },
  348. {
  349. .start = IRQ_DA8XX_C0_MISC_PULSE,
  350. .end = IRQ_DA8XX_C0_MISC_PULSE,
  351. .flags = IORESOURCE_IRQ,
  352. },
  353. };
  354. struct emac_platform_data da8xx_emac_pdata = {
  355. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  356. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  357. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  358. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  359. .version = EMAC_VERSION_2,
  360. };
  361. static struct platform_device da8xx_emac_device = {
  362. .name = "davinci_emac",
  363. .id = 1,
  364. .dev = {
  365. .platform_data = &da8xx_emac_pdata,
  366. },
  367. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  368. .resource = da8xx_emac_resources,
  369. };
  370. static struct resource da8xx_mdio_resources[] = {
  371. {
  372. .start = DA8XX_EMAC_MDIO_BASE,
  373. .end = DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
  374. .flags = IORESOURCE_MEM,
  375. },
  376. };
  377. static struct platform_device da8xx_mdio_device = {
  378. .name = "davinci_mdio",
  379. .id = 0,
  380. .num_resources = ARRAY_SIZE(da8xx_mdio_resources),
  381. .resource = da8xx_mdio_resources,
  382. };
  383. int __init da8xx_register_emac(void)
  384. {
  385. int ret;
  386. ret = platform_device_register(&da8xx_mdio_device);
  387. if (ret < 0)
  388. return ret;
  389. ret = platform_device_register(&da8xx_emac_device);
  390. if (ret < 0)
  391. return ret;
  392. ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
  393. NULL, &da8xx_emac_device.dev);
  394. return ret;
  395. }
  396. static struct resource da830_mcasp1_resources[] = {
  397. {
  398. .name = "mcasp1",
  399. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  400. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  401. .flags = IORESOURCE_MEM,
  402. },
  403. /* TX event */
  404. {
  405. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  406. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  407. .flags = IORESOURCE_DMA,
  408. },
  409. /* RX event */
  410. {
  411. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  412. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  413. .flags = IORESOURCE_DMA,
  414. },
  415. };
  416. static struct platform_device da830_mcasp1_device = {
  417. .name = "davinci-mcasp",
  418. .id = 1,
  419. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  420. .resource = da830_mcasp1_resources,
  421. };
  422. static struct resource da850_mcasp_resources[] = {
  423. {
  424. .name = "mcasp",
  425. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  426. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  427. .flags = IORESOURCE_MEM,
  428. },
  429. /* TX event */
  430. {
  431. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  432. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  433. .flags = IORESOURCE_DMA,
  434. },
  435. /* RX event */
  436. {
  437. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  438. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  439. .flags = IORESOURCE_DMA,
  440. },
  441. };
  442. static struct platform_device da850_mcasp_device = {
  443. .name = "davinci-mcasp",
  444. .id = 0,
  445. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  446. .resource = da850_mcasp_resources,
  447. };
  448. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  449. {
  450. /* DA830/OMAP-L137 has 3 instances of McASP */
  451. if (cpu_is_davinci_da830() && id == 1) {
  452. da830_mcasp1_device.dev.platform_data = pdata;
  453. platform_device_register(&da830_mcasp1_device);
  454. } else if (cpu_is_davinci_da850()) {
  455. da850_mcasp_device.dev.platform_data = pdata;
  456. platform_device_register(&da850_mcasp_device);
  457. }
  458. }
  459. static const struct display_panel disp_panel = {
  460. QVGA,
  461. 16,
  462. 16,
  463. COLOR_ACTIVE,
  464. };
  465. static struct lcd_ctrl_config lcd_cfg = {
  466. &disp_panel,
  467. .ac_bias = 255,
  468. .ac_bias_intrpt = 0,
  469. .dma_burst_sz = 16,
  470. .bpp = 16,
  471. .fdd = 255,
  472. .tft_alt_mode = 0,
  473. .stn_565_mode = 0,
  474. .mono_8bit_mode = 0,
  475. .invert_line_clock = 1,
  476. .invert_frm_clock = 1,
  477. .sync_edge = 0,
  478. .sync_ctrl = 1,
  479. .raster_order = 0,
  480. };
  481. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  482. .manu_name = "sharp",
  483. .controller_data = &lcd_cfg,
  484. .type = "Sharp_LCD035Q3DG01",
  485. };
  486. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  487. .manu_name = "sharp",
  488. .controller_data = &lcd_cfg,
  489. .type = "Sharp_LK043T1DG01",
  490. };
  491. static struct resource da8xx_lcdc_resources[] = {
  492. [0] = { /* registers */
  493. .start = DA8XX_LCD_CNTRL_BASE,
  494. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  495. .flags = IORESOURCE_MEM,
  496. },
  497. [1] = { /* interrupt */
  498. .start = IRQ_DA8XX_LCDINT,
  499. .end = IRQ_DA8XX_LCDINT,
  500. .flags = IORESOURCE_IRQ,
  501. },
  502. };
  503. static struct platform_device da8xx_lcdc_device = {
  504. .name = "da8xx_lcdc",
  505. .id = 0,
  506. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  507. .resource = da8xx_lcdc_resources,
  508. };
  509. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  510. {
  511. da8xx_lcdc_device.dev.platform_data = pdata;
  512. return platform_device_register(&da8xx_lcdc_device);
  513. }
  514. static struct resource da8xx_mmcsd0_resources[] = {
  515. { /* registers */
  516. .start = DA8XX_MMCSD0_BASE,
  517. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  518. .flags = IORESOURCE_MEM,
  519. },
  520. { /* interrupt */
  521. .start = IRQ_DA8XX_MMCSDINT0,
  522. .end = IRQ_DA8XX_MMCSDINT0,
  523. .flags = IORESOURCE_IRQ,
  524. },
  525. { /* DMA RX */
  526. .start = DA8XX_DMA_MMCSD0_RX,
  527. .end = DA8XX_DMA_MMCSD0_RX,
  528. .flags = IORESOURCE_DMA,
  529. },
  530. { /* DMA TX */
  531. .start = DA8XX_DMA_MMCSD0_TX,
  532. .end = DA8XX_DMA_MMCSD0_TX,
  533. .flags = IORESOURCE_DMA,
  534. },
  535. };
  536. static struct platform_device da8xx_mmcsd0_device = {
  537. .name = "davinci_mmc",
  538. .id = 0,
  539. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  540. .resource = da8xx_mmcsd0_resources,
  541. };
  542. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  543. {
  544. da8xx_mmcsd0_device.dev.platform_data = config;
  545. return platform_device_register(&da8xx_mmcsd0_device);
  546. }
  547. #ifdef CONFIG_ARCH_DAVINCI_DA850
  548. static struct resource da850_mmcsd1_resources[] = {
  549. { /* registers */
  550. .start = DA850_MMCSD1_BASE,
  551. .end = DA850_MMCSD1_BASE + SZ_4K - 1,
  552. .flags = IORESOURCE_MEM,
  553. },
  554. { /* interrupt */
  555. .start = IRQ_DA850_MMCSDINT0_1,
  556. .end = IRQ_DA850_MMCSDINT0_1,
  557. .flags = IORESOURCE_IRQ,
  558. },
  559. { /* DMA RX */
  560. .start = DA850_DMA_MMCSD1_RX,
  561. .end = DA850_DMA_MMCSD1_RX,
  562. .flags = IORESOURCE_DMA,
  563. },
  564. { /* DMA TX */
  565. .start = DA850_DMA_MMCSD1_TX,
  566. .end = DA850_DMA_MMCSD1_TX,
  567. .flags = IORESOURCE_DMA,
  568. },
  569. };
  570. static struct platform_device da850_mmcsd1_device = {
  571. .name = "davinci_mmc",
  572. .id = 1,
  573. .num_resources = ARRAY_SIZE(da850_mmcsd1_resources),
  574. .resource = da850_mmcsd1_resources,
  575. };
  576. int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
  577. {
  578. da850_mmcsd1_device.dev.platform_data = config;
  579. return platform_device_register(&da850_mmcsd1_device);
  580. }
  581. #endif
  582. static struct resource da8xx_rtc_resources[] = {
  583. {
  584. .start = DA8XX_RTC_BASE,
  585. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  586. .flags = IORESOURCE_MEM,
  587. },
  588. { /* timer irq */
  589. .start = IRQ_DA8XX_RTC,
  590. .end = IRQ_DA8XX_RTC,
  591. .flags = IORESOURCE_IRQ,
  592. },
  593. { /* alarm irq */
  594. .start = IRQ_DA8XX_RTC,
  595. .end = IRQ_DA8XX_RTC,
  596. .flags = IORESOURCE_IRQ,
  597. },
  598. };
  599. static struct platform_device da8xx_rtc_device = {
  600. .name = "omap_rtc",
  601. .id = -1,
  602. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  603. .resource = da8xx_rtc_resources,
  604. };
  605. int da8xx_register_rtc(void)
  606. {
  607. int ret;
  608. void __iomem *base;
  609. base = ioremap(DA8XX_RTC_BASE, SZ_4K);
  610. if (WARN_ON(!base))
  611. return -ENOMEM;
  612. /* Unlock the rtc's registers */
  613. __raw_writel(0x83e70b13, base + 0x6c);
  614. __raw_writel(0x95a4f1e0, base + 0x70);
  615. iounmap(base);
  616. ret = platform_device_register(&da8xx_rtc_device);
  617. if (!ret)
  618. /* Atleast on DA850, RTC is a wakeup source */
  619. device_init_wakeup(&da8xx_rtc_device.dev, true);
  620. return ret;
  621. }
  622. static void __iomem *da8xx_ddr2_ctlr_base;
  623. void __iomem * __init da8xx_get_mem_ctlr(void)
  624. {
  625. if (da8xx_ddr2_ctlr_base)
  626. return da8xx_ddr2_ctlr_base;
  627. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  628. if (!da8xx_ddr2_ctlr_base)
  629. pr_warning("%s: Unable to map DDR2 controller", __func__);
  630. return da8xx_ddr2_ctlr_base;
  631. }
  632. static struct resource da8xx_cpuidle_resources[] = {
  633. {
  634. .start = DA8XX_DDR2_CTL_BASE,
  635. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  636. .flags = IORESOURCE_MEM,
  637. },
  638. };
  639. /* DA8XX devices support DDR2 power down */
  640. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  641. .ddr2_pdown = 1,
  642. };
  643. static struct platform_device da8xx_cpuidle_device = {
  644. .name = "cpuidle-davinci",
  645. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  646. .resource = da8xx_cpuidle_resources,
  647. .dev = {
  648. .platform_data = &da8xx_cpuidle_pdata,
  649. },
  650. };
  651. int __init da8xx_register_cpuidle(void)
  652. {
  653. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  654. return platform_device_register(&da8xx_cpuidle_device);
  655. }
  656. static struct resource da8xx_spi0_resources[] = {
  657. [0] = {
  658. .start = DA8XX_SPI0_BASE,
  659. .end = DA8XX_SPI0_BASE + SZ_4K - 1,
  660. .flags = IORESOURCE_MEM,
  661. },
  662. [1] = {
  663. .start = IRQ_DA8XX_SPINT0,
  664. .end = IRQ_DA8XX_SPINT0,
  665. .flags = IORESOURCE_IRQ,
  666. },
  667. [2] = {
  668. .start = DA8XX_DMA_SPI0_RX,
  669. .end = DA8XX_DMA_SPI0_RX,
  670. .flags = IORESOURCE_DMA,
  671. },
  672. [3] = {
  673. .start = DA8XX_DMA_SPI0_TX,
  674. .end = DA8XX_DMA_SPI0_TX,
  675. .flags = IORESOURCE_DMA,
  676. },
  677. };
  678. static struct resource da8xx_spi1_resources[] = {
  679. [0] = {
  680. .start = DA8XX_SPI1_BASE,
  681. .end = DA8XX_SPI1_BASE + SZ_4K - 1,
  682. .flags = IORESOURCE_MEM,
  683. },
  684. [1] = {
  685. .start = IRQ_DA8XX_SPINT1,
  686. .end = IRQ_DA8XX_SPINT1,
  687. .flags = IORESOURCE_IRQ,
  688. },
  689. [2] = {
  690. .start = DA8XX_DMA_SPI1_RX,
  691. .end = DA8XX_DMA_SPI1_RX,
  692. .flags = IORESOURCE_DMA,
  693. },
  694. [3] = {
  695. .start = DA8XX_DMA_SPI1_TX,
  696. .end = DA8XX_DMA_SPI1_TX,
  697. .flags = IORESOURCE_DMA,
  698. },
  699. };
  700. struct davinci_spi_platform_data da8xx_spi_pdata[] = {
  701. [0] = {
  702. .version = SPI_VERSION_2,
  703. .intr_line = 1,
  704. .dma_event_q = EVENTQ_0,
  705. },
  706. [1] = {
  707. .version = SPI_VERSION_2,
  708. .intr_line = 1,
  709. .dma_event_q = EVENTQ_0,
  710. },
  711. };
  712. static struct platform_device da8xx_spi_device[] = {
  713. [0] = {
  714. .name = "spi_davinci",
  715. .id = 0,
  716. .num_resources = ARRAY_SIZE(da8xx_spi0_resources),
  717. .resource = da8xx_spi0_resources,
  718. .dev = {
  719. .platform_data = &da8xx_spi_pdata[0],
  720. },
  721. },
  722. [1] = {
  723. .name = "spi_davinci",
  724. .id = 1,
  725. .num_resources = ARRAY_SIZE(da8xx_spi1_resources),
  726. .resource = da8xx_spi1_resources,
  727. .dev = {
  728. .platform_data = &da8xx_spi_pdata[1],
  729. },
  730. },
  731. };
  732. int __init da8xx_register_spi(int instance, struct spi_board_info *info,
  733. unsigned len)
  734. {
  735. int ret;
  736. if (instance < 0 || instance > 1)
  737. return -EINVAL;
  738. ret = spi_register_board_info(info, len);
  739. if (ret)
  740. pr_warning("%s: failed to register board info for spi %d :"
  741. " %d\n", __func__, instance, ret);
  742. da8xx_spi_pdata[instance].num_chipselect = len;
  743. return platform_device_register(&da8xx_spi_device[instance]);
  744. }