book3s_hv_rm_mmu.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * Copyright 2010-2011 Paul Mackerras, IBM Corp. <paulus@au1.ibm.com>
  7. */
  8. #include <linux/types.h>
  9. #include <linux/string.h>
  10. #include <linux/kvm.h>
  11. #include <linux/kvm_host.h>
  12. #include <linux/hugetlb.h>
  13. #include <linux/module.h>
  14. #include <asm/tlbflush.h>
  15. #include <asm/kvm_ppc.h>
  16. #include <asm/kvm_book3s.h>
  17. #include <asm/mmu-hash64.h>
  18. #include <asm/hvcall.h>
  19. #include <asm/synch.h>
  20. #include <asm/ppc-opcode.h>
  21. /* Translate address of a vmalloc'd thing to a linear map address */
  22. static void *real_vmalloc_addr(void *x)
  23. {
  24. unsigned long addr = (unsigned long) x;
  25. pte_t *p;
  26. p = find_linux_pte_or_hugepte(swapper_pg_dir, addr, NULL);
  27. if (!p || !pte_present(*p))
  28. return NULL;
  29. /* assume we don't have huge pages in vmalloc space... */
  30. addr = (pte_pfn(*p) << PAGE_SHIFT) | (addr & ~PAGE_MASK);
  31. return __va(addr);
  32. }
  33. /* Return 1 if we need to do a global tlbie, 0 if we can use tlbiel */
  34. static int global_invalidates(struct kvm *kvm, unsigned long flags)
  35. {
  36. int global;
  37. /*
  38. * If there is only one vcore, and it's currently running,
  39. * we can use tlbiel as long as we mark all other physical
  40. * cores as potentially having stale TLB entries for this lpid.
  41. * If we're not using MMU notifiers, we never take pages away
  42. * from the guest, so we can use tlbiel if requested.
  43. * Otherwise, don't use tlbiel.
  44. */
  45. if (kvm->arch.online_vcores == 1 && local_paca->kvm_hstate.kvm_vcore)
  46. global = 0;
  47. else if (kvm->arch.using_mmu_notifiers)
  48. global = 1;
  49. else
  50. global = !(flags & H_LOCAL);
  51. if (!global) {
  52. /* any other core might now have stale TLB entries... */
  53. smp_wmb();
  54. cpumask_setall(&kvm->arch.need_tlb_flush);
  55. cpumask_clear_cpu(local_paca->kvm_hstate.kvm_vcore->pcpu,
  56. &kvm->arch.need_tlb_flush);
  57. }
  58. return global;
  59. }
  60. /*
  61. * Add this HPTE into the chain for the real page.
  62. * Must be called with the chain locked; it unlocks the chain.
  63. */
  64. void kvmppc_add_revmap_chain(struct kvm *kvm, struct revmap_entry *rev,
  65. unsigned long *rmap, long pte_index, int realmode)
  66. {
  67. struct revmap_entry *head, *tail;
  68. unsigned long i;
  69. if (*rmap & KVMPPC_RMAP_PRESENT) {
  70. i = *rmap & KVMPPC_RMAP_INDEX;
  71. head = &kvm->arch.revmap[i];
  72. if (realmode)
  73. head = real_vmalloc_addr(head);
  74. tail = &kvm->arch.revmap[head->back];
  75. if (realmode)
  76. tail = real_vmalloc_addr(tail);
  77. rev->forw = i;
  78. rev->back = head->back;
  79. tail->forw = pte_index;
  80. head->back = pte_index;
  81. } else {
  82. rev->forw = rev->back = pte_index;
  83. *rmap = (*rmap & ~KVMPPC_RMAP_INDEX) |
  84. pte_index | KVMPPC_RMAP_PRESENT;
  85. }
  86. unlock_rmap(rmap);
  87. }
  88. EXPORT_SYMBOL_GPL(kvmppc_add_revmap_chain);
  89. /* Remove this HPTE from the chain for a real page */
  90. static void remove_revmap_chain(struct kvm *kvm, long pte_index,
  91. struct revmap_entry *rev,
  92. unsigned long hpte_v, unsigned long hpte_r)
  93. {
  94. struct revmap_entry *next, *prev;
  95. unsigned long gfn, ptel, head;
  96. struct kvm_memory_slot *memslot;
  97. unsigned long *rmap;
  98. unsigned long rcbits;
  99. rcbits = hpte_r & (HPTE_R_R | HPTE_R_C);
  100. ptel = rev->guest_rpte |= rcbits;
  101. gfn = hpte_rpn(ptel, hpte_page_size(hpte_v, ptel));
  102. memslot = __gfn_to_memslot(kvm_memslots(kvm), gfn);
  103. if (!memslot)
  104. return;
  105. rmap = real_vmalloc_addr(&memslot->arch.rmap[gfn - memslot->base_gfn]);
  106. lock_rmap(rmap);
  107. head = *rmap & KVMPPC_RMAP_INDEX;
  108. next = real_vmalloc_addr(&kvm->arch.revmap[rev->forw]);
  109. prev = real_vmalloc_addr(&kvm->arch.revmap[rev->back]);
  110. next->back = rev->back;
  111. prev->forw = rev->forw;
  112. if (head == pte_index) {
  113. head = rev->forw;
  114. if (head == pte_index)
  115. *rmap &= ~(KVMPPC_RMAP_PRESENT | KVMPPC_RMAP_INDEX);
  116. else
  117. *rmap = (*rmap & ~KVMPPC_RMAP_INDEX) | head;
  118. }
  119. *rmap |= rcbits << KVMPPC_RMAP_RC_SHIFT;
  120. unlock_rmap(rmap);
  121. }
  122. static pte_t lookup_linux_pte(pgd_t *pgdir, unsigned long hva,
  123. int writing, unsigned long *pte_sizep)
  124. {
  125. pte_t *ptep;
  126. unsigned long ps = *pte_sizep;
  127. unsigned int hugepage_shift;
  128. ptep = find_linux_pte_or_hugepte(pgdir, hva, &hugepage_shift);
  129. if (!ptep)
  130. return __pte(0);
  131. if (hugepage_shift)
  132. *pte_sizep = 1ul << hugepage_shift;
  133. else
  134. *pte_sizep = PAGE_SIZE;
  135. if (ps > *pte_sizep)
  136. return __pte(0);
  137. return kvmppc_read_update_linux_pte(ptep, writing, hugepage_shift);
  138. }
  139. static inline void unlock_hpte(unsigned long *hpte, unsigned long hpte_v)
  140. {
  141. asm volatile(PPC_RELEASE_BARRIER "" : : : "memory");
  142. hpte[0] = hpte_v;
  143. }
  144. long kvmppc_do_h_enter(struct kvm *kvm, unsigned long flags,
  145. long pte_index, unsigned long pteh, unsigned long ptel,
  146. pgd_t *pgdir, bool realmode, unsigned long *pte_idx_ret)
  147. {
  148. unsigned long i, pa, gpa, gfn, psize;
  149. unsigned long slot_fn, hva;
  150. unsigned long *hpte;
  151. struct revmap_entry *rev;
  152. unsigned long g_ptel;
  153. struct kvm_memory_slot *memslot;
  154. unsigned long *physp, pte_size;
  155. unsigned long is_io;
  156. unsigned long *rmap;
  157. pte_t pte;
  158. unsigned int writing;
  159. unsigned long mmu_seq;
  160. unsigned long rcbits;
  161. psize = hpte_page_size(pteh, ptel);
  162. if (!psize)
  163. return H_PARAMETER;
  164. writing = hpte_is_writable(ptel);
  165. pteh &= ~(HPTE_V_HVLOCK | HPTE_V_ABSENT | HPTE_V_VALID);
  166. ptel &= ~HPTE_GR_RESERVED;
  167. g_ptel = ptel;
  168. /* used later to detect if we might have been invalidated */
  169. mmu_seq = kvm->mmu_notifier_seq;
  170. smp_rmb();
  171. /* Find the memslot (if any) for this address */
  172. gpa = (ptel & HPTE_R_RPN) & ~(psize - 1);
  173. gfn = gpa >> PAGE_SHIFT;
  174. memslot = __gfn_to_memslot(kvm_memslots(kvm), gfn);
  175. pa = 0;
  176. is_io = ~0ul;
  177. rmap = NULL;
  178. if (!(memslot && !(memslot->flags & KVM_MEMSLOT_INVALID))) {
  179. /* PPC970 can't do emulated MMIO */
  180. if (!cpu_has_feature(CPU_FTR_ARCH_206))
  181. return H_PARAMETER;
  182. /* Emulated MMIO - mark this with key=31 */
  183. pteh |= HPTE_V_ABSENT;
  184. ptel |= HPTE_R_KEY_HI | HPTE_R_KEY_LO;
  185. goto do_insert;
  186. }
  187. /* Check if the requested page fits entirely in the memslot. */
  188. if (!slot_is_aligned(memslot, psize))
  189. return H_PARAMETER;
  190. slot_fn = gfn - memslot->base_gfn;
  191. rmap = &memslot->arch.rmap[slot_fn];
  192. if (!kvm->arch.using_mmu_notifiers) {
  193. physp = memslot->arch.slot_phys;
  194. if (!physp)
  195. return H_PARAMETER;
  196. physp += slot_fn;
  197. if (realmode)
  198. physp = real_vmalloc_addr(physp);
  199. pa = *physp;
  200. if (!pa)
  201. return H_TOO_HARD;
  202. is_io = pa & (HPTE_R_I | HPTE_R_W);
  203. pte_size = PAGE_SIZE << (pa & KVMPPC_PAGE_ORDER_MASK);
  204. pa &= PAGE_MASK;
  205. } else {
  206. /* Translate to host virtual address */
  207. hva = __gfn_to_hva_memslot(memslot, gfn);
  208. /* Look up the Linux PTE for the backing page */
  209. pte_size = psize;
  210. pte = lookup_linux_pte(pgdir, hva, writing, &pte_size);
  211. if (pte_present(pte)) {
  212. if (writing && !pte_write(pte))
  213. /* make the actual HPTE be read-only */
  214. ptel = hpte_make_readonly(ptel);
  215. is_io = hpte_cache_bits(pte_val(pte));
  216. pa = pte_pfn(pte) << PAGE_SHIFT;
  217. }
  218. }
  219. if (pte_size < psize)
  220. return H_PARAMETER;
  221. if (pa && pte_size > psize)
  222. pa |= gpa & (pte_size - 1);
  223. ptel &= ~(HPTE_R_PP0 - psize);
  224. ptel |= pa;
  225. if (pa)
  226. pteh |= HPTE_V_VALID;
  227. else
  228. pteh |= HPTE_V_ABSENT;
  229. /* Check WIMG */
  230. if (is_io != ~0ul && !hpte_cache_flags_ok(ptel, is_io)) {
  231. if (is_io)
  232. return H_PARAMETER;
  233. /*
  234. * Allow guest to map emulated device memory as
  235. * uncacheable, but actually make it cacheable.
  236. */
  237. ptel &= ~(HPTE_R_W|HPTE_R_I|HPTE_R_G);
  238. ptel |= HPTE_R_M;
  239. }
  240. /* Find and lock the HPTEG slot to use */
  241. do_insert:
  242. if (pte_index >= kvm->arch.hpt_npte)
  243. return H_PARAMETER;
  244. if (likely((flags & H_EXACT) == 0)) {
  245. pte_index &= ~7UL;
  246. hpte = (unsigned long *)(kvm->arch.hpt_virt + (pte_index << 4));
  247. for (i = 0; i < 8; ++i) {
  248. if ((*hpte & HPTE_V_VALID) == 0 &&
  249. try_lock_hpte(hpte, HPTE_V_HVLOCK | HPTE_V_VALID |
  250. HPTE_V_ABSENT))
  251. break;
  252. hpte += 2;
  253. }
  254. if (i == 8) {
  255. /*
  256. * Since try_lock_hpte doesn't retry (not even stdcx.
  257. * failures), it could be that there is a free slot
  258. * but we transiently failed to lock it. Try again,
  259. * actually locking each slot and checking it.
  260. */
  261. hpte -= 16;
  262. for (i = 0; i < 8; ++i) {
  263. while (!try_lock_hpte(hpte, HPTE_V_HVLOCK))
  264. cpu_relax();
  265. if (!(*hpte & (HPTE_V_VALID | HPTE_V_ABSENT)))
  266. break;
  267. *hpte &= ~HPTE_V_HVLOCK;
  268. hpte += 2;
  269. }
  270. if (i == 8)
  271. return H_PTEG_FULL;
  272. }
  273. pte_index += i;
  274. } else {
  275. hpte = (unsigned long *)(kvm->arch.hpt_virt + (pte_index << 4));
  276. if (!try_lock_hpte(hpte, HPTE_V_HVLOCK | HPTE_V_VALID |
  277. HPTE_V_ABSENT)) {
  278. /* Lock the slot and check again */
  279. while (!try_lock_hpte(hpte, HPTE_V_HVLOCK))
  280. cpu_relax();
  281. if (*hpte & (HPTE_V_VALID | HPTE_V_ABSENT)) {
  282. *hpte &= ~HPTE_V_HVLOCK;
  283. return H_PTEG_FULL;
  284. }
  285. }
  286. }
  287. /* Save away the guest's idea of the second HPTE dword */
  288. rev = &kvm->arch.revmap[pte_index];
  289. if (realmode)
  290. rev = real_vmalloc_addr(rev);
  291. if (rev) {
  292. rev->guest_rpte = g_ptel;
  293. note_hpte_modification(kvm, rev);
  294. }
  295. /* Link HPTE into reverse-map chain */
  296. if (pteh & HPTE_V_VALID) {
  297. if (realmode)
  298. rmap = real_vmalloc_addr(rmap);
  299. lock_rmap(rmap);
  300. /* Check for pending invalidations under the rmap chain lock */
  301. if (kvm->arch.using_mmu_notifiers &&
  302. mmu_notifier_retry(kvm, mmu_seq)) {
  303. /* inval in progress, write a non-present HPTE */
  304. pteh |= HPTE_V_ABSENT;
  305. pteh &= ~HPTE_V_VALID;
  306. unlock_rmap(rmap);
  307. } else {
  308. kvmppc_add_revmap_chain(kvm, rev, rmap, pte_index,
  309. realmode);
  310. /* Only set R/C in real HPTE if already set in *rmap */
  311. rcbits = *rmap >> KVMPPC_RMAP_RC_SHIFT;
  312. ptel &= rcbits | ~(HPTE_R_R | HPTE_R_C);
  313. }
  314. }
  315. hpte[1] = ptel;
  316. /* Write the first HPTE dword, unlocking the HPTE and making it valid */
  317. eieio();
  318. hpte[0] = pteh;
  319. asm volatile("ptesync" : : : "memory");
  320. *pte_idx_ret = pte_index;
  321. return H_SUCCESS;
  322. }
  323. EXPORT_SYMBOL_GPL(kvmppc_do_h_enter);
  324. long kvmppc_h_enter(struct kvm_vcpu *vcpu, unsigned long flags,
  325. long pte_index, unsigned long pteh, unsigned long ptel)
  326. {
  327. return kvmppc_do_h_enter(vcpu->kvm, flags, pte_index, pteh, ptel,
  328. vcpu->arch.pgdir, true, &vcpu->arch.gpr[4]);
  329. }
  330. #ifdef __BIG_ENDIAN__
  331. #define LOCK_TOKEN (*(u32 *)(&get_paca()->lock_token))
  332. #else
  333. #define LOCK_TOKEN (*(u32 *)(&get_paca()->paca_index))
  334. #endif
  335. static inline int try_lock_tlbie(unsigned int *lock)
  336. {
  337. unsigned int tmp, old;
  338. unsigned int token = LOCK_TOKEN;
  339. asm volatile("1:lwarx %1,0,%2\n"
  340. " cmpwi cr0,%1,0\n"
  341. " bne 2f\n"
  342. " stwcx. %3,0,%2\n"
  343. " bne- 1b\n"
  344. " isync\n"
  345. "2:"
  346. : "=&r" (tmp), "=&r" (old)
  347. : "r" (lock), "r" (token)
  348. : "cc", "memory");
  349. return old == 0;
  350. }
  351. long kvmppc_do_h_remove(struct kvm *kvm, unsigned long flags,
  352. unsigned long pte_index, unsigned long avpn,
  353. unsigned long *hpret)
  354. {
  355. unsigned long *hpte;
  356. unsigned long v, r, rb;
  357. struct revmap_entry *rev;
  358. if (pte_index >= kvm->arch.hpt_npte)
  359. return H_PARAMETER;
  360. hpte = (unsigned long *)(kvm->arch.hpt_virt + (pte_index << 4));
  361. while (!try_lock_hpte(hpte, HPTE_V_HVLOCK))
  362. cpu_relax();
  363. if ((hpte[0] & (HPTE_V_ABSENT | HPTE_V_VALID)) == 0 ||
  364. ((flags & H_AVPN) && (hpte[0] & ~0x7fUL) != avpn) ||
  365. ((flags & H_ANDCOND) && (hpte[0] & avpn) != 0)) {
  366. hpte[0] &= ~HPTE_V_HVLOCK;
  367. return H_NOT_FOUND;
  368. }
  369. rev = real_vmalloc_addr(&kvm->arch.revmap[pte_index]);
  370. v = hpte[0] & ~HPTE_V_HVLOCK;
  371. if (v & HPTE_V_VALID) {
  372. hpte[0] &= ~HPTE_V_VALID;
  373. rb = compute_tlbie_rb(v, hpte[1], pte_index);
  374. if (global_invalidates(kvm, flags)) {
  375. while (!try_lock_tlbie(&kvm->arch.tlbie_lock))
  376. cpu_relax();
  377. asm volatile("ptesync" : : : "memory");
  378. asm volatile(PPC_TLBIE(%1,%0)"; eieio; tlbsync"
  379. : : "r" (rb), "r" (kvm->arch.lpid));
  380. asm volatile("ptesync" : : : "memory");
  381. kvm->arch.tlbie_lock = 0;
  382. } else {
  383. asm volatile("ptesync" : : : "memory");
  384. asm volatile("tlbiel %0" : : "r" (rb));
  385. asm volatile("ptesync" : : : "memory");
  386. }
  387. /* Read PTE low word after tlbie to get final R/C values */
  388. remove_revmap_chain(kvm, pte_index, rev, v, hpte[1]);
  389. }
  390. r = rev->guest_rpte & ~HPTE_GR_RESERVED;
  391. note_hpte_modification(kvm, rev);
  392. unlock_hpte(hpte, 0);
  393. hpret[0] = v;
  394. hpret[1] = r;
  395. return H_SUCCESS;
  396. }
  397. EXPORT_SYMBOL_GPL(kvmppc_do_h_remove);
  398. long kvmppc_h_remove(struct kvm_vcpu *vcpu, unsigned long flags,
  399. unsigned long pte_index, unsigned long avpn)
  400. {
  401. return kvmppc_do_h_remove(vcpu->kvm, flags, pte_index, avpn,
  402. &vcpu->arch.gpr[4]);
  403. }
  404. long kvmppc_h_bulk_remove(struct kvm_vcpu *vcpu)
  405. {
  406. struct kvm *kvm = vcpu->kvm;
  407. unsigned long *args = &vcpu->arch.gpr[4];
  408. unsigned long *hp, *hptes[4], tlbrb[4];
  409. long int i, j, k, n, found, indexes[4];
  410. unsigned long flags, req, pte_index, rcbits;
  411. long int local = 0;
  412. long int ret = H_SUCCESS;
  413. struct revmap_entry *rev, *revs[4];
  414. if (atomic_read(&kvm->online_vcpus) == 1)
  415. local = 1;
  416. for (i = 0; i < 4 && ret == H_SUCCESS; ) {
  417. n = 0;
  418. for (; i < 4; ++i) {
  419. j = i * 2;
  420. pte_index = args[j];
  421. flags = pte_index >> 56;
  422. pte_index &= ((1ul << 56) - 1);
  423. req = flags >> 6;
  424. flags &= 3;
  425. if (req == 3) { /* no more requests */
  426. i = 4;
  427. break;
  428. }
  429. if (req != 1 || flags == 3 ||
  430. pte_index >= kvm->arch.hpt_npte) {
  431. /* parameter error */
  432. args[j] = ((0xa0 | flags) << 56) + pte_index;
  433. ret = H_PARAMETER;
  434. break;
  435. }
  436. hp = (unsigned long *)
  437. (kvm->arch.hpt_virt + (pte_index << 4));
  438. /* to avoid deadlock, don't spin except for first */
  439. if (!try_lock_hpte(hp, HPTE_V_HVLOCK)) {
  440. if (n)
  441. break;
  442. while (!try_lock_hpte(hp, HPTE_V_HVLOCK))
  443. cpu_relax();
  444. }
  445. found = 0;
  446. if (hp[0] & (HPTE_V_ABSENT | HPTE_V_VALID)) {
  447. switch (flags & 3) {
  448. case 0: /* absolute */
  449. found = 1;
  450. break;
  451. case 1: /* andcond */
  452. if (!(hp[0] & args[j + 1]))
  453. found = 1;
  454. break;
  455. case 2: /* AVPN */
  456. if ((hp[0] & ~0x7fUL) == args[j + 1])
  457. found = 1;
  458. break;
  459. }
  460. }
  461. if (!found) {
  462. hp[0] &= ~HPTE_V_HVLOCK;
  463. args[j] = ((0x90 | flags) << 56) + pte_index;
  464. continue;
  465. }
  466. args[j] = ((0x80 | flags) << 56) + pte_index;
  467. rev = real_vmalloc_addr(&kvm->arch.revmap[pte_index]);
  468. note_hpte_modification(kvm, rev);
  469. if (!(hp[0] & HPTE_V_VALID)) {
  470. /* insert R and C bits from PTE */
  471. rcbits = rev->guest_rpte & (HPTE_R_R|HPTE_R_C);
  472. args[j] |= rcbits << (56 - 5);
  473. hp[0] = 0;
  474. continue;
  475. }
  476. hp[0] &= ~HPTE_V_VALID; /* leave it locked */
  477. tlbrb[n] = compute_tlbie_rb(hp[0], hp[1], pte_index);
  478. indexes[n] = j;
  479. hptes[n] = hp;
  480. revs[n] = rev;
  481. ++n;
  482. }
  483. if (!n)
  484. break;
  485. /* Now that we've collected a batch, do the tlbies */
  486. if (!local) {
  487. while(!try_lock_tlbie(&kvm->arch.tlbie_lock))
  488. cpu_relax();
  489. asm volatile("ptesync" : : : "memory");
  490. for (k = 0; k < n; ++k)
  491. asm volatile(PPC_TLBIE(%1,%0) : :
  492. "r" (tlbrb[k]),
  493. "r" (kvm->arch.lpid));
  494. asm volatile("eieio; tlbsync; ptesync" : : : "memory");
  495. kvm->arch.tlbie_lock = 0;
  496. } else {
  497. asm volatile("ptesync" : : : "memory");
  498. for (k = 0; k < n; ++k)
  499. asm volatile("tlbiel %0" : : "r" (tlbrb[k]));
  500. asm volatile("ptesync" : : : "memory");
  501. }
  502. /* Read PTE low words after tlbie to get final R/C values */
  503. for (k = 0; k < n; ++k) {
  504. j = indexes[k];
  505. pte_index = args[j] & ((1ul << 56) - 1);
  506. hp = hptes[k];
  507. rev = revs[k];
  508. remove_revmap_chain(kvm, pte_index, rev, hp[0], hp[1]);
  509. rcbits = rev->guest_rpte & (HPTE_R_R|HPTE_R_C);
  510. args[j] |= rcbits << (56 - 5);
  511. hp[0] = 0;
  512. }
  513. }
  514. return ret;
  515. }
  516. long kvmppc_h_protect(struct kvm_vcpu *vcpu, unsigned long flags,
  517. unsigned long pte_index, unsigned long avpn,
  518. unsigned long va)
  519. {
  520. struct kvm *kvm = vcpu->kvm;
  521. unsigned long *hpte;
  522. struct revmap_entry *rev;
  523. unsigned long v, r, rb, mask, bits;
  524. if (pte_index >= kvm->arch.hpt_npte)
  525. return H_PARAMETER;
  526. hpte = (unsigned long *)(kvm->arch.hpt_virt + (pte_index << 4));
  527. while (!try_lock_hpte(hpte, HPTE_V_HVLOCK))
  528. cpu_relax();
  529. if ((hpte[0] & (HPTE_V_ABSENT | HPTE_V_VALID)) == 0 ||
  530. ((flags & H_AVPN) && (hpte[0] & ~0x7fUL) != avpn)) {
  531. hpte[0] &= ~HPTE_V_HVLOCK;
  532. return H_NOT_FOUND;
  533. }
  534. v = hpte[0];
  535. bits = (flags << 55) & HPTE_R_PP0;
  536. bits |= (flags << 48) & HPTE_R_KEY_HI;
  537. bits |= flags & (HPTE_R_PP | HPTE_R_N | HPTE_R_KEY_LO);
  538. /* Update guest view of 2nd HPTE dword */
  539. mask = HPTE_R_PP0 | HPTE_R_PP | HPTE_R_N |
  540. HPTE_R_KEY_HI | HPTE_R_KEY_LO;
  541. rev = real_vmalloc_addr(&kvm->arch.revmap[pte_index]);
  542. if (rev) {
  543. r = (rev->guest_rpte & ~mask) | bits;
  544. rev->guest_rpte = r;
  545. note_hpte_modification(kvm, rev);
  546. }
  547. r = (hpte[1] & ~mask) | bits;
  548. /* Update HPTE */
  549. if (v & HPTE_V_VALID) {
  550. rb = compute_tlbie_rb(v, r, pte_index);
  551. hpte[0] = v & ~HPTE_V_VALID;
  552. if (global_invalidates(kvm, flags)) {
  553. while(!try_lock_tlbie(&kvm->arch.tlbie_lock))
  554. cpu_relax();
  555. asm volatile("ptesync" : : : "memory");
  556. asm volatile(PPC_TLBIE(%1,%0)"; eieio; tlbsync"
  557. : : "r" (rb), "r" (kvm->arch.lpid));
  558. asm volatile("ptesync" : : : "memory");
  559. kvm->arch.tlbie_lock = 0;
  560. } else {
  561. asm volatile("ptesync" : : : "memory");
  562. asm volatile("tlbiel %0" : : "r" (rb));
  563. asm volatile("ptesync" : : : "memory");
  564. }
  565. /*
  566. * If the host has this page as readonly but the guest
  567. * wants to make it read/write, reduce the permissions.
  568. * Checking the host permissions involves finding the
  569. * memslot and then the Linux PTE for the page.
  570. */
  571. if (hpte_is_writable(r) && kvm->arch.using_mmu_notifiers) {
  572. unsigned long psize, gfn, hva;
  573. struct kvm_memory_slot *memslot;
  574. pgd_t *pgdir = vcpu->arch.pgdir;
  575. pte_t pte;
  576. psize = hpte_page_size(v, r);
  577. gfn = ((r & HPTE_R_RPN) & ~(psize - 1)) >> PAGE_SHIFT;
  578. memslot = __gfn_to_memslot(kvm_memslots(kvm), gfn);
  579. if (memslot) {
  580. hva = __gfn_to_hva_memslot(memslot, gfn);
  581. pte = lookup_linux_pte(pgdir, hva, 1, &psize);
  582. if (pte_present(pte) && !pte_write(pte))
  583. r = hpte_make_readonly(r);
  584. }
  585. }
  586. }
  587. hpte[1] = r;
  588. eieio();
  589. hpte[0] = v & ~HPTE_V_HVLOCK;
  590. asm volatile("ptesync" : : : "memory");
  591. return H_SUCCESS;
  592. }
  593. long kvmppc_h_read(struct kvm_vcpu *vcpu, unsigned long flags,
  594. unsigned long pte_index)
  595. {
  596. struct kvm *kvm = vcpu->kvm;
  597. unsigned long *hpte, v, r;
  598. int i, n = 1;
  599. struct revmap_entry *rev = NULL;
  600. if (pte_index >= kvm->arch.hpt_npte)
  601. return H_PARAMETER;
  602. if (flags & H_READ_4) {
  603. pte_index &= ~3;
  604. n = 4;
  605. }
  606. rev = real_vmalloc_addr(&kvm->arch.revmap[pte_index]);
  607. for (i = 0; i < n; ++i, ++pte_index) {
  608. hpte = (unsigned long *)(kvm->arch.hpt_virt + (pte_index << 4));
  609. v = hpte[0] & ~HPTE_V_HVLOCK;
  610. r = hpte[1];
  611. if (v & HPTE_V_ABSENT) {
  612. v &= ~HPTE_V_ABSENT;
  613. v |= HPTE_V_VALID;
  614. }
  615. if (v & HPTE_V_VALID) {
  616. r = rev[i].guest_rpte | (r & (HPTE_R_R | HPTE_R_C));
  617. r &= ~HPTE_GR_RESERVED;
  618. }
  619. vcpu->arch.gpr[4 + i * 2] = v;
  620. vcpu->arch.gpr[5 + i * 2] = r;
  621. }
  622. return H_SUCCESS;
  623. }
  624. void kvmppc_invalidate_hpte(struct kvm *kvm, unsigned long *hptep,
  625. unsigned long pte_index)
  626. {
  627. unsigned long rb;
  628. hptep[0] &= ~HPTE_V_VALID;
  629. rb = compute_tlbie_rb(hptep[0], hptep[1], pte_index);
  630. while (!try_lock_tlbie(&kvm->arch.tlbie_lock))
  631. cpu_relax();
  632. asm volatile("ptesync" : : : "memory");
  633. asm volatile(PPC_TLBIE(%1,%0)"; eieio; tlbsync"
  634. : : "r" (rb), "r" (kvm->arch.lpid));
  635. asm volatile("ptesync" : : : "memory");
  636. kvm->arch.tlbie_lock = 0;
  637. }
  638. EXPORT_SYMBOL_GPL(kvmppc_invalidate_hpte);
  639. void kvmppc_clear_ref_hpte(struct kvm *kvm, unsigned long *hptep,
  640. unsigned long pte_index)
  641. {
  642. unsigned long rb;
  643. unsigned char rbyte;
  644. rb = compute_tlbie_rb(hptep[0], hptep[1], pte_index);
  645. rbyte = (hptep[1] & ~HPTE_R_R) >> 8;
  646. /* modify only the second-last byte, which contains the ref bit */
  647. *((char *)hptep + 14) = rbyte;
  648. while (!try_lock_tlbie(&kvm->arch.tlbie_lock))
  649. cpu_relax();
  650. asm volatile(PPC_TLBIE(%1,%0)"; eieio; tlbsync"
  651. : : "r" (rb), "r" (kvm->arch.lpid));
  652. asm volatile("ptesync" : : : "memory");
  653. kvm->arch.tlbie_lock = 0;
  654. }
  655. EXPORT_SYMBOL_GPL(kvmppc_clear_ref_hpte);
  656. static int slb_base_page_shift[4] = {
  657. 24, /* 16M */
  658. 16, /* 64k */
  659. 34, /* 16G */
  660. 20, /* 1M, unsupported */
  661. };
  662. long kvmppc_hv_find_lock_hpte(struct kvm *kvm, gva_t eaddr, unsigned long slb_v,
  663. unsigned long valid)
  664. {
  665. unsigned int i;
  666. unsigned int pshift;
  667. unsigned long somask;
  668. unsigned long vsid, hash;
  669. unsigned long avpn;
  670. unsigned long *hpte;
  671. unsigned long mask, val;
  672. unsigned long v, r;
  673. /* Get page shift, work out hash and AVPN etc. */
  674. mask = SLB_VSID_B | HPTE_V_AVPN | HPTE_V_SECONDARY;
  675. val = 0;
  676. pshift = 12;
  677. if (slb_v & SLB_VSID_L) {
  678. mask |= HPTE_V_LARGE;
  679. val |= HPTE_V_LARGE;
  680. pshift = slb_base_page_shift[(slb_v & SLB_VSID_LP) >> 4];
  681. }
  682. if (slb_v & SLB_VSID_B_1T) {
  683. somask = (1UL << 40) - 1;
  684. vsid = (slb_v & ~SLB_VSID_B) >> SLB_VSID_SHIFT_1T;
  685. vsid ^= vsid << 25;
  686. } else {
  687. somask = (1UL << 28) - 1;
  688. vsid = (slb_v & ~SLB_VSID_B) >> SLB_VSID_SHIFT;
  689. }
  690. hash = (vsid ^ ((eaddr & somask) >> pshift)) & kvm->arch.hpt_mask;
  691. avpn = slb_v & ~(somask >> 16); /* also includes B */
  692. avpn |= (eaddr & somask) >> 16;
  693. if (pshift >= 24)
  694. avpn &= ~((1UL << (pshift - 16)) - 1);
  695. else
  696. avpn &= ~0x7fUL;
  697. val |= avpn;
  698. for (;;) {
  699. hpte = (unsigned long *)(kvm->arch.hpt_virt + (hash << 7));
  700. for (i = 0; i < 16; i += 2) {
  701. /* Read the PTE racily */
  702. v = hpte[i] & ~HPTE_V_HVLOCK;
  703. /* Check valid/absent, hash, segment size and AVPN */
  704. if (!(v & valid) || (v & mask) != val)
  705. continue;
  706. /* Lock the PTE and read it under the lock */
  707. while (!try_lock_hpte(&hpte[i], HPTE_V_HVLOCK))
  708. cpu_relax();
  709. v = hpte[i] & ~HPTE_V_HVLOCK;
  710. r = hpte[i+1];
  711. /*
  712. * Check the HPTE again, including large page size
  713. * Since we don't currently allow any MPSS (mixed
  714. * page-size segment) page sizes, it is sufficient
  715. * to check against the actual page size.
  716. */
  717. if ((v & valid) && (v & mask) == val &&
  718. hpte_page_size(v, r) == (1ul << pshift))
  719. /* Return with the HPTE still locked */
  720. return (hash << 3) + (i >> 1);
  721. /* Unlock and move on */
  722. hpte[i] = v;
  723. }
  724. if (val & HPTE_V_SECONDARY)
  725. break;
  726. val |= HPTE_V_SECONDARY;
  727. hash = hash ^ kvm->arch.hpt_mask;
  728. }
  729. return -1;
  730. }
  731. EXPORT_SYMBOL(kvmppc_hv_find_lock_hpte);
  732. /*
  733. * Called in real mode to check whether an HPTE not found fault
  734. * is due to accessing a paged-out page or an emulated MMIO page,
  735. * or if a protection fault is due to accessing a page that the
  736. * guest wanted read/write access to but which we made read-only.
  737. * Returns a possibly modified status (DSISR) value if not
  738. * (i.e. pass the interrupt to the guest),
  739. * -1 to pass the fault up to host kernel mode code, -2 to do that
  740. * and also load the instruction word (for MMIO emulation),
  741. * or 0 if we should make the guest retry the access.
  742. */
  743. long kvmppc_hpte_hv_fault(struct kvm_vcpu *vcpu, unsigned long addr,
  744. unsigned long slb_v, unsigned int status, bool data)
  745. {
  746. struct kvm *kvm = vcpu->kvm;
  747. long int index;
  748. unsigned long v, r, gr;
  749. unsigned long *hpte;
  750. unsigned long valid;
  751. struct revmap_entry *rev;
  752. unsigned long pp, key;
  753. /* For protection fault, expect to find a valid HPTE */
  754. valid = HPTE_V_VALID;
  755. if (status & DSISR_NOHPTE)
  756. valid |= HPTE_V_ABSENT;
  757. index = kvmppc_hv_find_lock_hpte(kvm, addr, slb_v, valid);
  758. if (index < 0) {
  759. if (status & DSISR_NOHPTE)
  760. return status; /* there really was no HPTE */
  761. return 0; /* for prot fault, HPTE disappeared */
  762. }
  763. hpte = (unsigned long *)(kvm->arch.hpt_virt + (index << 4));
  764. v = hpte[0] & ~HPTE_V_HVLOCK;
  765. r = hpte[1];
  766. rev = real_vmalloc_addr(&kvm->arch.revmap[index]);
  767. gr = rev->guest_rpte;
  768. unlock_hpte(hpte, v);
  769. /* For not found, if the HPTE is valid by now, retry the instruction */
  770. if ((status & DSISR_NOHPTE) && (v & HPTE_V_VALID))
  771. return 0;
  772. /* Check access permissions to the page */
  773. pp = gr & (HPTE_R_PP0 | HPTE_R_PP);
  774. key = (vcpu->arch.shregs.msr & MSR_PR) ? SLB_VSID_KP : SLB_VSID_KS;
  775. status &= ~DSISR_NOHPTE; /* DSISR_NOHPTE == SRR1_ISI_NOPT */
  776. if (!data) {
  777. if (gr & (HPTE_R_N | HPTE_R_G))
  778. return status | SRR1_ISI_N_OR_G;
  779. if (!hpte_read_permission(pp, slb_v & key))
  780. return status | SRR1_ISI_PROT;
  781. } else if (status & DSISR_ISSTORE) {
  782. /* check write permission */
  783. if (!hpte_write_permission(pp, slb_v & key))
  784. return status | DSISR_PROTFAULT;
  785. } else {
  786. if (!hpte_read_permission(pp, slb_v & key))
  787. return status | DSISR_PROTFAULT;
  788. }
  789. /* Check storage key, if applicable */
  790. if (data && (vcpu->arch.shregs.msr & MSR_DR)) {
  791. unsigned int perm = hpte_get_skey_perm(gr, vcpu->arch.amr);
  792. if (status & DSISR_ISSTORE)
  793. perm >>= 1;
  794. if (perm & 1)
  795. return status | DSISR_KEYFAULT;
  796. }
  797. /* Save HPTE info for virtual-mode handler */
  798. vcpu->arch.pgfault_addr = addr;
  799. vcpu->arch.pgfault_index = index;
  800. vcpu->arch.pgfault_hpte[0] = v;
  801. vcpu->arch.pgfault_hpte[1] = r;
  802. /* Check the storage key to see if it is possibly emulated MMIO */
  803. if (data && (vcpu->arch.shregs.msr & MSR_IR) &&
  804. (r & (HPTE_R_KEY_HI | HPTE_R_KEY_LO)) ==
  805. (HPTE_R_KEY_HI | HPTE_R_KEY_LO))
  806. return -2; /* MMIO emulation - load instr word */
  807. return -1; /* send fault up to host kernel mode */
  808. }