rme96.c 72 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pci.h>
  29. #include <linux/module.h>
  30. #include <linux/vmalloc.h>
  31. #include <sound/core.h>
  32. #include <sound/info.h>
  33. #include <sound/control.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/asoundef.h>
  37. #include <sound/initval.h>
  38. #include <asm/io.h>
  39. /* note, two last pcis should be equal, it is not a bug */
  40. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  41. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  42. "Digi96/8 PAD");
  43. MODULE_LICENSE("GPL");
  44. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  45. "{RME,Digi96/8},"
  46. "{RME,Digi96/8 PRO},"
  47. "{RME,Digi96/8 PST},"
  48. "{RME,Digi96/8 PAD}}");
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  51. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  52. module_param_array(index, int, NULL, 0444);
  53. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  54. module_param_array(id, charp, NULL, 0444);
  55. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  56. module_param_array(enable, bool, NULL, 0444);
  57. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  58. /*
  59. * Defines for RME Digi96 series, from internal RME reference documents
  60. * dated 12.01.00
  61. */
  62. #define RME96_SPDIF_NCHANNELS 2
  63. /* Playback and capture buffer size */
  64. #define RME96_BUFFER_SIZE 0x10000
  65. /* IO area size */
  66. #define RME96_IO_SIZE 0x60000
  67. /* IO area offsets */
  68. #define RME96_IO_PLAY_BUFFER 0x0
  69. #define RME96_IO_REC_BUFFER 0x10000
  70. #define RME96_IO_CONTROL_REGISTER 0x20000
  71. #define RME96_IO_ADDITIONAL_REG 0x20004
  72. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  73. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  74. #define RME96_IO_SET_PLAY_POS 0x40000
  75. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  76. #define RME96_IO_SET_REC_POS 0x50000
  77. #define RME96_IO_RESET_REC_POS 0x5FFFC
  78. #define RME96_IO_GET_PLAY_POS 0x20000
  79. #define RME96_IO_GET_REC_POS 0x30000
  80. /* Write control register bits */
  81. #define RME96_WCR_START (1 << 0)
  82. #define RME96_WCR_START_2 (1 << 1)
  83. #define RME96_WCR_GAIN_0 (1 << 2)
  84. #define RME96_WCR_GAIN_1 (1 << 3)
  85. #define RME96_WCR_MODE24 (1 << 4)
  86. #define RME96_WCR_MODE24_2 (1 << 5)
  87. #define RME96_WCR_BM (1 << 6)
  88. #define RME96_WCR_BM_2 (1 << 7)
  89. #define RME96_WCR_ADAT (1 << 8)
  90. #define RME96_WCR_FREQ_0 (1 << 9)
  91. #define RME96_WCR_FREQ_1 (1 << 10)
  92. #define RME96_WCR_DS (1 << 11)
  93. #define RME96_WCR_PRO (1 << 12)
  94. #define RME96_WCR_EMP (1 << 13)
  95. #define RME96_WCR_SEL (1 << 14)
  96. #define RME96_WCR_MASTER (1 << 15)
  97. #define RME96_WCR_PD (1 << 16)
  98. #define RME96_WCR_INP_0 (1 << 17)
  99. #define RME96_WCR_INP_1 (1 << 18)
  100. #define RME96_WCR_THRU_0 (1 << 19)
  101. #define RME96_WCR_THRU_1 (1 << 20)
  102. #define RME96_WCR_THRU_2 (1 << 21)
  103. #define RME96_WCR_THRU_3 (1 << 22)
  104. #define RME96_WCR_THRU_4 (1 << 23)
  105. #define RME96_WCR_THRU_5 (1 << 24)
  106. #define RME96_WCR_THRU_6 (1 << 25)
  107. #define RME96_WCR_THRU_7 (1 << 26)
  108. #define RME96_WCR_DOLBY (1 << 27)
  109. #define RME96_WCR_MONITOR_0 (1 << 28)
  110. #define RME96_WCR_MONITOR_1 (1 << 29)
  111. #define RME96_WCR_ISEL (1 << 30)
  112. #define RME96_WCR_IDIS (1 << 31)
  113. #define RME96_WCR_BITPOS_GAIN_0 2
  114. #define RME96_WCR_BITPOS_GAIN_1 3
  115. #define RME96_WCR_BITPOS_FREQ_0 9
  116. #define RME96_WCR_BITPOS_FREQ_1 10
  117. #define RME96_WCR_BITPOS_INP_0 17
  118. #define RME96_WCR_BITPOS_INP_1 18
  119. #define RME96_WCR_BITPOS_MONITOR_0 28
  120. #define RME96_WCR_BITPOS_MONITOR_1 29
  121. /* Read control register bits */
  122. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  123. #define RME96_RCR_IRQ_2 (1 << 16)
  124. #define RME96_RCR_T_OUT (1 << 17)
  125. #define RME96_RCR_DEV_ID_0 (1 << 21)
  126. #define RME96_RCR_DEV_ID_1 (1 << 22)
  127. #define RME96_RCR_LOCK (1 << 23)
  128. #define RME96_RCR_VERF (1 << 26)
  129. #define RME96_RCR_F0 (1 << 27)
  130. #define RME96_RCR_F1 (1 << 28)
  131. #define RME96_RCR_F2 (1 << 29)
  132. #define RME96_RCR_AUTOSYNC (1 << 30)
  133. #define RME96_RCR_IRQ (1 << 31)
  134. #define RME96_RCR_BITPOS_F0 27
  135. #define RME96_RCR_BITPOS_F1 28
  136. #define RME96_RCR_BITPOS_F2 29
  137. /* Additional register bits */
  138. #define RME96_AR_WSEL (1 << 0)
  139. #define RME96_AR_ANALOG (1 << 1)
  140. #define RME96_AR_FREQPAD_0 (1 << 2)
  141. #define RME96_AR_FREQPAD_1 (1 << 3)
  142. #define RME96_AR_FREQPAD_2 (1 << 4)
  143. #define RME96_AR_PD2 (1 << 5)
  144. #define RME96_AR_DAC_EN (1 << 6)
  145. #define RME96_AR_CLATCH (1 << 7)
  146. #define RME96_AR_CCLK (1 << 8)
  147. #define RME96_AR_CDATA (1 << 9)
  148. #define RME96_AR_BITPOS_F0 2
  149. #define RME96_AR_BITPOS_F1 3
  150. #define RME96_AR_BITPOS_F2 4
  151. /* Monitor tracks */
  152. #define RME96_MONITOR_TRACKS_1_2 0
  153. #define RME96_MONITOR_TRACKS_3_4 1
  154. #define RME96_MONITOR_TRACKS_5_6 2
  155. #define RME96_MONITOR_TRACKS_7_8 3
  156. /* Attenuation */
  157. #define RME96_ATTENUATION_0 0
  158. #define RME96_ATTENUATION_6 1
  159. #define RME96_ATTENUATION_12 2
  160. #define RME96_ATTENUATION_18 3
  161. /* Input types */
  162. #define RME96_INPUT_OPTICAL 0
  163. #define RME96_INPUT_COAXIAL 1
  164. #define RME96_INPUT_INTERNAL 2
  165. #define RME96_INPUT_XLR 3
  166. #define RME96_INPUT_ANALOG 4
  167. /* Clock modes */
  168. #define RME96_CLOCKMODE_SLAVE 0
  169. #define RME96_CLOCKMODE_MASTER 1
  170. #define RME96_CLOCKMODE_WORDCLOCK 2
  171. /* Block sizes in bytes */
  172. #define RME96_SMALL_BLOCK_SIZE 2048
  173. #define RME96_LARGE_BLOCK_SIZE 8192
  174. /* Volume control */
  175. #define RME96_AD1852_VOL_BITS 14
  176. #define RME96_AD1855_VOL_BITS 10
  177. /* Defines for snd_rme96_trigger */
  178. #define RME96_TB_START_PLAYBACK 1
  179. #define RME96_TB_START_CAPTURE 2
  180. #define RME96_TB_STOP_PLAYBACK 4
  181. #define RME96_TB_STOP_CAPTURE 8
  182. #define RME96_TB_RESET_PLAYPOS 16
  183. #define RME96_TB_RESET_CAPTUREPOS 32
  184. #define RME96_TB_CLEAR_PLAYBACK_IRQ 64
  185. #define RME96_TB_CLEAR_CAPTURE_IRQ 128
  186. #define RME96_RESUME_PLAYBACK (RME96_TB_START_PLAYBACK)
  187. #define RME96_RESUME_CAPTURE (RME96_TB_START_CAPTURE)
  188. #define RME96_RESUME_BOTH (RME96_RESUME_PLAYBACK \
  189. | RME96_RESUME_CAPTURE)
  190. #define RME96_START_PLAYBACK (RME96_TB_START_PLAYBACK \
  191. | RME96_TB_RESET_PLAYPOS)
  192. #define RME96_START_CAPTURE (RME96_TB_START_CAPTURE \
  193. | RME96_TB_RESET_CAPTUREPOS)
  194. #define RME96_START_BOTH (RME96_START_PLAYBACK \
  195. | RME96_START_CAPTURE)
  196. #define RME96_STOP_PLAYBACK (RME96_TB_STOP_PLAYBACK \
  197. | RME96_TB_CLEAR_PLAYBACK_IRQ)
  198. #define RME96_STOP_CAPTURE (RME96_TB_STOP_CAPTURE \
  199. | RME96_TB_CLEAR_CAPTURE_IRQ)
  200. #define RME96_STOP_BOTH (RME96_STOP_PLAYBACK \
  201. | RME96_STOP_CAPTURE)
  202. struct rme96 {
  203. spinlock_t lock;
  204. int irq;
  205. unsigned long port;
  206. void __iomem *iobase;
  207. u32 wcreg; /* cached write control register value */
  208. u32 wcreg_spdif; /* S/PDIF setup */
  209. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  210. u32 rcreg; /* cached read control register value */
  211. u32 areg; /* cached additional register value */
  212. u16 vol[2]; /* cached volume of analog output */
  213. u8 rev; /* card revision number */
  214. #ifdef CONFIG_PM
  215. u32 playback_pointer;
  216. u32 capture_pointer;
  217. void *playback_suspend_buffer;
  218. void *capture_suspend_buffer;
  219. #endif
  220. struct snd_pcm_substream *playback_substream;
  221. struct snd_pcm_substream *capture_substream;
  222. int playback_frlog; /* log2 of framesize */
  223. int capture_frlog;
  224. size_t playback_periodsize; /* in bytes, zero if not used */
  225. size_t capture_periodsize; /* in bytes, zero if not used */
  226. struct snd_card *card;
  227. struct snd_pcm *spdif_pcm;
  228. struct snd_pcm *adat_pcm;
  229. struct pci_dev *pci;
  230. struct snd_kcontrol *spdif_ctl;
  231. };
  232. static DEFINE_PCI_DEVICE_TABLE(snd_rme96_ids) = {
  233. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96), 0, },
  234. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8), 0, },
  235. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO), 0, },
  236. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST), 0, },
  237. { 0, }
  238. };
  239. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  240. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  241. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  242. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  243. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  244. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  245. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  246. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  247. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  248. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  249. static int
  250. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  251. static int
  252. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  253. static int
  254. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  255. int cmd);
  256. static int
  257. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  258. int cmd);
  259. static snd_pcm_uframes_t
  260. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  261. static snd_pcm_uframes_t
  262. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  263. static void snd_rme96_proc_init(struct rme96 *rme96);
  264. static int
  265. snd_rme96_create_switches(struct snd_card *card,
  266. struct rme96 *rme96);
  267. static int
  268. snd_rme96_getinputtype(struct rme96 *rme96);
  269. static inline unsigned int
  270. snd_rme96_playback_ptr(struct rme96 *rme96)
  271. {
  272. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  273. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  274. }
  275. static inline unsigned int
  276. snd_rme96_capture_ptr(struct rme96 *rme96)
  277. {
  278. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  279. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  280. }
  281. static int
  282. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  283. int channel, /* not used (interleaved data) */
  284. snd_pcm_uframes_t pos,
  285. snd_pcm_uframes_t count)
  286. {
  287. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  288. count <<= rme96->playback_frlog;
  289. pos <<= rme96->playback_frlog;
  290. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  291. 0, count);
  292. return 0;
  293. }
  294. static int
  295. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  296. int channel, /* not used (interleaved data) */
  297. snd_pcm_uframes_t pos,
  298. void __user *src,
  299. snd_pcm_uframes_t count)
  300. {
  301. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  302. count <<= rme96->playback_frlog;
  303. pos <<= rme96->playback_frlog;
  304. return copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src,
  305. count);
  306. }
  307. static int
  308. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  309. int channel, /* not used (interleaved data) */
  310. snd_pcm_uframes_t pos,
  311. void __user *dst,
  312. snd_pcm_uframes_t count)
  313. {
  314. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  315. count <<= rme96->capture_frlog;
  316. pos <<= rme96->capture_frlog;
  317. return copy_to_user_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos,
  318. count);
  319. }
  320. /*
  321. * Digital output capabilities (S/PDIF)
  322. */
  323. static struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  324. {
  325. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  326. SNDRV_PCM_INFO_MMAP_VALID |
  327. SNDRV_PCM_INFO_SYNC_START |
  328. SNDRV_PCM_INFO_RESUME |
  329. SNDRV_PCM_INFO_INTERLEAVED |
  330. SNDRV_PCM_INFO_PAUSE),
  331. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  332. SNDRV_PCM_FMTBIT_S32_LE),
  333. .rates = (SNDRV_PCM_RATE_32000 |
  334. SNDRV_PCM_RATE_44100 |
  335. SNDRV_PCM_RATE_48000 |
  336. SNDRV_PCM_RATE_64000 |
  337. SNDRV_PCM_RATE_88200 |
  338. SNDRV_PCM_RATE_96000),
  339. .rate_min = 32000,
  340. .rate_max = 96000,
  341. .channels_min = 2,
  342. .channels_max = 2,
  343. .buffer_bytes_max = RME96_BUFFER_SIZE,
  344. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  345. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  346. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  347. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  348. .fifo_size = 0,
  349. };
  350. /*
  351. * Digital input capabilities (S/PDIF)
  352. */
  353. static struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  354. {
  355. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  356. SNDRV_PCM_INFO_MMAP_VALID |
  357. SNDRV_PCM_INFO_SYNC_START |
  358. SNDRV_PCM_INFO_RESUME |
  359. SNDRV_PCM_INFO_INTERLEAVED |
  360. SNDRV_PCM_INFO_PAUSE),
  361. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  362. SNDRV_PCM_FMTBIT_S32_LE),
  363. .rates = (SNDRV_PCM_RATE_32000 |
  364. SNDRV_PCM_RATE_44100 |
  365. SNDRV_PCM_RATE_48000 |
  366. SNDRV_PCM_RATE_64000 |
  367. SNDRV_PCM_RATE_88200 |
  368. SNDRV_PCM_RATE_96000),
  369. .rate_min = 32000,
  370. .rate_max = 96000,
  371. .channels_min = 2,
  372. .channels_max = 2,
  373. .buffer_bytes_max = RME96_BUFFER_SIZE,
  374. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  375. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  376. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  377. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  378. .fifo_size = 0,
  379. };
  380. /*
  381. * Digital output capabilities (ADAT)
  382. */
  383. static struct snd_pcm_hardware snd_rme96_playback_adat_info =
  384. {
  385. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  386. SNDRV_PCM_INFO_MMAP_VALID |
  387. SNDRV_PCM_INFO_SYNC_START |
  388. SNDRV_PCM_INFO_RESUME |
  389. SNDRV_PCM_INFO_INTERLEAVED |
  390. SNDRV_PCM_INFO_PAUSE),
  391. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  392. SNDRV_PCM_FMTBIT_S32_LE),
  393. .rates = (SNDRV_PCM_RATE_44100 |
  394. SNDRV_PCM_RATE_48000),
  395. .rate_min = 44100,
  396. .rate_max = 48000,
  397. .channels_min = 8,
  398. .channels_max = 8,
  399. .buffer_bytes_max = RME96_BUFFER_SIZE,
  400. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  401. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  402. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  403. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  404. .fifo_size = 0,
  405. };
  406. /*
  407. * Digital input capabilities (ADAT)
  408. */
  409. static struct snd_pcm_hardware snd_rme96_capture_adat_info =
  410. {
  411. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  412. SNDRV_PCM_INFO_MMAP_VALID |
  413. SNDRV_PCM_INFO_SYNC_START |
  414. SNDRV_PCM_INFO_RESUME |
  415. SNDRV_PCM_INFO_INTERLEAVED |
  416. SNDRV_PCM_INFO_PAUSE),
  417. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  418. SNDRV_PCM_FMTBIT_S32_LE),
  419. .rates = (SNDRV_PCM_RATE_44100 |
  420. SNDRV_PCM_RATE_48000),
  421. .rate_min = 44100,
  422. .rate_max = 48000,
  423. .channels_min = 8,
  424. .channels_max = 8,
  425. .buffer_bytes_max = RME96_BUFFER_SIZE,
  426. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  427. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  428. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  429. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  430. .fifo_size = 0,
  431. };
  432. /*
  433. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  434. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  435. * on the falling edge of CCLK and be stable on the rising edge. The rising
  436. * edge of CLATCH after the last data bit clocks in the whole data word.
  437. * A fast processor could probably drive the SPI interface faster than the
  438. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  439. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  440. *
  441. * NOTE: increased delay from 1 to 10, since there where problems setting
  442. * the volume.
  443. */
  444. static void
  445. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  446. {
  447. int i;
  448. for (i = 0; i < 16; i++) {
  449. if (val & 0x8000) {
  450. rme96->areg |= RME96_AR_CDATA;
  451. } else {
  452. rme96->areg &= ~RME96_AR_CDATA;
  453. }
  454. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  455. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  456. udelay(10);
  457. rme96->areg |= RME96_AR_CCLK;
  458. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  459. udelay(10);
  460. val <<= 1;
  461. }
  462. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  463. rme96->areg |= RME96_AR_CLATCH;
  464. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  465. udelay(10);
  466. rme96->areg &= ~RME96_AR_CLATCH;
  467. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  468. }
  469. static void
  470. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  471. {
  472. if (RME96_DAC_IS_1852(rme96)) {
  473. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  474. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  475. } else if (RME96_DAC_IS_1855(rme96)) {
  476. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  477. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  478. }
  479. }
  480. static void
  481. snd_rme96_reset_dac(struct rme96 *rme96)
  482. {
  483. writel(rme96->wcreg | RME96_WCR_PD,
  484. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  485. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  486. }
  487. static int
  488. snd_rme96_getmontracks(struct rme96 *rme96)
  489. {
  490. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  491. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  492. }
  493. static int
  494. snd_rme96_setmontracks(struct rme96 *rme96,
  495. int montracks)
  496. {
  497. if (montracks & 1) {
  498. rme96->wcreg |= RME96_WCR_MONITOR_0;
  499. } else {
  500. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  501. }
  502. if (montracks & 2) {
  503. rme96->wcreg |= RME96_WCR_MONITOR_1;
  504. } else {
  505. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  506. }
  507. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  508. return 0;
  509. }
  510. static int
  511. snd_rme96_getattenuation(struct rme96 *rme96)
  512. {
  513. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  514. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  515. }
  516. static int
  517. snd_rme96_setattenuation(struct rme96 *rme96,
  518. int attenuation)
  519. {
  520. switch (attenuation) {
  521. case 0:
  522. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  523. ~RME96_WCR_GAIN_1;
  524. break;
  525. case 1:
  526. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  527. ~RME96_WCR_GAIN_1;
  528. break;
  529. case 2:
  530. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  531. RME96_WCR_GAIN_1;
  532. break;
  533. case 3:
  534. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  535. RME96_WCR_GAIN_1;
  536. break;
  537. default:
  538. return -EINVAL;
  539. }
  540. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  541. return 0;
  542. }
  543. static int
  544. snd_rme96_capture_getrate(struct rme96 *rme96,
  545. int *is_adat)
  546. {
  547. int n, rate;
  548. *is_adat = 0;
  549. if (rme96->areg & RME96_AR_ANALOG) {
  550. /* Analog input, overrides S/PDIF setting */
  551. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  552. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  553. switch (n) {
  554. case 1:
  555. rate = 32000;
  556. break;
  557. case 2:
  558. rate = 44100;
  559. break;
  560. case 3:
  561. rate = 48000;
  562. break;
  563. default:
  564. return -1;
  565. }
  566. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  567. }
  568. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  569. if (rme96->rcreg & RME96_RCR_LOCK) {
  570. /* ADAT rate */
  571. *is_adat = 1;
  572. if (rme96->rcreg & RME96_RCR_T_OUT) {
  573. return 48000;
  574. }
  575. return 44100;
  576. }
  577. if (rme96->rcreg & RME96_RCR_VERF) {
  578. return -1;
  579. }
  580. /* S/PDIF rate */
  581. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  582. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  583. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  584. switch (n) {
  585. case 0:
  586. if (rme96->rcreg & RME96_RCR_T_OUT) {
  587. return 64000;
  588. }
  589. return -1;
  590. case 3: return 96000;
  591. case 4: return 88200;
  592. case 5: return 48000;
  593. case 6: return 44100;
  594. case 7: return 32000;
  595. default:
  596. break;
  597. }
  598. return -1;
  599. }
  600. static int
  601. snd_rme96_playback_getrate(struct rme96 *rme96)
  602. {
  603. int rate, dummy;
  604. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  605. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  606. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  607. {
  608. /* slave clock */
  609. return rate;
  610. }
  611. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  612. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  613. switch (rate) {
  614. case 1:
  615. rate = 32000;
  616. break;
  617. case 2:
  618. rate = 44100;
  619. break;
  620. case 3:
  621. rate = 48000;
  622. break;
  623. default:
  624. return -1;
  625. }
  626. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  627. }
  628. static int
  629. snd_rme96_playback_setrate(struct rme96 *rme96,
  630. int rate)
  631. {
  632. int ds;
  633. ds = rme96->wcreg & RME96_WCR_DS;
  634. switch (rate) {
  635. case 32000:
  636. rme96->wcreg &= ~RME96_WCR_DS;
  637. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  638. ~RME96_WCR_FREQ_1;
  639. break;
  640. case 44100:
  641. rme96->wcreg &= ~RME96_WCR_DS;
  642. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  643. ~RME96_WCR_FREQ_0;
  644. break;
  645. case 48000:
  646. rme96->wcreg &= ~RME96_WCR_DS;
  647. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  648. RME96_WCR_FREQ_1;
  649. break;
  650. case 64000:
  651. rme96->wcreg |= RME96_WCR_DS;
  652. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  653. ~RME96_WCR_FREQ_1;
  654. break;
  655. case 88200:
  656. rme96->wcreg |= RME96_WCR_DS;
  657. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  658. ~RME96_WCR_FREQ_0;
  659. break;
  660. case 96000:
  661. rme96->wcreg |= RME96_WCR_DS;
  662. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  663. RME96_WCR_FREQ_1;
  664. break;
  665. default:
  666. return -EINVAL;
  667. }
  668. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  669. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  670. {
  671. /* change to/from double-speed: reset the DAC (if available) */
  672. snd_rme96_reset_dac(rme96);
  673. } else {
  674. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  675. }
  676. return 0;
  677. }
  678. static int
  679. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  680. int rate)
  681. {
  682. switch (rate) {
  683. case 32000:
  684. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  685. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  686. break;
  687. case 44100:
  688. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  689. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  690. break;
  691. case 48000:
  692. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  693. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  694. break;
  695. case 64000:
  696. if (rme96->rev < 4) {
  697. return -EINVAL;
  698. }
  699. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  700. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  701. break;
  702. case 88200:
  703. if (rme96->rev < 4) {
  704. return -EINVAL;
  705. }
  706. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  707. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  708. break;
  709. case 96000:
  710. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  711. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  712. break;
  713. default:
  714. return -EINVAL;
  715. }
  716. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  717. return 0;
  718. }
  719. static int
  720. snd_rme96_setclockmode(struct rme96 *rme96,
  721. int mode)
  722. {
  723. switch (mode) {
  724. case RME96_CLOCKMODE_SLAVE:
  725. /* AutoSync */
  726. rme96->wcreg &= ~RME96_WCR_MASTER;
  727. rme96->areg &= ~RME96_AR_WSEL;
  728. break;
  729. case RME96_CLOCKMODE_MASTER:
  730. /* Internal */
  731. rme96->wcreg |= RME96_WCR_MASTER;
  732. rme96->areg &= ~RME96_AR_WSEL;
  733. break;
  734. case RME96_CLOCKMODE_WORDCLOCK:
  735. /* Word clock is a master mode */
  736. rme96->wcreg |= RME96_WCR_MASTER;
  737. rme96->areg |= RME96_AR_WSEL;
  738. break;
  739. default:
  740. return -EINVAL;
  741. }
  742. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  743. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  744. return 0;
  745. }
  746. static int
  747. snd_rme96_getclockmode(struct rme96 *rme96)
  748. {
  749. if (rme96->areg & RME96_AR_WSEL) {
  750. return RME96_CLOCKMODE_WORDCLOCK;
  751. }
  752. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  753. RME96_CLOCKMODE_SLAVE;
  754. }
  755. static int
  756. snd_rme96_setinputtype(struct rme96 *rme96,
  757. int type)
  758. {
  759. int n;
  760. switch (type) {
  761. case RME96_INPUT_OPTICAL:
  762. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  763. ~RME96_WCR_INP_1;
  764. break;
  765. case RME96_INPUT_COAXIAL:
  766. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  767. ~RME96_WCR_INP_1;
  768. break;
  769. case RME96_INPUT_INTERNAL:
  770. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  771. RME96_WCR_INP_1;
  772. break;
  773. case RME96_INPUT_XLR:
  774. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  775. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  776. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  777. rme96->rev > 4))
  778. {
  779. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  780. return -EINVAL;
  781. }
  782. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  783. RME96_WCR_INP_1;
  784. break;
  785. case RME96_INPUT_ANALOG:
  786. if (!RME96_HAS_ANALOG_IN(rme96)) {
  787. return -EINVAL;
  788. }
  789. rme96->areg |= RME96_AR_ANALOG;
  790. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  791. if (rme96->rev < 4) {
  792. /*
  793. * Revision less than 004 does not support 64 and
  794. * 88.2 kHz
  795. */
  796. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  797. snd_rme96_capture_analog_setrate(rme96, 44100);
  798. }
  799. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  800. snd_rme96_capture_analog_setrate(rme96, 32000);
  801. }
  802. }
  803. return 0;
  804. default:
  805. return -EINVAL;
  806. }
  807. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  808. rme96->areg &= ~RME96_AR_ANALOG;
  809. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  810. }
  811. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  812. return 0;
  813. }
  814. static int
  815. snd_rme96_getinputtype(struct rme96 *rme96)
  816. {
  817. if (rme96->areg & RME96_AR_ANALOG) {
  818. return RME96_INPUT_ANALOG;
  819. }
  820. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  821. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  822. }
  823. static void
  824. snd_rme96_setframelog(struct rme96 *rme96,
  825. int n_channels,
  826. int is_playback)
  827. {
  828. int frlog;
  829. if (n_channels == 2) {
  830. frlog = 1;
  831. } else {
  832. /* assume 8 channels */
  833. frlog = 3;
  834. }
  835. if (is_playback) {
  836. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  837. rme96->playback_frlog = frlog;
  838. } else {
  839. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  840. rme96->capture_frlog = frlog;
  841. }
  842. }
  843. static int
  844. snd_rme96_playback_setformat(struct rme96 *rme96,
  845. int format)
  846. {
  847. switch (format) {
  848. case SNDRV_PCM_FORMAT_S16_LE:
  849. rme96->wcreg &= ~RME96_WCR_MODE24;
  850. break;
  851. case SNDRV_PCM_FORMAT_S32_LE:
  852. rme96->wcreg |= RME96_WCR_MODE24;
  853. break;
  854. default:
  855. return -EINVAL;
  856. }
  857. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  858. return 0;
  859. }
  860. static int
  861. snd_rme96_capture_setformat(struct rme96 *rme96,
  862. int format)
  863. {
  864. switch (format) {
  865. case SNDRV_PCM_FORMAT_S16_LE:
  866. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  867. break;
  868. case SNDRV_PCM_FORMAT_S32_LE:
  869. rme96->wcreg |= RME96_WCR_MODE24_2;
  870. break;
  871. default:
  872. return -EINVAL;
  873. }
  874. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  875. return 0;
  876. }
  877. static void
  878. snd_rme96_set_period_properties(struct rme96 *rme96,
  879. size_t period_bytes)
  880. {
  881. switch (period_bytes) {
  882. case RME96_LARGE_BLOCK_SIZE:
  883. rme96->wcreg &= ~RME96_WCR_ISEL;
  884. break;
  885. case RME96_SMALL_BLOCK_SIZE:
  886. rme96->wcreg |= RME96_WCR_ISEL;
  887. break;
  888. default:
  889. snd_BUG();
  890. break;
  891. }
  892. rme96->wcreg &= ~RME96_WCR_IDIS;
  893. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  894. }
  895. static int
  896. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  897. struct snd_pcm_hw_params *params)
  898. {
  899. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  900. struct snd_pcm_runtime *runtime = substream->runtime;
  901. int err, rate, dummy;
  902. runtime->dma_area = (void __force *)(rme96->iobase +
  903. RME96_IO_PLAY_BUFFER);
  904. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  905. runtime->dma_bytes = RME96_BUFFER_SIZE;
  906. spin_lock_irq(&rme96->lock);
  907. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  908. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  909. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  910. {
  911. /* slave clock */
  912. if ((int)params_rate(params) != rate) {
  913. spin_unlock_irq(&rme96->lock);
  914. return -EIO;
  915. }
  916. } else if ((err = snd_rme96_playback_setrate(rme96, params_rate(params))) < 0) {
  917. spin_unlock_irq(&rme96->lock);
  918. return err;
  919. }
  920. if ((err = snd_rme96_playback_setformat(rme96, params_format(params))) < 0) {
  921. spin_unlock_irq(&rme96->lock);
  922. return err;
  923. }
  924. snd_rme96_setframelog(rme96, params_channels(params), 1);
  925. if (rme96->capture_periodsize != 0) {
  926. if (params_period_size(params) << rme96->playback_frlog !=
  927. rme96->capture_periodsize)
  928. {
  929. spin_unlock_irq(&rme96->lock);
  930. return -EBUSY;
  931. }
  932. }
  933. rme96->playback_periodsize =
  934. params_period_size(params) << rme96->playback_frlog;
  935. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  936. /* S/PDIF setup */
  937. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  938. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  939. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  940. }
  941. spin_unlock_irq(&rme96->lock);
  942. return 0;
  943. }
  944. static int
  945. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  946. struct snd_pcm_hw_params *params)
  947. {
  948. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  949. struct snd_pcm_runtime *runtime = substream->runtime;
  950. int err, isadat, rate;
  951. runtime->dma_area = (void __force *)(rme96->iobase +
  952. RME96_IO_REC_BUFFER);
  953. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  954. runtime->dma_bytes = RME96_BUFFER_SIZE;
  955. spin_lock_irq(&rme96->lock);
  956. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  957. spin_unlock_irq(&rme96->lock);
  958. return err;
  959. }
  960. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  961. if ((err = snd_rme96_capture_analog_setrate(rme96,
  962. params_rate(params))) < 0)
  963. {
  964. spin_unlock_irq(&rme96->lock);
  965. return err;
  966. }
  967. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  968. if ((int)params_rate(params) != rate) {
  969. spin_unlock_irq(&rme96->lock);
  970. return -EIO;
  971. }
  972. if ((isadat && runtime->hw.channels_min == 2) ||
  973. (!isadat && runtime->hw.channels_min == 8))
  974. {
  975. spin_unlock_irq(&rme96->lock);
  976. return -EIO;
  977. }
  978. }
  979. snd_rme96_setframelog(rme96, params_channels(params), 0);
  980. if (rme96->playback_periodsize != 0) {
  981. if (params_period_size(params) << rme96->capture_frlog !=
  982. rme96->playback_periodsize)
  983. {
  984. spin_unlock_irq(&rme96->lock);
  985. return -EBUSY;
  986. }
  987. }
  988. rme96->capture_periodsize =
  989. params_period_size(params) << rme96->capture_frlog;
  990. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  991. spin_unlock_irq(&rme96->lock);
  992. return 0;
  993. }
  994. static void
  995. snd_rme96_trigger(struct rme96 *rme96,
  996. int op)
  997. {
  998. if (op & RME96_TB_RESET_PLAYPOS)
  999. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1000. if (op & RME96_TB_RESET_CAPTUREPOS)
  1001. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1002. if (op & RME96_TB_CLEAR_PLAYBACK_IRQ) {
  1003. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1004. if (rme96->rcreg & RME96_RCR_IRQ)
  1005. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1006. }
  1007. if (op & RME96_TB_CLEAR_CAPTURE_IRQ) {
  1008. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1009. if (rme96->rcreg & RME96_RCR_IRQ_2)
  1010. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1011. }
  1012. if (op & RME96_TB_START_PLAYBACK)
  1013. rme96->wcreg |= RME96_WCR_START;
  1014. if (op & RME96_TB_STOP_PLAYBACK)
  1015. rme96->wcreg &= ~RME96_WCR_START;
  1016. if (op & RME96_TB_START_CAPTURE)
  1017. rme96->wcreg |= RME96_WCR_START_2;
  1018. if (op & RME96_TB_STOP_CAPTURE)
  1019. rme96->wcreg &= ~RME96_WCR_START_2;
  1020. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1021. }
  1022. static irqreturn_t
  1023. snd_rme96_interrupt(int irq,
  1024. void *dev_id)
  1025. {
  1026. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1027. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1028. /* fastpath out, to ease interrupt sharing */
  1029. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1030. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1031. {
  1032. return IRQ_NONE;
  1033. }
  1034. if (rme96->rcreg & RME96_RCR_IRQ) {
  1035. /* playback */
  1036. snd_pcm_period_elapsed(rme96->playback_substream);
  1037. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1038. }
  1039. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1040. /* capture */
  1041. snd_pcm_period_elapsed(rme96->capture_substream);
  1042. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1043. }
  1044. return IRQ_HANDLED;
  1045. }
  1046. static unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1047. static struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1048. .count = ARRAY_SIZE(period_bytes),
  1049. .list = period_bytes,
  1050. .mask = 0
  1051. };
  1052. static void
  1053. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1054. struct snd_pcm_runtime *runtime)
  1055. {
  1056. unsigned int size;
  1057. snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1058. RME96_BUFFER_SIZE, RME96_BUFFER_SIZE);
  1059. if ((size = rme96->playback_periodsize) != 0 ||
  1060. (size = rme96->capture_periodsize) != 0)
  1061. snd_pcm_hw_constraint_minmax(runtime,
  1062. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1063. size, size);
  1064. else
  1065. snd_pcm_hw_constraint_list(runtime, 0,
  1066. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1067. &hw_constraints_period_bytes);
  1068. }
  1069. static int
  1070. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1071. {
  1072. int rate, dummy;
  1073. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1074. struct snd_pcm_runtime *runtime = substream->runtime;
  1075. snd_pcm_set_sync(substream);
  1076. spin_lock_irq(&rme96->lock);
  1077. if (rme96->playback_substream != NULL) {
  1078. spin_unlock_irq(&rme96->lock);
  1079. return -EBUSY;
  1080. }
  1081. rme96->wcreg &= ~RME96_WCR_ADAT;
  1082. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1083. rme96->playback_substream = substream;
  1084. spin_unlock_irq(&rme96->lock);
  1085. runtime->hw = snd_rme96_playback_spdif_info;
  1086. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1087. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1088. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1089. {
  1090. /* slave clock */
  1091. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1092. runtime->hw.rate_min = rate;
  1093. runtime->hw.rate_max = rate;
  1094. }
  1095. rme96_set_buffer_size_constraint(rme96, runtime);
  1096. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1097. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1098. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1099. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1100. return 0;
  1101. }
  1102. static int
  1103. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1104. {
  1105. int isadat, rate;
  1106. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1107. struct snd_pcm_runtime *runtime = substream->runtime;
  1108. snd_pcm_set_sync(substream);
  1109. runtime->hw = snd_rme96_capture_spdif_info;
  1110. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1111. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1112. {
  1113. if (isadat) {
  1114. return -EIO;
  1115. }
  1116. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1117. runtime->hw.rate_min = rate;
  1118. runtime->hw.rate_max = rate;
  1119. }
  1120. spin_lock_irq(&rme96->lock);
  1121. if (rme96->capture_substream != NULL) {
  1122. spin_unlock_irq(&rme96->lock);
  1123. return -EBUSY;
  1124. }
  1125. rme96->capture_substream = substream;
  1126. spin_unlock_irq(&rme96->lock);
  1127. rme96_set_buffer_size_constraint(rme96, runtime);
  1128. return 0;
  1129. }
  1130. static int
  1131. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1132. {
  1133. int rate, dummy;
  1134. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1135. struct snd_pcm_runtime *runtime = substream->runtime;
  1136. snd_pcm_set_sync(substream);
  1137. spin_lock_irq(&rme96->lock);
  1138. if (rme96->playback_substream != NULL) {
  1139. spin_unlock_irq(&rme96->lock);
  1140. return -EBUSY;
  1141. }
  1142. rme96->wcreg |= RME96_WCR_ADAT;
  1143. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1144. rme96->playback_substream = substream;
  1145. spin_unlock_irq(&rme96->lock);
  1146. runtime->hw = snd_rme96_playback_adat_info;
  1147. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1148. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1149. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1150. {
  1151. /* slave clock */
  1152. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1153. runtime->hw.rate_min = rate;
  1154. runtime->hw.rate_max = rate;
  1155. }
  1156. rme96_set_buffer_size_constraint(rme96, runtime);
  1157. return 0;
  1158. }
  1159. static int
  1160. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1161. {
  1162. int isadat, rate;
  1163. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1164. struct snd_pcm_runtime *runtime = substream->runtime;
  1165. snd_pcm_set_sync(substream);
  1166. runtime->hw = snd_rme96_capture_adat_info;
  1167. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1168. /* makes no sense to use analog input. Note that analog
  1169. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1170. return -EIO;
  1171. }
  1172. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1173. if (!isadat) {
  1174. return -EIO;
  1175. }
  1176. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1177. runtime->hw.rate_min = rate;
  1178. runtime->hw.rate_max = rate;
  1179. }
  1180. spin_lock_irq(&rme96->lock);
  1181. if (rme96->capture_substream != NULL) {
  1182. spin_unlock_irq(&rme96->lock);
  1183. return -EBUSY;
  1184. }
  1185. rme96->capture_substream = substream;
  1186. spin_unlock_irq(&rme96->lock);
  1187. rme96_set_buffer_size_constraint(rme96, runtime);
  1188. return 0;
  1189. }
  1190. static int
  1191. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1192. {
  1193. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1194. int spdif = 0;
  1195. spin_lock_irq(&rme96->lock);
  1196. if (RME96_ISPLAYING(rme96)) {
  1197. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1198. }
  1199. rme96->playback_substream = NULL;
  1200. rme96->playback_periodsize = 0;
  1201. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1202. spin_unlock_irq(&rme96->lock);
  1203. if (spdif) {
  1204. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1205. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1206. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1207. }
  1208. return 0;
  1209. }
  1210. static int
  1211. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1212. {
  1213. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1214. spin_lock_irq(&rme96->lock);
  1215. if (RME96_ISRECORDING(rme96)) {
  1216. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1217. }
  1218. rme96->capture_substream = NULL;
  1219. rme96->capture_periodsize = 0;
  1220. spin_unlock_irq(&rme96->lock);
  1221. return 0;
  1222. }
  1223. static int
  1224. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1225. {
  1226. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1227. spin_lock_irq(&rme96->lock);
  1228. if (RME96_ISPLAYING(rme96)) {
  1229. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1230. }
  1231. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1232. spin_unlock_irq(&rme96->lock);
  1233. return 0;
  1234. }
  1235. static int
  1236. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1237. {
  1238. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1239. spin_lock_irq(&rme96->lock);
  1240. if (RME96_ISRECORDING(rme96)) {
  1241. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1242. }
  1243. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1244. spin_unlock_irq(&rme96->lock);
  1245. return 0;
  1246. }
  1247. static int
  1248. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1249. int cmd)
  1250. {
  1251. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1252. struct snd_pcm_substream *s;
  1253. bool sync;
  1254. snd_pcm_group_for_each_entry(s, substream) {
  1255. if (snd_pcm_substream_chip(s) == rme96)
  1256. snd_pcm_trigger_done(s, substream);
  1257. }
  1258. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1259. (rme96->playback_substream->group ==
  1260. rme96->capture_substream->group);
  1261. switch (cmd) {
  1262. case SNDRV_PCM_TRIGGER_START:
  1263. if (!RME96_ISPLAYING(rme96)) {
  1264. if (substream != rme96->playback_substream)
  1265. return -EBUSY;
  1266. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1267. : RME96_START_PLAYBACK);
  1268. }
  1269. break;
  1270. case SNDRV_PCM_TRIGGER_SUSPEND:
  1271. case SNDRV_PCM_TRIGGER_STOP:
  1272. if (RME96_ISPLAYING(rme96)) {
  1273. if (substream != rme96->playback_substream)
  1274. return -EBUSY;
  1275. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1276. : RME96_STOP_PLAYBACK);
  1277. }
  1278. break;
  1279. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1280. if (RME96_ISPLAYING(rme96))
  1281. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1282. : RME96_STOP_PLAYBACK);
  1283. break;
  1284. case SNDRV_PCM_TRIGGER_RESUME:
  1285. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1286. if (!RME96_ISPLAYING(rme96))
  1287. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1288. : RME96_RESUME_PLAYBACK);
  1289. break;
  1290. default:
  1291. return -EINVAL;
  1292. }
  1293. return 0;
  1294. }
  1295. static int
  1296. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1297. int cmd)
  1298. {
  1299. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1300. struct snd_pcm_substream *s;
  1301. bool sync;
  1302. snd_pcm_group_for_each_entry(s, substream) {
  1303. if (snd_pcm_substream_chip(s) == rme96)
  1304. snd_pcm_trigger_done(s, substream);
  1305. }
  1306. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1307. (rme96->playback_substream->group ==
  1308. rme96->capture_substream->group);
  1309. switch (cmd) {
  1310. case SNDRV_PCM_TRIGGER_START:
  1311. if (!RME96_ISRECORDING(rme96)) {
  1312. if (substream != rme96->capture_substream)
  1313. return -EBUSY;
  1314. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1315. : RME96_START_CAPTURE);
  1316. }
  1317. break;
  1318. case SNDRV_PCM_TRIGGER_SUSPEND:
  1319. case SNDRV_PCM_TRIGGER_STOP:
  1320. if (RME96_ISRECORDING(rme96)) {
  1321. if (substream != rme96->capture_substream)
  1322. return -EBUSY;
  1323. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1324. : RME96_STOP_CAPTURE);
  1325. }
  1326. break;
  1327. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1328. if (RME96_ISRECORDING(rme96))
  1329. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1330. : RME96_STOP_CAPTURE);
  1331. break;
  1332. case SNDRV_PCM_TRIGGER_RESUME:
  1333. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1334. if (!RME96_ISRECORDING(rme96))
  1335. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1336. : RME96_RESUME_CAPTURE);
  1337. break;
  1338. default:
  1339. return -EINVAL;
  1340. }
  1341. return 0;
  1342. }
  1343. static snd_pcm_uframes_t
  1344. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1345. {
  1346. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1347. return snd_rme96_playback_ptr(rme96);
  1348. }
  1349. static snd_pcm_uframes_t
  1350. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1351. {
  1352. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1353. return snd_rme96_capture_ptr(rme96);
  1354. }
  1355. static struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1356. .open = snd_rme96_playback_spdif_open,
  1357. .close = snd_rme96_playback_close,
  1358. .ioctl = snd_pcm_lib_ioctl,
  1359. .hw_params = snd_rme96_playback_hw_params,
  1360. .prepare = snd_rme96_playback_prepare,
  1361. .trigger = snd_rme96_playback_trigger,
  1362. .pointer = snd_rme96_playback_pointer,
  1363. .copy = snd_rme96_playback_copy,
  1364. .silence = snd_rme96_playback_silence,
  1365. .mmap = snd_pcm_lib_mmap_iomem,
  1366. };
  1367. static struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1368. .open = snd_rme96_capture_spdif_open,
  1369. .close = snd_rme96_capture_close,
  1370. .ioctl = snd_pcm_lib_ioctl,
  1371. .hw_params = snd_rme96_capture_hw_params,
  1372. .prepare = snd_rme96_capture_prepare,
  1373. .trigger = snd_rme96_capture_trigger,
  1374. .pointer = snd_rme96_capture_pointer,
  1375. .copy = snd_rme96_capture_copy,
  1376. .mmap = snd_pcm_lib_mmap_iomem,
  1377. };
  1378. static struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1379. .open = snd_rme96_playback_adat_open,
  1380. .close = snd_rme96_playback_close,
  1381. .ioctl = snd_pcm_lib_ioctl,
  1382. .hw_params = snd_rme96_playback_hw_params,
  1383. .prepare = snd_rme96_playback_prepare,
  1384. .trigger = snd_rme96_playback_trigger,
  1385. .pointer = snd_rme96_playback_pointer,
  1386. .copy = snd_rme96_playback_copy,
  1387. .silence = snd_rme96_playback_silence,
  1388. .mmap = snd_pcm_lib_mmap_iomem,
  1389. };
  1390. static struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1391. .open = snd_rme96_capture_adat_open,
  1392. .close = snd_rme96_capture_close,
  1393. .ioctl = snd_pcm_lib_ioctl,
  1394. .hw_params = snd_rme96_capture_hw_params,
  1395. .prepare = snd_rme96_capture_prepare,
  1396. .trigger = snd_rme96_capture_trigger,
  1397. .pointer = snd_rme96_capture_pointer,
  1398. .copy = snd_rme96_capture_copy,
  1399. .mmap = snd_pcm_lib_mmap_iomem,
  1400. };
  1401. static void
  1402. snd_rme96_free(void *private_data)
  1403. {
  1404. struct rme96 *rme96 = (struct rme96 *)private_data;
  1405. if (rme96 == NULL) {
  1406. return;
  1407. }
  1408. if (rme96->irq >= 0) {
  1409. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1410. rme96->areg &= ~RME96_AR_DAC_EN;
  1411. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1412. free_irq(rme96->irq, (void *)rme96);
  1413. rme96->irq = -1;
  1414. }
  1415. if (rme96->iobase) {
  1416. iounmap(rme96->iobase);
  1417. rme96->iobase = NULL;
  1418. }
  1419. if (rme96->port) {
  1420. pci_release_regions(rme96->pci);
  1421. rme96->port = 0;
  1422. }
  1423. #ifdef CONFIG_PM
  1424. vfree(rme96->playback_suspend_buffer);
  1425. vfree(rme96->capture_suspend_buffer);
  1426. #endif
  1427. pci_disable_device(rme96->pci);
  1428. }
  1429. static void
  1430. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1431. {
  1432. struct rme96 *rme96 = pcm->private_data;
  1433. rme96->spdif_pcm = NULL;
  1434. }
  1435. static void
  1436. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1437. {
  1438. struct rme96 *rme96 = pcm->private_data;
  1439. rme96->adat_pcm = NULL;
  1440. }
  1441. static int
  1442. snd_rme96_create(struct rme96 *rme96)
  1443. {
  1444. struct pci_dev *pci = rme96->pci;
  1445. int err;
  1446. rme96->irq = -1;
  1447. spin_lock_init(&rme96->lock);
  1448. if ((err = pci_enable_device(pci)) < 0)
  1449. return err;
  1450. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1451. return err;
  1452. rme96->port = pci_resource_start(rme96->pci, 0);
  1453. rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE);
  1454. if (!rme96->iobase) {
  1455. snd_printk(KERN_ERR "unable to remap memory region 0x%lx-0x%lx\n", rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1456. return -ENOMEM;
  1457. }
  1458. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1459. KBUILD_MODNAME, rme96)) {
  1460. snd_printk(KERN_ERR "unable to grab IRQ %d\n", pci->irq);
  1461. return -EBUSY;
  1462. }
  1463. rme96->irq = pci->irq;
  1464. /* read the card's revision number */
  1465. pci_read_config_byte(pci, 8, &rme96->rev);
  1466. /* set up ALSA pcm device for S/PDIF */
  1467. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1468. 1, 1, &rme96->spdif_pcm)) < 0)
  1469. {
  1470. return err;
  1471. }
  1472. rme96->spdif_pcm->private_data = rme96;
  1473. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1474. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1475. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1476. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1477. rme96->spdif_pcm->info_flags = 0;
  1478. /* set up ALSA pcm device for ADAT */
  1479. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1480. /* ADAT is not available on the base model */
  1481. rme96->adat_pcm = NULL;
  1482. } else {
  1483. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1484. 1, 1, &rme96->adat_pcm)) < 0)
  1485. {
  1486. return err;
  1487. }
  1488. rme96->adat_pcm->private_data = rme96;
  1489. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1490. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1491. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1492. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1493. rme96->adat_pcm->info_flags = 0;
  1494. }
  1495. rme96->playback_periodsize = 0;
  1496. rme96->capture_periodsize = 0;
  1497. /* make sure playback/capture is stopped, if by some reason active */
  1498. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1499. /* set default values in registers */
  1500. rme96->wcreg =
  1501. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1502. RME96_WCR_SEL | /* normal playback */
  1503. RME96_WCR_MASTER | /* set to master clock mode */
  1504. RME96_WCR_INP_0; /* set coaxial input */
  1505. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1506. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1507. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1508. /* reset the ADC */
  1509. writel(rme96->areg | RME96_AR_PD2,
  1510. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1511. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1512. /* reset and enable the DAC (order is important). */
  1513. snd_rme96_reset_dac(rme96);
  1514. rme96->areg |= RME96_AR_DAC_EN;
  1515. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1516. /* reset playback and record buffer pointers */
  1517. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1518. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1519. /* reset volume */
  1520. rme96->vol[0] = rme96->vol[1] = 0;
  1521. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1522. snd_rme96_apply_dac_volume(rme96);
  1523. }
  1524. /* init switch interface */
  1525. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1526. return err;
  1527. }
  1528. /* init proc interface */
  1529. snd_rme96_proc_init(rme96);
  1530. return 0;
  1531. }
  1532. /*
  1533. * proc interface
  1534. */
  1535. static void
  1536. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1537. {
  1538. int n;
  1539. struct rme96 *rme96 = entry->private_data;
  1540. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1541. snd_iprintf(buffer, rme96->card->longname);
  1542. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1543. snd_iprintf(buffer, "\nGeneral settings\n");
  1544. if (rme96->wcreg & RME96_WCR_IDIS) {
  1545. snd_iprintf(buffer, " period size: N/A (interrupts "
  1546. "disabled)\n");
  1547. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1548. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1549. } else {
  1550. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1551. }
  1552. snd_iprintf(buffer, "\nInput settings\n");
  1553. switch (snd_rme96_getinputtype(rme96)) {
  1554. case RME96_INPUT_OPTICAL:
  1555. snd_iprintf(buffer, " input: optical");
  1556. break;
  1557. case RME96_INPUT_COAXIAL:
  1558. snd_iprintf(buffer, " input: coaxial");
  1559. break;
  1560. case RME96_INPUT_INTERNAL:
  1561. snd_iprintf(buffer, " input: internal");
  1562. break;
  1563. case RME96_INPUT_XLR:
  1564. snd_iprintf(buffer, " input: XLR");
  1565. break;
  1566. case RME96_INPUT_ANALOG:
  1567. snd_iprintf(buffer, " input: analog");
  1568. break;
  1569. }
  1570. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1571. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1572. } else {
  1573. if (n) {
  1574. snd_iprintf(buffer, " (8 channels)\n");
  1575. } else {
  1576. snd_iprintf(buffer, " (2 channels)\n");
  1577. }
  1578. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1579. snd_rme96_capture_getrate(rme96, &n));
  1580. }
  1581. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1582. snd_iprintf(buffer, " sample format: 24 bit\n");
  1583. } else {
  1584. snd_iprintf(buffer, " sample format: 16 bit\n");
  1585. }
  1586. snd_iprintf(buffer, "\nOutput settings\n");
  1587. if (rme96->wcreg & RME96_WCR_SEL) {
  1588. snd_iprintf(buffer, " output signal: normal playback\n");
  1589. } else {
  1590. snd_iprintf(buffer, " output signal: same as input\n");
  1591. }
  1592. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1593. snd_rme96_playback_getrate(rme96));
  1594. if (rme96->wcreg & RME96_WCR_MODE24) {
  1595. snd_iprintf(buffer, " sample format: 24 bit\n");
  1596. } else {
  1597. snd_iprintf(buffer, " sample format: 16 bit\n");
  1598. }
  1599. if (rme96->areg & RME96_AR_WSEL) {
  1600. snd_iprintf(buffer, " sample clock source: word clock\n");
  1601. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1602. snd_iprintf(buffer, " sample clock source: internal\n");
  1603. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1604. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1605. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1606. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1607. } else {
  1608. snd_iprintf(buffer, " sample clock source: autosync\n");
  1609. }
  1610. if (rme96->wcreg & RME96_WCR_PRO) {
  1611. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1612. } else {
  1613. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1614. }
  1615. if (rme96->wcreg & RME96_WCR_EMP) {
  1616. snd_iprintf(buffer, " emphasis: on\n");
  1617. } else {
  1618. snd_iprintf(buffer, " emphasis: off\n");
  1619. }
  1620. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1621. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1622. } else {
  1623. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1624. }
  1625. if (RME96_HAS_ANALOG_IN(rme96)) {
  1626. snd_iprintf(buffer, "\nAnalog output settings\n");
  1627. switch (snd_rme96_getmontracks(rme96)) {
  1628. case RME96_MONITOR_TRACKS_1_2:
  1629. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1630. break;
  1631. case RME96_MONITOR_TRACKS_3_4:
  1632. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1633. break;
  1634. case RME96_MONITOR_TRACKS_5_6:
  1635. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1636. break;
  1637. case RME96_MONITOR_TRACKS_7_8:
  1638. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1639. break;
  1640. }
  1641. switch (snd_rme96_getattenuation(rme96)) {
  1642. case RME96_ATTENUATION_0:
  1643. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1644. break;
  1645. case RME96_ATTENUATION_6:
  1646. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1647. break;
  1648. case RME96_ATTENUATION_12:
  1649. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1650. break;
  1651. case RME96_ATTENUATION_18:
  1652. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1653. break;
  1654. }
  1655. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1656. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1657. }
  1658. }
  1659. static void snd_rme96_proc_init(struct rme96 *rme96)
  1660. {
  1661. struct snd_info_entry *entry;
  1662. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1663. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1664. }
  1665. /*
  1666. * control interface
  1667. */
  1668. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1669. static int
  1670. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1671. {
  1672. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1673. spin_lock_irq(&rme96->lock);
  1674. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1675. spin_unlock_irq(&rme96->lock);
  1676. return 0;
  1677. }
  1678. static int
  1679. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1680. {
  1681. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1682. unsigned int val;
  1683. int change;
  1684. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1685. spin_lock_irq(&rme96->lock);
  1686. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1687. change = val != rme96->wcreg;
  1688. rme96->wcreg = val;
  1689. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1690. spin_unlock_irq(&rme96->lock);
  1691. return change;
  1692. }
  1693. static int
  1694. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1695. {
  1696. static char *_texts[5] = { "Optical", "Coaxial", "Internal", "XLR", "Analog" };
  1697. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1698. char *texts[5] = { _texts[0], _texts[1], _texts[2], _texts[3], _texts[4] };
  1699. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1700. uinfo->count = 1;
  1701. switch (rme96->pci->device) {
  1702. case PCI_DEVICE_ID_RME_DIGI96:
  1703. case PCI_DEVICE_ID_RME_DIGI96_8:
  1704. uinfo->value.enumerated.items = 3;
  1705. break;
  1706. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1707. uinfo->value.enumerated.items = 4;
  1708. break;
  1709. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1710. if (rme96->rev > 4) {
  1711. /* PST */
  1712. uinfo->value.enumerated.items = 4;
  1713. texts[3] = _texts[4]; /* Analog instead of XLR */
  1714. } else {
  1715. /* PAD */
  1716. uinfo->value.enumerated.items = 5;
  1717. }
  1718. break;
  1719. default:
  1720. snd_BUG();
  1721. break;
  1722. }
  1723. if (uinfo->value.enumerated.item > uinfo->value.enumerated.items - 1) {
  1724. uinfo->value.enumerated.item = uinfo->value.enumerated.items - 1;
  1725. }
  1726. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1727. return 0;
  1728. }
  1729. static int
  1730. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1731. {
  1732. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1733. unsigned int items = 3;
  1734. spin_lock_irq(&rme96->lock);
  1735. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1736. switch (rme96->pci->device) {
  1737. case PCI_DEVICE_ID_RME_DIGI96:
  1738. case PCI_DEVICE_ID_RME_DIGI96_8:
  1739. items = 3;
  1740. break;
  1741. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1742. items = 4;
  1743. break;
  1744. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1745. if (rme96->rev > 4) {
  1746. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1747. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1748. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1749. }
  1750. items = 4;
  1751. } else {
  1752. items = 5;
  1753. }
  1754. break;
  1755. default:
  1756. snd_BUG();
  1757. break;
  1758. }
  1759. if (ucontrol->value.enumerated.item[0] >= items) {
  1760. ucontrol->value.enumerated.item[0] = items - 1;
  1761. }
  1762. spin_unlock_irq(&rme96->lock);
  1763. return 0;
  1764. }
  1765. static int
  1766. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1767. {
  1768. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1769. unsigned int val;
  1770. int change, items = 3;
  1771. switch (rme96->pci->device) {
  1772. case PCI_DEVICE_ID_RME_DIGI96:
  1773. case PCI_DEVICE_ID_RME_DIGI96_8:
  1774. items = 3;
  1775. break;
  1776. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1777. items = 4;
  1778. break;
  1779. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1780. if (rme96->rev > 4) {
  1781. items = 4;
  1782. } else {
  1783. items = 5;
  1784. }
  1785. break;
  1786. default:
  1787. snd_BUG();
  1788. break;
  1789. }
  1790. val = ucontrol->value.enumerated.item[0] % items;
  1791. /* special case for PST */
  1792. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1793. if (val == RME96_INPUT_XLR) {
  1794. val = RME96_INPUT_ANALOG;
  1795. }
  1796. }
  1797. spin_lock_irq(&rme96->lock);
  1798. change = (int)val != snd_rme96_getinputtype(rme96);
  1799. snd_rme96_setinputtype(rme96, val);
  1800. spin_unlock_irq(&rme96->lock);
  1801. return change;
  1802. }
  1803. static int
  1804. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1805. {
  1806. static char *texts[3] = { "AutoSync", "Internal", "Word" };
  1807. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1808. uinfo->count = 1;
  1809. uinfo->value.enumerated.items = 3;
  1810. if (uinfo->value.enumerated.item > 2) {
  1811. uinfo->value.enumerated.item = 2;
  1812. }
  1813. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1814. return 0;
  1815. }
  1816. static int
  1817. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1818. {
  1819. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1820. spin_lock_irq(&rme96->lock);
  1821. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1822. spin_unlock_irq(&rme96->lock);
  1823. return 0;
  1824. }
  1825. static int
  1826. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1827. {
  1828. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1829. unsigned int val;
  1830. int change;
  1831. val = ucontrol->value.enumerated.item[0] % 3;
  1832. spin_lock_irq(&rme96->lock);
  1833. change = (int)val != snd_rme96_getclockmode(rme96);
  1834. snd_rme96_setclockmode(rme96, val);
  1835. spin_unlock_irq(&rme96->lock);
  1836. return change;
  1837. }
  1838. static int
  1839. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1840. {
  1841. static char *texts[4] = { "0 dB", "-6 dB", "-12 dB", "-18 dB" };
  1842. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1843. uinfo->count = 1;
  1844. uinfo->value.enumerated.items = 4;
  1845. if (uinfo->value.enumerated.item > 3) {
  1846. uinfo->value.enumerated.item = 3;
  1847. }
  1848. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1849. return 0;
  1850. }
  1851. static int
  1852. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1853. {
  1854. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1855. spin_lock_irq(&rme96->lock);
  1856. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1857. spin_unlock_irq(&rme96->lock);
  1858. return 0;
  1859. }
  1860. static int
  1861. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1862. {
  1863. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1864. unsigned int val;
  1865. int change;
  1866. val = ucontrol->value.enumerated.item[0] % 4;
  1867. spin_lock_irq(&rme96->lock);
  1868. change = (int)val != snd_rme96_getattenuation(rme96);
  1869. snd_rme96_setattenuation(rme96, val);
  1870. spin_unlock_irq(&rme96->lock);
  1871. return change;
  1872. }
  1873. static int
  1874. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1875. {
  1876. static char *texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1877. uinfo->type = SNDRV_CTL_ELEM_TYPE_ENUMERATED;
  1878. uinfo->count = 1;
  1879. uinfo->value.enumerated.items = 4;
  1880. if (uinfo->value.enumerated.item > 3) {
  1881. uinfo->value.enumerated.item = 3;
  1882. }
  1883. strcpy(uinfo->value.enumerated.name, texts[uinfo->value.enumerated.item]);
  1884. return 0;
  1885. }
  1886. static int
  1887. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1888. {
  1889. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1890. spin_lock_irq(&rme96->lock);
  1891. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1892. spin_unlock_irq(&rme96->lock);
  1893. return 0;
  1894. }
  1895. static int
  1896. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1897. {
  1898. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1899. unsigned int val;
  1900. int change;
  1901. val = ucontrol->value.enumerated.item[0] % 4;
  1902. spin_lock_irq(&rme96->lock);
  1903. change = (int)val != snd_rme96_getmontracks(rme96);
  1904. snd_rme96_setmontracks(rme96, val);
  1905. spin_unlock_irq(&rme96->lock);
  1906. return change;
  1907. }
  1908. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1909. {
  1910. u32 val = 0;
  1911. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1912. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1913. if (val & RME96_WCR_PRO)
  1914. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1915. else
  1916. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1917. return val;
  1918. }
  1919. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1920. {
  1921. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1922. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1923. if (val & RME96_WCR_PRO)
  1924. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1925. else
  1926. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1927. }
  1928. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1929. {
  1930. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1931. uinfo->count = 1;
  1932. return 0;
  1933. }
  1934. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1935. {
  1936. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1937. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1938. return 0;
  1939. }
  1940. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1941. {
  1942. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1943. int change;
  1944. u32 val;
  1945. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1946. spin_lock_irq(&rme96->lock);
  1947. change = val != rme96->wcreg_spdif;
  1948. rme96->wcreg_spdif = val;
  1949. spin_unlock_irq(&rme96->lock);
  1950. return change;
  1951. }
  1952. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1953. {
  1954. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1955. uinfo->count = 1;
  1956. return 0;
  1957. }
  1958. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1959. {
  1960. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1961. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1962. return 0;
  1963. }
  1964. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1965. {
  1966. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1967. int change;
  1968. u32 val;
  1969. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1970. spin_lock_irq(&rme96->lock);
  1971. change = val != rme96->wcreg_spdif_stream;
  1972. rme96->wcreg_spdif_stream = val;
  1973. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1974. rme96->wcreg |= val;
  1975. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1976. spin_unlock_irq(&rme96->lock);
  1977. return change;
  1978. }
  1979. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1980. {
  1981. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1982. uinfo->count = 1;
  1983. return 0;
  1984. }
  1985. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1986. {
  1987. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1988. return 0;
  1989. }
  1990. static int
  1991. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1992. {
  1993. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1994. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1995. uinfo->count = 2;
  1996. uinfo->value.integer.min = 0;
  1997. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1998. return 0;
  1999. }
  2000. static int
  2001. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  2002. {
  2003. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  2004. spin_lock_irq(&rme96->lock);
  2005. u->value.integer.value[0] = rme96->vol[0];
  2006. u->value.integer.value[1] = rme96->vol[1];
  2007. spin_unlock_irq(&rme96->lock);
  2008. return 0;
  2009. }
  2010. static int
  2011. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  2012. {
  2013. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  2014. int change = 0;
  2015. unsigned int vol, maxvol;
  2016. if (!RME96_HAS_ANALOG_OUT(rme96))
  2017. return -EINVAL;
  2018. maxvol = RME96_185X_MAX_OUT(rme96);
  2019. spin_lock_irq(&rme96->lock);
  2020. vol = u->value.integer.value[0];
  2021. if (vol != rme96->vol[0] && vol <= maxvol) {
  2022. rme96->vol[0] = vol;
  2023. change = 1;
  2024. }
  2025. vol = u->value.integer.value[1];
  2026. if (vol != rme96->vol[1] && vol <= maxvol) {
  2027. rme96->vol[1] = vol;
  2028. change = 1;
  2029. }
  2030. if (change)
  2031. snd_rme96_apply_dac_volume(rme96);
  2032. spin_unlock_irq(&rme96->lock);
  2033. return change;
  2034. }
  2035. static struct snd_kcontrol_new snd_rme96_controls[] = {
  2036. {
  2037. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2038. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  2039. .info = snd_rme96_control_spdif_info,
  2040. .get = snd_rme96_control_spdif_get,
  2041. .put = snd_rme96_control_spdif_put
  2042. },
  2043. {
  2044. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2045. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2046. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2047. .info = snd_rme96_control_spdif_stream_info,
  2048. .get = snd_rme96_control_spdif_stream_get,
  2049. .put = snd_rme96_control_spdif_stream_put
  2050. },
  2051. {
  2052. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2053. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2054. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2055. .info = snd_rme96_control_spdif_mask_info,
  2056. .get = snd_rme96_control_spdif_mask_get,
  2057. .private_value = IEC958_AES0_NONAUDIO |
  2058. IEC958_AES0_PROFESSIONAL |
  2059. IEC958_AES0_CON_EMPHASIS
  2060. },
  2061. {
  2062. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2063. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2064. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2065. .info = snd_rme96_control_spdif_mask_info,
  2066. .get = snd_rme96_control_spdif_mask_get,
  2067. .private_value = IEC958_AES0_NONAUDIO |
  2068. IEC958_AES0_PROFESSIONAL |
  2069. IEC958_AES0_PRO_EMPHASIS
  2070. },
  2071. {
  2072. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2073. .name = "Input Connector",
  2074. .info = snd_rme96_info_inputtype_control,
  2075. .get = snd_rme96_get_inputtype_control,
  2076. .put = snd_rme96_put_inputtype_control
  2077. },
  2078. {
  2079. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2080. .name = "Loopback Input",
  2081. .info = snd_rme96_info_loopback_control,
  2082. .get = snd_rme96_get_loopback_control,
  2083. .put = snd_rme96_put_loopback_control
  2084. },
  2085. {
  2086. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2087. .name = "Sample Clock Source",
  2088. .info = snd_rme96_info_clockmode_control,
  2089. .get = snd_rme96_get_clockmode_control,
  2090. .put = snd_rme96_put_clockmode_control
  2091. },
  2092. {
  2093. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2094. .name = "Monitor Tracks",
  2095. .info = snd_rme96_info_montracks_control,
  2096. .get = snd_rme96_get_montracks_control,
  2097. .put = snd_rme96_put_montracks_control
  2098. },
  2099. {
  2100. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2101. .name = "Attenuation",
  2102. .info = snd_rme96_info_attenuation_control,
  2103. .get = snd_rme96_get_attenuation_control,
  2104. .put = snd_rme96_put_attenuation_control
  2105. },
  2106. {
  2107. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2108. .name = "DAC Playback Volume",
  2109. .info = snd_rme96_dac_volume_info,
  2110. .get = snd_rme96_dac_volume_get,
  2111. .put = snd_rme96_dac_volume_put
  2112. }
  2113. };
  2114. static int
  2115. snd_rme96_create_switches(struct snd_card *card,
  2116. struct rme96 *rme96)
  2117. {
  2118. int idx, err;
  2119. struct snd_kcontrol *kctl;
  2120. for (idx = 0; idx < 7; idx++) {
  2121. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2122. return err;
  2123. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2124. rme96->spdif_ctl = kctl;
  2125. }
  2126. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2127. for (idx = 7; idx < 10; idx++)
  2128. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2129. return err;
  2130. }
  2131. return 0;
  2132. }
  2133. /*
  2134. * Card initialisation
  2135. */
  2136. #ifdef CONFIG_PM
  2137. static int
  2138. snd_rme96_suspend(struct pci_dev *pci,
  2139. pm_message_t state)
  2140. {
  2141. struct snd_card *card = pci_get_drvdata(pci);
  2142. struct rme96 *rme96 = card->private_data;
  2143. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  2144. snd_pcm_suspend(rme96->playback_substream);
  2145. snd_pcm_suspend(rme96->capture_substream);
  2146. /* save capture & playback pointers */
  2147. rme96->playback_pointer = readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  2148. & RME96_RCR_AUDIO_ADDR_MASK;
  2149. rme96->capture_pointer = readl(rme96->iobase + RME96_IO_GET_REC_POS)
  2150. & RME96_RCR_AUDIO_ADDR_MASK;
  2151. /* save playback and capture buffers */
  2152. memcpy_fromio(rme96->playback_suspend_buffer,
  2153. rme96->iobase + RME96_IO_PLAY_BUFFER, RME96_BUFFER_SIZE);
  2154. memcpy_fromio(rme96->capture_suspend_buffer,
  2155. rme96->iobase + RME96_IO_REC_BUFFER, RME96_BUFFER_SIZE);
  2156. /* disable the DAC */
  2157. rme96->areg &= ~RME96_AR_DAC_EN;
  2158. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2159. pci_disable_device(pci);
  2160. pci_save_state(pci);
  2161. return 0;
  2162. }
  2163. static int
  2164. snd_rme96_resume(struct pci_dev *pci)
  2165. {
  2166. struct snd_card *card = pci_get_drvdata(pci);
  2167. struct rme96 *rme96 = card->private_data;
  2168. pci_restore_state(pci);
  2169. if (pci_enable_device(pci) < 0) {
  2170. printk(KERN_ERR "rme96: pci_enable_device failed, disabling device\n");
  2171. snd_card_disconnect(card);
  2172. return -EIO;
  2173. }
  2174. /* reset playback and record buffer pointers */
  2175. writel(0, rme96->iobase + RME96_IO_SET_PLAY_POS
  2176. + rme96->playback_pointer);
  2177. writel(0, rme96->iobase + RME96_IO_SET_REC_POS
  2178. + rme96->capture_pointer);
  2179. /* restore playback and capture buffers */
  2180. memcpy_toio(rme96->iobase + RME96_IO_PLAY_BUFFER,
  2181. rme96->playback_suspend_buffer, RME96_BUFFER_SIZE);
  2182. memcpy_toio(rme96->iobase + RME96_IO_REC_BUFFER,
  2183. rme96->capture_suspend_buffer, RME96_BUFFER_SIZE);
  2184. /* reset the ADC */
  2185. writel(rme96->areg | RME96_AR_PD2,
  2186. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2187. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2188. /* reset and enable DAC, restore analog volume */
  2189. snd_rme96_reset_dac(rme96);
  2190. rme96->areg |= RME96_AR_DAC_EN;
  2191. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2192. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2193. usleep_range(3000, 10000);
  2194. snd_rme96_apply_dac_volume(rme96);
  2195. }
  2196. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2197. return 0;
  2198. }
  2199. #endif
  2200. static void snd_rme96_card_free(struct snd_card *card)
  2201. {
  2202. snd_rme96_free(card->private_data);
  2203. }
  2204. static int
  2205. snd_rme96_probe(struct pci_dev *pci,
  2206. const struct pci_device_id *pci_id)
  2207. {
  2208. static int dev;
  2209. struct rme96 *rme96;
  2210. struct snd_card *card;
  2211. int err;
  2212. u8 val;
  2213. if (dev >= SNDRV_CARDS) {
  2214. return -ENODEV;
  2215. }
  2216. if (!enable[dev]) {
  2217. dev++;
  2218. return -ENOENT;
  2219. }
  2220. err = snd_card_create(index[dev], id[dev], THIS_MODULE,
  2221. sizeof(struct rme96), &card);
  2222. if (err < 0)
  2223. return err;
  2224. card->private_free = snd_rme96_card_free;
  2225. rme96 = card->private_data;
  2226. rme96->card = card;
  2227. rme96->pci = pci;
  2228. snd_card_set_dev(card, &pci->dev);
  2229. if ((err = snd_rme96_create(rme96)) < 0) {
  2230. snd_card_free(card);
  2231. return err;
  2232. }
  2233. #ifdef CONFIG_PM
  2234. rme96->playback_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2235. if (!rme96->playback_suspend_buffer) {
  2236. snd_printk(KERN_ERR
  2237. "Failed to allocate playback suspend buffer!\n");
  2238. snd_card_free(card);
  2239. return -ENOMEM;
  2240. }
  2241. rme96->capture_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2242. if (!rme96->capture_suspend_buffer) {
  2243. snd_printk(KERN_ERR
  2244. "Failed to allocate capture suspend buffer!\n");
  2245. snd_card_free(card);
  2246. return -ENOMEM;
  2247. }
  2248. #endif
  2249. strcpy(card->driver, "Digi96");
  2250. switch (rme96->pci->device) {
  2251. case PCI_DEVICE_ID_RME_DIGI96:
  2252. strcpy(card->shortname, "RME Digi96");
  2253. break;
  2254. case PCI_DEVICE_ID_RME_DIGI96_8:
  2255. strcpy(card->shortname, "RME Digi96/8");
  2256. break;
  2257. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2258. strcpy(card->shortname, "RME Digi96/8 PRO");
  2259. break;
  2260. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2261. pci_read_config_byte(rme96->pci, 8, &val);
  2262. if (val < 5) {
  2263. strcpy(card->shortname, "RME Digi96/8 PAD");
  2264. } else {
  2265. strcpy(card->shortname, "RME Digi96/8 PST");
  2266. }
  2267. break;
  2268. }
  2269. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2270. rme96->port, rme96->irq);
  2271. if ((err = snd_card_register(card)) < 0) {
  2272. snd_card_free(card);
  2273. return err;
  2274. }
  2275. pci_set_drvdata(pci, card);
  2276. dev++;
  2277. return 0;
  2278. }
  2279. static void snd_rme96_remove(struct pci_dev *pci)
  2280. {
  2281. snd_card_free(pci_get_drvdata(pci));
  2282. }
  2283. static struct pci_driver rme96_driver = {
  2284. .name = KBUILD_MODNAME,
  2285. .id_table = snd_rme96_ids,
  2286. .probe = snd_rme96_probe,
  2287. .remove = snd_rme96_remove,
  2288. #ifdef CONFIG_PM
  2289. .suspend = snd_rme96_suspend,
  2290. .resume = snd_rme96_resume,
  2291. #endif
  2292. };
  2293. module_pci_driver(rme96_driver);