perf_event.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. * Performance events:
  3. *
  4. * Copyright (C) 2008-2009, Thomas Gleixner <tglx@linutronix.de>
  5. * Copyright (C) 2008-2011, Red Hat, Inc., Ingo Molnar
  6. * Copyright (C) 2008-2011, Red Hat, Inc., Peter Zijlstra
  7. *
  8. * Data type definitions, declarations, prototypes.
  9. *
  10. * Started by: Thomas Gleixner and Ingo Molnar
  11. *
  12. * For licencing details see kernel-base/COPYING
  13. */
  14. #ifndef _UAPI_LINUX_PERF_EVENT_H
  15. #define _UAPI_LINUX_PERF_EVENT_H
  16. #include <linux/types.h>
  17. #include <linux/ioctl.h>
  18. #include <asm/byteorder.h>
  19. /*
  20. * User-space ABI bits:
  21. */
  22. /*
  23. * attr.type
  24. */
  25. enum perf_type_id {
  26. PERF_TYPE_HARDWARE = 0,
  27. PERF_TYPE_SOFTWARE = 1,
  28. PERF_TYPE_TRACEPOINT = 2,
  29. PERF_TYPE_HW_CACHE = 3,
  30. PERF_TYPE_RAW = 4,
  31. PERF_TYPE_BREAKPOINT = 5,
  32. PERF_TYPE_MAX, /* non-ABI */
  33. };
  34. /*
  35. * Generalized performance event event_id types, used by the
  36. * attr.event_id parameter of the sys_perf_event_open()
  37. * syscall:
  38. */
  39. enum perf_hw_id {
  40. /*
  41. * Common hardware events, generalized by the kernel:
  42. */
  43. PERF_COUNT_HW_CPU_CYCLES = 0,
  44. PERF_COUNT_HW_INSTRUCTIONS = 1,
  45. PERF_COUNT_HW_CACHE_REFERENCES = 2,
  46. PERF_COUNT_HW_CACHE_MISSES = 3,
  47. PERF_COUNT_HW_BRANCH_INSTRUCTIONS = 4,
  48. PERF_COUNT_HW_BRANCH_MISSES = 5,
  49. PERF_COUNT_HW_BUS_CYCLES = 6,
  50. PERF_COUNT_HW_STALLED_CYCLES_FRONTEND = 7,
  51. PERF_COUNT_HW_STALLED_CYCLES_BACKEND = 8,
  52. PERF_COUNT_HW_REF_CPU_CYCLES = 9,
  53. PERF_COUNT_HW_MAX, /* non-ABI */
  54. };
  55. /*
  56. * Generalized hardware cache events:
  57. *
  58. * { L1-D, L1-I, LLC, ITLB, DTLB, BPU, NODE } x
  59. * { read, write, prefetch } x
  60. * { accesses, misses }
  61. */
  62. enum perf_hw_cache_id {
  63. PERF_COUNT_HW_CACHE_L1D = 0,
  64. PERF_COUNT_HW_CACHE_L1I = 1,
  65. PERF_COUNT_HW_CACHE_LL = 2,
  66. PERF_COUNT_HW_CACHE_DTLB = 3,
  67. PERF_COUNT_HW_CACHE_ITLB = 4,
  68. PERF_COUNT_HW_CACHE_BPU = 5,
  69. PERF_COUNT_HW_CACHE_NODE = 6,
  70. PERF_COUNT_HW_CACHE_MAX, /* non-ABI */
  71. };
  72. enum perf_hw_cache_op_id {
  73. PERF_COUNT_HW_CACHE_OP_READ = 0,
  74. PERF_COUNT_HW_CACHE_OP_WRITE = 1,
  75. PERF_COUNT_HW_CACHE_OP_PREFETCH = 2,
  76. PERF_COUNT_HW_CACHE_OP_MAX, /* non-ABI */
  77. };
  78. enum perf_hw_cache_op_result_id {
  79. PERF_COUNT_HW_CACHE_RESULT_ACCESS = 0,
  80. PERF_COUNT_HW_CACHE_RESULT_MISS = 1,
  81. PERF_COUNT_HW_CACHE_RESULT_MAX, /* non-ABI */
  82. };
  83. /*
  84. * Special "software" events provided by the kernel, even if the hardware
  85. * does not support performance events. These events measure various
  86. * physical and sw events of the kernel (and allow the profiling of them as
  87. * well):
  88. */
  89. enum perf_sw_ids {
  90. PERF_COUNT_SW_CPU_CLOCK = 0,
  91. PERF_COUNT_SW_TASK_CLOCK = 1,
  92. PERF_COUNT_SW_PAGE_FAULTS = 2,
  93. PERF_COUNT_SW_CONTEXT_SWITCHES = 3,
  94. PERF_COUNT_SW_CPU_MIGRATIONS = 4,
  95. PERF_COUNT_SW_PAGE_FAULTS_MIN = 5,
  96. PERF_COUNT_SW_PAGE_FAULTS_MAJ = 6,
  97. PERF_COUNT_SW_ALIGNMENT_FAULTS = 7,
  98. PERF_COUNT_SW_EMULATION_FAULTS = 8,
  99. PERF_COUNT_SW_DUMMY = 9,
  100. PERF_COUNT_SW_MAX, /* non-ABI */
  101. };
  102. /*
  103. * Bits that can be set in attr.sample_type to request information
  104. * in the overflow packets.
  105. */
  106. enum perf_event_sample_format {
  107. PERF_SAMPLE_IP = 1U << 0,
  108. PERF_SAMPLE_TID = 1U << 1,
  109. PERF_SAMPLE_TIME = 1U << 2,
  110. PERF_SAMPLE_ADDR = 1U << 3,
  111. PERF_SAMPLE_READ = 1U << 4,
  112. PERF_SAMPLE_CALLCHAIN = 1U << 5,
  113. PERF_SAMPLE_ID = 1U << 6,
  114. PERF_SAMPLE_CPU = 1U << 7,
  115. PERF_SAMPLE_PERIOD = 1U << 8,
  116. PERF_SAMPLE_STREAM_ID = 1U << 9,
  117. PERF_SAMPLE_RAW = 1U << 10,
  118. PERF_SAMPLE_BRANCH_STACK = 1U << 11,
  119. PERF_SAMPLE_REGS_USER = 1U << 12,
  120. PERF_SAMPLE_STACK_USER = 1U << 13,
  121. PERF_SAMPLE_WEIGHT = 1U << 14,
  122. PERF_SAMPLE_DATA_SRC = 1U << 15,
  123. PERF_SAMPLE_IDENTIFIER = 1U << 16,
  124. PERF_SAMPLE_TRANSACTION = 1U << 17,
  125. PERF_SAMPLE_MAX = 1U << 18, /* non-ABI */
  126. };
  127. /*
  128. * values to program into branch_sample_type when PERF_SAMPLE_BRANCH is set
  129. *
  130. * If the user does not pass priv level information via branch_sample_type,
  131. * the kernel uses the event's priv level. Branch and event priv levels do
  132. * not have to match. Branch priv level is checked for permissions.
  133. *
  134. * The branch types can be combined, however BRANCH_ANY covers all types
  135. * of branches and therefore it supersedes all the other types.
  136. */
  137. enum perf_branch_sample_type {
  138. PERF_SAMPLE_BRANCH_USER = 1U << 0, /* user branches */
  139. PERF_SAMPLE_BRANCH_KERNEL = 1U << 1, /* kernel branches */
  140. PERF_SAMPLE_BRANCH_HV = 1U << 2, /* hypervisor branches */
  141. PERF_SAMPLE_BRANCH_ANY = 1U << 3, /* any branch types */
  142. PERF_SAMPLE_BRANCH_ANY_CALL = 1U << 4, /* any call branch */
  143. PERF_SAMPLE_BRANCH_ANY_RETURN = 1U << 5, /* any return branch */
  144. PERF_SAMPLE_BRANCH_IND_CALL = 1U << 6, /* indirect calls */
  145. PERF_SAMPLE_BRANCH_ABORT_TX = 1U << 7, /* transaction aborts */
  146. PERF_SAMPLE_BRANCH_IN_TX = 1U << 8, /* in transaction */
  147. PERF_SAMPLE_BRANCH_NO_TX = 1U << 9, /* not in transaction */
  148. PERF_SAMPLE_BRANCH_MAX = 1U << 10, /* non-ABI */
  149. };
  150. #define PERF_SAMPLE_BRANCH_PLM_ALL \
  151. (PERF_SAMPLE_BRANCH_USER|\
  152. PERF_SAMPLE_BRANCH_KERNEL|\
  153. PERF_SAMPLE_BRANCH_HV)
  154. /*
  155. * Values to determine ABI of the registers dump.
  156. */
  157. enum perf_sample_regs_abi {
  158. PERF_SAMPLE_REGS_ABI_NONE = 0,
  159. PERF_SAMPLE_REGS_ABI_32 = 1,
  160. PERF_SAMPLE_REGS_ABI_64 = 2,
  161. };
  162. /*
  163. * Values for the memory transaction event qualifier, mostly for
  164. * abort events. Multiple bits can be set.
  165. */
  166. enum {
  167. PERF_TXN_ELISION = (1 << 0), /* From elision */
  168. PERF_TXN_TRANSACTION = (1 << 1), /* From transaction */
  169. PERF_TXN_SYNC = (1 << 2), /* Instruction is related */
  170. PERF_TXN_ASYNC = (1 << 3), /* Instruction not related */
  171. PERF_TXN_RETRY = (1 << 4), /* Retry possible */
  172. PERF_TXN_CONFLICT = (1 << 5), /* Conflict abort */
  173. PERF_TXN_CAPACITY_WRITE = (1 << 6), /* Capacity write abort */
  174. PERF_TXN_CAPACITY_READ = (1 << 7), /* Capacity read abort */
  175. PERF_TXN_MAX = (1 << 8), /* non-ABI */
  176. /* bits 32..63 are reserved for the abort code */
  177. PERF_TXN_ABORT_MASK = (0xffffffffULL << 32),
  178. PERF_TXN_ABORT_SHIFT = 32,
  179. };
  180. /*
  181. * The format of the data returned by read() on a perf event fd,
  182. * as specified by attr.read_format:
  183. *
  184. * struct read_format {
  185. * { u64 value;
  186. * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
  187. * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
  188. * { u64 id; } && PERF_FORMAT_ID
  189. * } && !PERF_FORMAT_GROUP
  190. *
  191. * { u64 nr;
  192. * { u64 time_enabled; } && PERF_FORMAT_TOTAL_TIME_ENABLED
  193. * { u64 time_running; } && PERF_FORMAT_TOTAL_TIME_RUNNING
  194. * { u64 value;
  195. * { u64 id; } && PERF_FORMAT_ID
  196. * } cntr[nr];
  197. * } && PERF_FORMAT_GROUP
  198. * };
  199. */
  200. enum perf_event_read_format {
  201. PERF_FORMAT_TOTAL_TIME_ENABLED = 1U << 0,
  202. PERF_FORMAT_TOTAL_TIME_RUNNING = 1U << 1,
  203. PERF_FORMAT_ID = 1U << 2,
  204. PERF_FORMAT_GROUP = 1U << 3,
  205. PERF_FORMAT_MAX = 1U << 4, /* non-ABI */
  206. };
  207. #define PERF_ATTR_SIZE_VER0 64 /* sizeof first published struct */
  208. #define PERF_ATTR_SIZE_VER1 72 /* add: config2 */
  209. #define PERF_ATTR_SIZE_VER2 80 /* add: branch_sample_type */
  210. #define PERF_ATTR_SIZE_VER3 96 /* add: sample_regs_user */
  211. /* add: sample_stack_user */
  212. /*
  213. * Hardware event_id to monitor via a performance monitoring event:
  214. */
  215. struct perf_event_attr {
  216. /*
  217. * Major type: hardware/software/tracepoint/etc.
  218. */
  219. __u32 type;
  220. /*
  221. * Size of the attr structure, for fwd/bwd compat.
  222. */
  223. __u32 size;
  224. /*
  225. * Type specific configuration information.
  226. */
  227. __u64 config;
  228. union {
  229. __u64 sample_period;
  230. __u64 sample_freq;
  231. };
  232. __u64 sample_type;
  233. __u64 read_format;
  234. __u64 disabled : 1, /* off by default */
  235. inherit : 1, /* children inherit it */
  236. pinned : 1, /* must always be on PMU */
  237. exclusive : 1, /* only group on PMU */
  238. exclude_user : 1, /* don't count user */
  239. exclude_kernel : 1, /* ditto kernel */
  240. exclude_hv : 1, /* ditto hypervisor */
  241. exclude_idle : 1, /* don't count when idle */
  242. mmap : 1, /* include mmap data */
  243. comm : 1, /* include comm data */
  244. freq : 1, /* use freq, not period */
  245. inherit_stat : 1, /* per task counts */
  246. enable_on_exec : 1, /* next exec enables */
  247. task : 1, /* trace fork/exit */
  248. watermark : 1, /* wakeup_watermark */
  249. /*
  250. * precise_ip:
  251. *
  252. * 0 - SAMPLE_IP can have arbitrary skid
  253. * 1 - SAMPLE_IP must have constant skid
  254. * 2 - SAMPLE_IP requested to have 0 skid
  255. * 3 - SAMPLE_IP must have 0 skid
  256. *
  257. * See also PERF_RECORD_MISC_EXACT_IP
  258. */
  259. precise_ip : 2, /* skid constraint */
  260. mmap_data : 1, /* non-exec mmap data */
  261. sample_id_all : 1, /* sample_type all events */
  262. exclude_host : 1, /* don't count in host */
  263. exclude_guest : 1, /* don't count in guest */
  264. exclude_callchain_kernel : 1, /* exclude kernel callchains */
  265. exclude_callchain_user : 1, /* exclude user callchains */
  266. mmap2 : 1, /* include mmap with inode data */
  267. __reserved_1 : 40;
  268. union {
  269. __u32 wakeup_events; /* wakeup every n events */
  270. __u32 wakeup_watermark; /* bytes before wakeup */
  271. };
  272. __u32 bp_type;
  273. union {
  274. __u64 bp_addr;
  275. __u64 config1; /* extension of config */
  276. };
  277. union {
  278. __u64 bp_len;
  279. __u64 config2; /* extension of config1 */
  280. };
  281. __u64 branch_sample_type; /* enum perf_branch_sample_type */
  282. /*
  283. * Defines set of user regs to dump on samples.
  284. * See asm/perf_regs.h for details.
  285. */
  286. __u64 sample_regs_user;
  287. /*
  288. * Defines size of the user stack to dump on samples.
  289. */
  290. __u32 sample_stack_user;
  291. /* Align to u64. */
  292. __u32 __reserved_2;
  293. };
  294. #define perf_flags(attr) (*(&(attr)->read_format + 1))
  295. /*
  296. * Ioctls that can be done on a perf event fd:
  297. */
  298. #define PERF_EVENT_IOC_ENABLE _IO ('$', 0)
  299. #define PERF_EVENT_IOC_DISABLE _IO ('$', 1)
  300. #define PERF_EVENT_IOC_REFRESH _IO ('$', 2)
  301. #define PERF_EVENT_IOC_RESET _IO ('$', 3)
  302. #define PERF_EVENT_IOC_PERIOD _IOW('$', 4, __u64)
  303. #define PERF_EVENT_IOC_SET_OUTPUT _IO ('$', 5)
  304. #define PERF_EVENT_IOC_SET_FILTER _IOW('$', 6, char *)
  305. #define PERF_EVENT_IOC_ID _IOR('$', 7, __u64 *)
  306. enum perf_event_ioc_flags {
  307. PERF_IOC_FLAG_GROUP = 1U << 0,
  308. };
  309. /*
  310. * Structure of the page that can be mapped via mmap
  311. */
  312. struct perf_event_mmap_page {
  313. __u32 version; /* version number of this structure */
  314. __u32 compat_version; /* lowest version this is compat with */
  315. /*
  316. * Bits needed to read the hw events in user-space.
  317. *
  318. * u32 seq, time_mult, time_shift, idx, width;
  319. * u64 count, enabled, running;
  320. * u64 cyc, time_offset;
  321. * s64 pmc = 0;
  322. *
  323. * do {
  324. * seq = pc->lock;
  325. * barrier()
  326. *
  327. * enabled = pc->time_enabled;
  328. * running = pc->time_running;
  329. *
  330. * if (pc->cap_usr_time && enabled != running) {
  331. * cyc = rdtsc();
  332. * time_offset = pc->time_offset;
  333. * time_mult = pc->time_mult;
  334. * time_shift = pc->time_shift;
  335. * }
  336. *
  337. * idx = pc->index;
  338. * count = pc->offset;
  339. * if (pc->cap_usr_rdpmc && idx) {
  340. * width = pc->pmc_width;
  341. * pmc = rdpmc(idx - 1);
  342. * }
  343. *
  344. * barrier();
  345. * } while (pc->lock != seq);
  346. *
  347. * NOTE: for obvious reason this only works on self-monitoring
  348. * processes.
  349. */
  350. __u32 lock; /* seqlock for synchronization */
  351. __u32 index; /* hardware event identifier */
  352. __s64 offset; /* add to hardware event value */
  353. __u64 time_enabled; /* time event active */
  354. __u64 time_running; /* time event on cpu */
  355. union {
  356. __u64 capabilities;
  357. struct {
  358. __u64 cap_bit0 : 1, /* Always 0, deprecated, see commit 860f085b74e9 */
  359. cap_bit0_is_deprecated : 1, /* Always 1, signals that bit 0 is zero */
  360. cap_user_rdpmc : 1, /* The RDPMC instruction can be used to read counts */
  361. cap_user_time : 1, /* The time_* fields are used */
  362. cap_user_time_zero : 1, /* The time_zero field is used */
  363. cap_____res : 59;
  364. };
  365. };
  366. /*
  367. * If cap_usr_rdpmc this field provides the bit-width of the value
  368. * read using the rdpmc() or equivalent instruction. This can be used
  369. * to sign extend the result like:
  370. *
  371. * pmc <<= 64 - width;
  372. * pmc >>= 64 - width; // signed shift right
  373. * count += pmc;
  374. */
  375. __u16 pmc_width;
  376. /*
  377. * If cap_usr_time the below fields can be used to compute the time
  378. * delta since time_enabled (in ns) using rdtsc or similar.
  379. *
  380. * u64 quot, rem;
  381. * u64 delta;
  382. *
  383. * quot = (cyc >> time_shift);
  384. * rem = cyc & ((1 << time_shift) - 1);
  385. * delta = time_offset + quot * time_mult +
  386. * ((rem * time_mult) >> time_shift);
  387. *
  388. * Where time_offset,time_mult,time_shift and cyc are read in the
  389. * seqcount loop described above. This delta can then be added to
  390. * enabled and possible running (if idx), improving the scaling:
  391. *
  392. * enabled += delta;
  393. * if (idx)
  394. * running += delta;
  395. *
  396. * quot = count / running;
  397. * rem = count % running;
  398. * count = quot * enabled + (rem * enabled) / running;
  399. */
  400. __u16 time_shift;
  401. __u32 time_mult;
  402. __u64 time_offset;
  403. /*
  404. * If cap_usr_time_zero, the hardware clock (e.g. TSC) can be calculated
  405. * from sample timestamps.
  406. *
  407. * time = timestamp - time_zero;
  408. * quot = time / time_mult;
  409. * rem = time % time_mult;
  410. * cyc = (quot << time_shift) + (rem << time_shift) / time_mult;
  411. *
  412. * And vice versa:
  413. *
  414. * quot = cyc >> time_shift;
  415. * rem = cyc & ((1 << time_shift) - 1);
  416. * timestamp = time_zero + quot * time_mult +
  417. * ((rem * time_mult) >> time_shift);
  418. */
  419. __u64 time_zero;
  420. __u32 size; /* Header size up to __reserved[] fields. */
  421. /*
  422. * Hole for extension of the self monitor capabilities
  423. */
  424. __u8 __reserved[118*8+4]; /* align to 1k. */
  425. /*
  426. * Control data for the mmap() data buffer.
  427. *
  428. * User-space reading the @data_head value should issue an smp_rmb(),
  429. * after reading this value.
  430. *
  431. * When the mapping is PROT_WRITE the @data_tail value should be
  432. * written by userspace to reflect the last read data, after issueing
  433. * an smp_mb() to separate the data read from the ->data_tail store.
  434. * In this case the kernel will not over-write unread data.
  435. *
  436. * See perf_output_put_handle() for the data ordering.
  437. */
  438. __u64 data_head; /* head in the data section */
  439. __u64 data_tail; /* user-space written tail */
  440. };
  441. #define PERF_RECORD_MISC_CPUMODE_MASK (7 << 0)
  442. #define PERF_RECORD_MISC_CPUMODE_UNKNOWN (0 << 0)
  443. #define PERF_RECORD_MISC_KERNEL (1 << 0)
  444. #define PERF_RECORD_MISC_USER (2 << 0)
  445. #define PERF_RECORD_MISC_HYPERVISOR (3 << 0)
  446. #define PERF_RECORD_MISC_GUEST_KERNEL (4 << 0)
  447. #define PERF_RECORD_MISC_GUEST_USER (5 << 0)
  448. #define PERF_RECORD_MISC_MMAP_DATA (1 << 13)
  449. /*
  450. * Indicates that the content of PERF_SAMPLE_IP points to
  451. * the actual instruction that triggered the event. See also
  452. * perf_event_attr::precise_ip.
  453. */
  454. #define PERF_RECORD_MISC_EXACT_IP (1 << 14)
  455. /*
  456. * Reserve the last bit to indicate some extended misc field
  457. */
  458. #define PERF_RECORD_MISC_EXT_RESERVED (1 << 15)
  459. struct perf_event_header {
  460. __u32 type;
  461. __u16 misc;
  462. __u16 size;
  463. };
  464. enum perf_event_type {
  465. /*
  466. * If perf_event_attr.sample_id_all is set then all event types will
  467. * have the sample_type selected fields related to where/when
  468. * (identity) an event took place (TID, TIME, ID, STREAM_ID, CPU,
  469. * IDENTIFIER) described in PERF_RECORD_SAMPLE below, it will be stashed
  470. * just after the perf_event_header and the fields already present for
  471. * the existing fields, i.e. at the end of the payload. That way a newer
  472. * perf.data file will be supported by older perf tools, with these new
  473. * optional fields being ignored.
  474. *
  475. * struct sample_id {
  476. * { u32 pid, tid; } && PERF_SAMPLE_TID
  477. * { u64 time; } && PERF_SAMPLE_TIME
  478. * { u64 id; } && PERF_SAMPLE_ID
  479. * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
  480. * { u32 cpu, res; } && PERF_SAMPLE_CPU
  481. * { u64 id; } && PERF_SAMPLE_IDENTIFIER
  482. * } && perf_event_attr::sample_id_all
  483. *
  484. * Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID. The
  485. * advantage of PERF_SAMPLE_IDENTIFIER is that its position is fixed
  486. * relative to header.size.
  487. */
  488. /*
  489. * The MMAP events record the PROT_EXEC mappings so that we can
  490. * correlate userspace IPs to code. They have the following structure:
  491. *
  492. * struct {
  493. * struct perf_event_header header;
  494. *
  495. * u32 pid, tid;
  496. * u64 addr;
  497. * u64 len;
  498. * u64 pgoff;
  499. * char filename[];
  500. * struct sample_id sample_id;
  501. * };
  502. */
  503. PERF_RECORD_MMAP = 1,
  504. /*
  505. * struct {
  506. * struct perf_event_header header;
  507. * u64 id;
  508. * u64 lost;
  509. * struct sample_id sample_id;
  510. * };
  511. */
  512. PERF_RECORD_LOST = 2,
  513. /*
  514. * struct {
  515. * struct perf_event_header header;
  516. *
  517. * u32 pid, tid;
  518. * char comm[];
  519. * struct sample_id sample_id;
  520. * };
  521. */
  522. PERF_RECORD_COMM = 3,
  523. /*
  524. * struct {
  525. * struct perf_event_header header;
  526. * u32 pid, ppid;
  527. * u32 tid, ptid;
  528. * u64 time;
  529. * struct sample_id sample_id;
  530. * };
  531. */
  532. PERF_RECORD_EXIT = 4,
  533. /*
  534. * struct {
  535. * struct perf_event_header header;
  536. * u64 time;
  537. * u64 id;
  538. * u64 stream_id;
  539. * struct sample_id sample_id;
  540. * };
  541. */
  542. PERF_RECORD_THROTTLE = 5,
  543. PERF_RECORD_UNTHROTTLE = 6,
  544. /*
  545. * struct {
  546. * struct perf_event_header header;
  547. * u32 pid, ppid;
  548. * u32 tid, ptid;
  549. * u64 time;
  550. * struct sample_id sample_id;
  551. * };
  552. */
  553. PERF_RECORD_FORK = 7,
  554. /*
  555. * struct {
  556. * struct perf_event_header header;
  557. * u32 pid, tid;
  558. *
  559. * struct read_format values;
  560. * struct sample_id sample_id;
  561. * };
  562. */
  563. PERF_RECORD_READ = 8,
  564. /*
  565. * struct {
  566. * struct perf_event_header header;
  567. *
  568. * #
  569. * # Note that PERF_SAMPLE_IDENTIFIER duplicates PERF_SAMPLE_ID.
  570. * # The advantage of PERF_SAMPLE_IDENTIFIER is that its position
  571. * # is fixed relative to header.
  572. * #
  573. *
  574. * { u64 id; } && PERF_SAMPLE_IDENTIFIER
  575. * { u64 ip; } && PERF_SAMPLE_IP
  576. * { u32 pid, tid; } && PERF_SAMPLE_TID
  577. * { u64 time; } && PERF_SAMPLE_TIME
  578. * { u64 addr; } && PERF_SAMPLE_ADDR
  579. * { u64 id; } && PERF_SAMPLE_ID
  580. * { u64 stream_id;} && PERF_SAMPLE_STREAM_ID
  581. * { u32 cpu, res; } && PERF_SAMPLE_CPU
  582. * { u64 period; } && PERF_SAMPLE_PERIOD
  583. *
  584. * { struct read_format values; } && PERF_SAMPLE_READ
  585. *
  586. * { u64 nr,
  587. * u64 ips[nr]; } && PERF_SAMPLE_CALLCHAIN
  588. *
  589. * #
  590. * # The RAW record below is opaque data wrt the ABI
  591. * #
  592. * # That is, the ABI doesn't make any promises wrt to
  593. * # the stability of its content, it may vary depending
  594. * # on event, hardware, kernel version and phase of
  595. * # the moon.
  596. * #
  597. * # In other words, PERF_SAMPLE_RAW contents are not an ABI.
  598. * #
  599. *
  600. * { u32 size;
  601. * char data[size];}&& PERF_SAMPLE_RAW
  602. *
  603. * { u64 nr;
  604. * { u64 from, to, flags } lbr[nr];} && PERF_SAMPLE_BRANCH_STACK
  605. *
  606. * { u64 abi; # enum perf_sample_regs_abi
  607. * u64 regs[weight(mask)]; } && PERF_SAMPLE_REGS_USER
  608. *
  609. * { u64 size;
  610. * char data[size];
  611. * u64 dyn_size; } && PERF_SAMPLE_STACK_USER
  612. *
  613. * { u64 weight; } && PERF_SAMPLE_WEIGHT
  614. * { u64 data_src; } && PERF_SAMPLE_DATA_SRC
  615. * };
  616. */
  617. PERF_RECORD_SAMPLE = 9,
  618. /*
  619. * The MMAP2 records are an augmented version of MMAP, they add
  620. * maj, min, ino numbers to be used to uniquely identify each mapping
  621. *
  622. * struct {
  623. * struct perf_event_header header;
  624. *
  625. * u32 pid, tid;
  626. * u64 addr;
  627. * u64 len;
  628. * u64 pgoff;
  629. * u32 maj;
  630. * u32 min;
  631. * u64 ino;
  632. * u64 ino_generation;
  633. * char filename[];
  634. * struct sample_id sample_id;
  635. * };
  636. */
  637. PERF_RECORD_MMAP2 = 10,
  638. PERF_RECORD_MAX, /* non-ABI */
  639. };
  640. #define PERF_MAX_STACK_DEPTH 127
  641. enum perf_callchain_context {
  642. PERF_CONTEXT_HV = (__u64)-32,
  643. PERF_CONTEXT_KERNEL = (__u64)-128,
  644. PERF_CONTEXT_USER = (__u64)-512,
  645. PERF_CONTEXT_GUEST = (__u64)-2048,
  646. PERF_CONTEXT_GUEST_KERNEL = (__u64)-2176,
  647. PERF_CONTEXT_GUEST_USER = (__u64)-2560,
  648. PERF_CONTEXT_MAX = (__u64)-4095,
  649. };
  650. #define PERF_FLAG_FD_NO_GROUP (1U << 0)
  651. #define PERF_FLAG_FD_OUTPUT (1U << 1)
  652. #define PERF_FLAG_PID_CGROUP (1U << 2) /* pid=cgroup id, per-cpu mode only */
  653. union perf_mem_data_src {
  654. __u64 val;
  655. struct {
  656. __u64 mem_op:5, /* type of opcode */
  657. mem_lvl:14, /* memory hierarchy level */
  658. mem_snoop:5, /* snoop mode */
  659. mem_lock:2, /* lock instr */
  660. mem_dtlb:7, /* tlb access */
  661. mem_rsvd:31;
  662. };
  663. };
  664. /* type of opcode (load/store/prefetch,code) */
  665. #define PERF_MEM_OP_NA 0x01 /* not available */
  666. #define PERF_MEM_OP_LOAD 0x02 /* load instruction */
  667. #define PERF_MEM_OP_STORE 0x04 /* store instruction */
  668. #define PERF_MEM_OP_PFETCH 0x08 /* prefetch */
  669. #define PERF_MEM_OP_EXEC 0x10 /* code (execution) */
  670. #define PERF_MEM_OP_SHIFT 0
  671. /* memory hierarchy (memory level, hit or miss) */
  672. #define PERF_MEM_LVL_NA 0x01 /* not available */
  673. #define PERF_MEM_LVL_HIT 0x02 /* hit level */
  674. #define PERF_MEM_LVL_MISS 0x04 /* miss level */
  675. #define PERF_MEM_LVL_L1 0x08 /* L1 */
  676. #define PERF_MEM_LVL_LFB 0x10 /* Line Fill Buffer */
  677. #define PERF_MEM_LVL_L2 0x20 /* L2 */
  678. #define PERF_MEM_LVL_L3 0x40 /* L3 */
  679. #define PERF_MEM_LVL_LOC_RAM 0x80 /* Local DRAM */
  680. #define PERF_MEM_LVL_REM_RAM1 0x100 /* Remote DRAM (1 hop) */
  681. #define PERF_MEM_LVL_REM_RAM2 0x200 /* Remote DRAM (2 hops) */
  682. #define PERF_MEM_LVL_REM_CCE1 0x400 /* Remote Cache (1 hop) */
  683. #define PERF_MEM_LVL_REM_CCE2 0x800 /* Remote Cache (2 hops) */
  684. #define PERF_MEM_LVL_IO 0x1000 /* I/O memory */
  685. #define PERF_MEM_LVL_UNC 0x2000 /* Uncached memory */
  686. #define PERF_MEM_LVL_SHIFT 5
  687. /* snoop mode */
  688. #define PERF_MEM_SNOOP_NA 0x01 /* not available */
  689. #define PERF_MEM_SNOOP_NONE 0x02 /* no snoop */
  690. #define PERF_MEM_SNOOP_HIT 0x04 /* snoop hit */
  691. #define PERF_MEM_SNOOP_MISS 0x08 /* snoop miss */
  692. #define PERF_MEM_SNOOP_HITM 0x10 /* snoop hit modified */
  693. #define PERF_MEM_SNOOP_SHIFT 19
  694. /* locked instruction */
  695. #define PERF_MEM_LOCK_NA 0x01 /* not available */
  696. #define PERF_MEM_LOCK_LOCKED 0x02 /* locked transaction */
  697. #define PERF_MEM_LOCK_SHIFT 24
  698. /* TLB access */
  699. #define PERF_MEM_TLB_NA 0x01 /* not available */
  700. #define PERF_MEM_TLB_HIT 0x02 /* hit level */
  701. #define PERF_MEM_TLB_MISS 0x04 /* miss level */
  702. #define PERF_MEM_TLB_L1 0x08 /* L1 */
  703. #define PERF_MEM_TLB_L2 0x10 /* L2 */
  704. #define PERF_MEM_TLB_WK 0x20 /* Hardware Walker*/
  705. #define PERF_MEM_TLB_OS 0x40 /* OS fault handler */
  706. #define PERF_MEM_TLB_SHIFT 26
  707. #define PERF_MEM_S(a, s) \
  708. (((u64)PERF_MEM_##a##_##s) << PERF_MEM_##a##_SHIFT)
  709. /*
  710. * single taken branch record layout:
  711. *
  712. * from: source instruction (may not always be a branch insn)
  713. * to: branch target
  714. * mispred: branch target was mispredicted
  715. * predicted: branch target was predicted
  716. *
  717. * support for mispred, predicted is optional. In case it
  718. * is not supported mispred = predicted = 0.
  719. *
  720. * in_tx: running in a hardware transaction
  721. * abort: aborting a hardware transaction
  722. */
  723. struct perf_branch_entry {
  724. __u64 from;
  725. __u64 to;
  726. __u64 mispred:1, /* target mispredicted */
  727. predicted:1,/* target predicted */
  728. in_tx:1, /* in transaction */
  729. abort:1, /* transaction abort */
  730. reserved:60;
  731. };
  732. #endif /* _UAPI_LINUX_PERF_EVENT_H */